ARROW ELECTRONICS, INC. ARROW/SCHWEBER ELECTRONICS GROUP 1180 MURPHY AVENUE SAN JOSE, CA 95131-2438 408/441/9700 FAX 408/453/4810 # MOS Memory Commercial and Military Specifications # Data Book ## MOS Memory Data Book Commercial and Military Specifications #### IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Please be aware that TI products are not intended for use in life-support appliances, devices, or systems. Use of TI product in such applications requires the written approval of the appropriate TI officer. Certain applications using semiconductor devices may involve potential risks of personal injury, property damage, or loss of life. In order to minimize these risks, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. Inclusion of TI products in such applications is understood to be fully at the risk of the customer using TI devices or systems. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1993, Texas Instruments Incorporated | | General Information | 1 | |---|----------------------------------------|----| | | • | | | | Selection Guide | 2 | | | | | | | Definition of Terms/Timing Conventions | 3 | | | | • | | | Dynamic RAMs | 4 | | | | | | | Dynamic RAM Modules | 5 | | | | | | | EPROMs/OTP PROMs/Flash EEPROMs | 6 | | | | | | | Video RAMs/Field Memories | 7 | | | | | | | Memory Cards | 8 | | | | | | | Military Products | 9 | | , | | | | | Logic Symbols | 10 | | | | | | | Quality and Reliability | 11 | | | | | | | Electrostatic Discharge Guidelines | 12 | | | | | | | Mechanical Data | 13 | | | General Information | |-----------|----------------------------------------| | | Selection Guide | | | Definition of Terms/Timing Conventions | | | Dynamic RAMs | | | Dynamic RAM Modules | | 6 | EPROMs/OTP PROMs/Flash EEPROMs | | 7 | Video RAMs/Field Memories | | 8 | Memory Cards | | 9 | Military Products | | 10 | Logic Symbols | | <b>11</b> | Quality and Reliability | | 12 | Electrostatic Discharge Guidelines | | 13 | Mechanical Data | #### INTRODUCTION The 1993 MOS Memory Data Book from Texas Instruments includes complete detailed specifications on the expanding MOS Memory product line including Dynamic Random Access Memories (DRAMs), Single-In-Line Memory Modules (SIMMs), Erasable Programmable Read-Only Memories (EPROMs), One-Time Programmable Read-Only Memories (OTP PROMs), Electrically Erasable Programmable Read-Only Memories (Flash Memories), Video RAMs (VRAMs), Field Memories (FMEMs), and Memory Cards. Also included are military specifications for DRAMs, EPROMs, and VRAMs. The data book is divided into 13 chapters. Below you will find a brief description of each chapter. Chapter 1. General Information — Includes an alphanumeric index for quickly finding device numbers and a part number guide with ordering information. Chapter 2. Selection Guide — An easy-to-use reference guide that includes specific device information. Page numbers are also shown for easy access to the detailed specifications. Chapter 3. Glossary/Timing Conventions/Data Sheet Structure — Defines terms and standards used throughout the data book. Chapter 4–9. Product specifications for over 100 devices can be found in these sections. Chapter 10. Logic Symbols — Includes an explanation and examples of the IEEE standard. Chapter 11. Quality and Reliability — Details selected processes and the philosophies of Texas Instruments that are used to ensure high quality standards. Chapter 12. Electrostatic Discharge Guidelines — Because all MOS Memory devices are ESD-sensitive, handling guidelines are included. Chapter 13. Mechanical Data — Detailed package drawings and specifications are shown in this section. For ordering information or further assistance, please contact your nearest Texas Instruments Sales Office or Distributor as listed in the back of this book. ### Contents | CHAPTER 1. | GENERAL | INFORMATION | | |------------------------------------------|--------------------------------|----------------------------------|------| | Ordering Informa<br>DRAM/VRA<br>DRAM Mod | tion | | | | CHAPTER 2. | SELECTIO | N GUIDE | | | | | | 2-3 | | | | | | | EPROM | | | 2-11 | | | | | | | One-Time Progra | mmable (OTP) PF | ROM | 2-14 | | Video Rams/Fiel | d Memories | | 2-15 | | Memory Card | | | 2-16 | | CHAPTER 3. | DEFINITIO | N OF TERMS/TIMING CONVENTIONS | | | | | emories | 3-3 | | | | ristics | | | | | | | | | | | | | CHAPTER 4. | DYNAMIC | | | | TMS44100 | 4 194 304-bit | (4096K × 1) Enhanced Page Mode | | | TMS44100P | 4 194 304-bit | (4096K × 1) Low Power | | | TMS44400 | 4 194 304-bit | (1024K × 4) Enhanced Page mode | | | TMS44400P | 4 194 304-bit | (1024K × 4) Low Power | | | TMS46100 | 4 194 304-bit | (4096K × 1) Low Voltage | | | TMS46100P | 4 194 304-bit | (4096K x 1) Extended Refresh | | | TMS46400<br>TMS46400P | 4 194 304-bit<br>4 194 304-bit | ((1024K × 4) Low Voltage | | | TMS44800 | 4 194 304-bit | (1024K x 4) Extended Refresh | | | TMS44800P | 4 194 304-bit | (512K × 8) Enhanced Page Mode | | | TMS44800F | 4 194 304-bit | (256K × 16) Enhanced Page Mode | | | TMS44165P | 4 194 304-bit | (256K x 16) Low Power | | | TMS44163F | 4 194 304-bit | (256K × 16) Enhanced Page Mode | | | TMS45160P | 4 194 304-bit | (256K × 16) Low Power | | | TMS45165 | 4 194 304-bit | (256K × 16) Enhanced Page Mode | | | TMS45165P | 4 194 304-bit | (256K × 16) Low Power | | | TMS416100 | 16 777 216-bit | (16 385K × 1) Enhanced Page Mode | | | TMS416400 | 16 777 216-bit | (4096K × 4) Enhanced Page Mode | | | TMS417400 | 16 777 216-bit | (4096K × 4) Enhanced Page Mode | 4-227, 4-249 | |---------------|------------------|---------------------------------------------|--------------| | 16-Meg Shrink | 16 777 216-bit | (16 385K × 1 and 4096K × 4) Product Preview | 4-249 | | TMS416160 | 16 777 216-bit | (1024K x 16) Enhanced Page Mode | 4-253 | | TMS416160P | 16 777 216-bit | (1024K × 16) Low Power | 4-253 | | TMS426160 | 16 777 216-bit | (1024K × 16) Low Voltage | 4-275 | | TMS426160P | . 16 777 216-bit | (1024K × 16) Low Voltage, Low Power | 4-275 | | TMS418160 | 16 777 216-bit | (1024K × 16) Enhanced Page Mode | 4-297 | | TMS418160P | 16 777 216-bit | (1024K × 16) Low Power | 4-297 | | TMS428160 | 16 777 216-bit | (1024K × 16) Low Voltage | 4-319 | | TMS428160P | 16 777 216-bit | (1024K × 16) Low Voltage, Low Power | 4-319 | | TMS416800 | 16 777 216-bit | (2048K × 8) Enhanced Page Mode | 4-341 | | TMS416800P | 16 777 216-bit | (2048K × 8) Low Power | 4-341 | | TMS417800 | 16 777 216-bit | (2048K × 8) Enhanced Page Mode | 4-363 | | TMS417800P | 16 777 216-bit | (2048K × 8) Low Power | 4-363 | | TMS426100 | 16 777 216-bit | (16K × 1) Low Voltage | 4-385 | | TMS426100P | 16 777 216-bit | (16K x 1) Low Voltage, Low Power | 4-385 | | TMS426400 | 16 777 216-bit | (4096K × 4) Low Voltage | 4-409 | | TMS426400P | 16 777 216-bit | (4096K × 4) Low Voltage, Low Power | 4-409 | | TMS427400 | 16 777 216-bit | (4096K × 4) Low Voltage | 4-433 | | TMS427400P | 16 777 216-bit | (4096K × 4) Low Voltage, Low Power | 4-433 | | TMS426800 | 16 777 216-bit | (2048K × 8) Low Voltage | 4-457 | | TMS426800P | 16 777 216-bit | (2048K × 8) Low Voltage, Low Power | 4-457 | | TMS427800 | 16 777 216-bit | (2048K × 8) Low Voltage | 4-479 | | TMS427800P | 16 777 216-bit | (2048K × 8) Low Voltage, Low Power | 4-479 | | SDRAM | 16 778 240-bit | (1024K x 2) Synchronous DRAM | 4-501 | | CHAPTER 5. | DYNAMIC R | AM MODULES | | |-------------|-----------------|----------------------------------------------|------| | TM124EU9B | 9 437 184-bit | (1024K × 9) Single-Sided | 5-5 | | TM124EU9C | 9 437 184-bit | (1024K × 9) Single-Sided | 5-5 | | TM497EAD9B | 33 554 432-bit | (4096K × 9) Single-Sided | 5-13 | | TM497MBK36A | 150 994 944-bit | (4096K x 36) Double-Sided (gold-tabbed) | 5-21 | | TM497MBK36Q | 150 994 944-bit | (4096K × 36) Double-Sided (solder-tabbed) | 5-21 | | TM124BBK32 | 33 554 432-bit | (1024K × 32) Single-Sided (gold-tabbed) | 5-29 | | TM124BBK32S | 33 554 432-bit | (1024K × 32) Single-Sided (solder-tabbed) | 5-29 | | TM248CBK32 | 67 543 040-bit | (2048K × 32) Double-Sided (gold-tabbed) | 5-29 | | TM248CBK32S | 67 543 040-bit | (2048K × 32) Double-Sided (solder-tabbed) | 5-29 | | TM124MBK36 | 37 748 736-bit | (1024K × 36) Double-Sided (gold-tabbed) | 5-39 | | TM124MBK36Q | 37 748 736-bit | (1024K × 36) Double-Sided (solder-tabbed) | 5-39 | | TM124MBK36B | 37 748 736-bit | (1024K × 36) Single-Sided (gold-tabbed) | 5-47 | | TM124MBK36R | 37 748 736-bit | (1024K × 36) Single-Sided (solder-tabbed) | 5-47 | | TM248NBK36B | 75 497 472-bit | (2048K × 36) Double-Sided (gold-tabbed) | 5-47 | | TM248NBK36R | 75 497 472-bit | (2048K × 36) Double-Sided (solder-tabbed) | 5-47 | | TM124MBK36C | 37 748 736-bit | (1024K × 36) Single-Sided (gold-tabbed) | 5-57 | | TM124MBK36S | 37 748 736-bit | (1024K × 36) Single-Sided (solder-tabbed) | | | TM248NBK36C | 75 497 472-bit | (2048K × 36) Double-Sided (gold-tabbed) | 5-57 | | TM248NBK36S | 75 497 472-bit | (2048K × 36) Double-Sided (solder-tabbed) | 5-57 | | TM4100EAD9 | 37 748 736-bit | (4096K × 9) Single-Sided | | | TM4100GAD8 | 33 554 432-bit | (4096K × 8) Single-Sided | 5-75 | | TM497GAD8A | 33 554 432-bit | (4096K × 8) Single-Sided | 5-83 | | TM16100GBD8 | 134 217 728-bit | (16 384K × 8) Double-Sided | | | TM16100EBD9 | 150 994 944-bit | (16 384K × 9) Double-Sided | | | TM497BBK32 | 134 217 728-bit | (4096K × 32) Double-Sided (gold-tabbed) 5- | | | TM497BBK32S | 134 217 728-bit | (4096K × 32) Double-Sided (solder-tabbed) 5- | | | TM893CBK32 | 268 435 456-bit | (8192K × 32) Double-Sided (gold-tabbed) 5- | | | TM893CBK32S | 268 435 456-bit | (8192K × 32) Double-Sided (solder-tabbed) 5- | ·105 | | TM497TBM40 | 167 772 160-bit | (4096K × 40) Double-Sided (gold-tabbed) | -115 | | TM497TBM40S | 167 772 160-bit | (4096K × 40) Double-Sided (solder-tabbed) 5- | | | TM893VBM40 | 335 544 320-bit | (8192K × 40) Double-Sided (gold-tabbed) 5- | | | TM893VBM40S | 335 544 320-bit | (8192K × 40) Double-Sided (solder-tabbed) 5- | | | TM496TBM40 | 167 772 160-bit | (4096K × 40) Double-Sided (gold-tabbed) 5- | 125 | | TM496TBM40S | 167 772 160-bit | (4096K × 40) Double-Sided (solder-tabbed) 5- | 125 | | TM892VBM40 | 335 544 320-bit | (8192K × 40) Double-Sided (gold-tabbed) 5- | | | TM892VBM40S | 335 544 320-bit | (8192K × 40) Double-Sided (solder-tabbed) 5- | | | TM124TBK40 | 41 943 040-bit | (1024K × 40) Single-Sided (gold-tabbed) 5- | 137 | | TM124TBK40S | 41 943 040-bit | (1024K × 40) Single-Sided (solder-tabbed) 5- | | | TM248VBK40 | 83 886 080-bit | (2048K × 40) Double-Sided (gold-tabbed) 5- | | | TM248VBK40S | 83 886 080-bit | (2048K × 40) Double-Sided (solder-tabbed) 5- | 137 | | CHAPTER 6. | EPROMS/O | TP PROMS/FLASH EEPROMS | | | TMS27C128 | 131 072-bit | (16K × 8) CMOS EPROM | 6-2 | | TMS27PC128 | 131 072-bit | (16K × 8) CMOS OTP PROM | | | | | • | |-------------|---------------|-------------------------------------------------| | | | | | | | | | TMS27C256 | 262 144-bit | (32K × 8) CMOS EPROM 6-3 | | TMS27PC256 | 262 144-bit | (32K × 8) CMOS OTP PROM 6-3 | | TMS27C510 | 524 288-bit | (64K × 8) CMOS EPROM 6-15 | | TMS27PC510 | 524 288-bit | (64K × 8) CMOS OTP PROM 6-15 | | TMS27C512 | 524 288-bit | (64K × 8) CMOS EPROM 6-27 | | TMS27PC512 | 524 288-bit | (64K × 8) CMOS OTP PROM 6-27 | | TMS27C010A | 1 048 576-bit | (128K × 8) CMOS EPROM 6-39 | | TMS27PC010A | 1 048 576-bit | (128K × 8) CMOS OTP PROM 6-39 | | TMS27C210A | 1 048 576-bit | (64K × 16) CMOS EPROM 6-51 | | TMS27PC210A | 1 048 576-bit | (64K × 16) CMOS OTP PROM 6-51 | | TMS27C020 | 2 097 152-bit | (256K × 8) CMOS EPROM 6-61 | | TMS27PC020 | 2 097 152-bit | (256K × 8) CMOS OTP PROM 6-61 | | TMS27C040 | 4 194 304-bit | (512K × 8) CMOS EPROM 6-71 | | TMS27PC040 | 4 194 304-bit | (512K × 8) CMOS OTP PROM 6-71 | | TMS27C240 | 4 194 304-bit | (256K × 16) CMOS EPROM | | TMS27PC240 | 4 194 304-bit | (256K × 16) CMOS OTP PROM 6-81 | | TMS27C400 | 4 194 304-bit | (256K × 16) CMOS EPROM | | TMS27PC400 | 4 194 304-bit | (256K × 16) CMOS OTP PROM 6-91 | | TMS29F816 | 16 384-bit | (2K × 9) 5-V Flash EEPROM Serial JTAG Bus 6-101 | | TMS28F010 | 1 048 576-bit | (128K × 8) 12-V Flash EEPROM 6-145 | | TMS28F512 | 524 288-bit | (64K × 8) 12-V Flash EEPROM 6-145 | | TMS28F210 | 1 048 576-bit | (64K × 16) 12-V Flash EEPROM 6-165 | | TMS28F040 | 4 194 304-bit | (512K × 8) 12-V Flash EEPROM 6-185 | | TMS27LV010A | 1 048 576-bit | (128K × 8) Low Voltage EPROM/OTP PROM 6-203 | | | | | | | | | | | | | | * | • | | | | | | | CHAPTER 7. | VIDEO RA | MS/FIELD MEMORIES | | |-------------|---------------|--------------------------------------------------|---------------| | TMS55160 | 4 194 304-bit | (256K × 16) Multiport Video RAM | . 7-3 | | TMS55165 | 4 194 304-bit | (256K x 16) Multiport Video RAM | 7-57 | | TMS4C1050B | 1 048 576-bit | (256K × 4) Multiport Video RAM | <b>7-10</b> 9 | | TMS4C1060B | 1 048 576-bit | (256K × 4) Multiport Video RAM | 7-121 | | TMS4C1070B | 1 048 576-bit | (256K × 4) Multiport Video RAM | 7-133 | | CHAPTER 8. | MEMORY ( | CARDS | | | CMS405 | 4 194 304-bit | (2048K x 18) DRAM Memory Card | . 8-3 | | CMS406 | 4 194 304-bit | (2048K x 16) DRAM Memory Card | . 8-3 | | CMS407 | 2 097 152-bit | (1024K x 18) DRAM Memory Card | . 8-3 | | CMS408 | 2 097 152-bit | (1024 × 16) DRAM Memory Card | . 8-3 | | CMS409 | 8 388 608-bit | (4096K x 18) DRAM Memory Card | 8-17 | | CMS410 | 8 388 608-bit | (4096K × 16) DRAM Memory Card | 8-17 | | CMS88D8MB36 | 8 388 608-bit | (2048K x 36) DRAM Memory Card | 8-27 | | CMS88D4MB36 | 4 194 304-bit | (1024K × 36) DRAM Memory Card | 8-27 | | CMS68P256 | 262 144-bit | (256K × 8 or 128K × 16)<br>OTP PROM Memory Card | 8-35 | | CMS68P256N | 262 144-bit | (256K × 8 or 128K × 16)<br>OTP PROM Memory Card | 8-35 | | CMS68P512 | 524 288-bit | (512K × 8 or 256K × 16)<br>OTP PROM Memory Card | 8-35 | | CMS68P512N | 524 288-bit | (512K × 8 or 256K × 16)<br>OTP PROM Memory Card | 8-35 | | CMS68P1MB | 1 048 576-bit | (1024K × 8 or 512K × 16)<br>OTP PROM Memory Card | 8-35 | | CMS68P1MBN | 1 048 576-bit | (1024K × 8 or 512K × 16)<br>OTP PROM Memory Card | 8-35 | | CMS68F256 | 262 144-bit | (256K × 8 or 128K × 16) Flash Memory Card | 8-45 | | CMS68F512 | 524 288-bit | (512K × 8 or 256K × 16) Flash Memory Card | 8-45 | | CMS68F1MB | 1 048 576-bit | (1024K × 8 or 512K × 16) Flash Memory Card | 8-45 | | CMS68F2MB | 2 097 152-bit | (2048K x 8or 1024K x 16) Flash Memory Card | 8-45 | | CMS209 | 1 048 576-bit | (64K × 16) OTP PROM Memory Card | 8-65 | | CMS210 | 2 097 152-bit | (128K × 16) OTP PROM Memory Card | 8-65 | | CMS213 | 524 288-bit | (64K x 8) OTP PROM Memory Card | 8-65 | | CMS214 | 1 048 576-bit | (128K × 8) OTP PROM Memory Card | 8-65 | | CMS216 | 2 097 152-bit | (256K × 8) OTP PROM Memory Card | 8-65 | | | | | , | . s | CHAPTER 9. | MILITARY | PRODUCTS | | |---------------------|----------------------|-------------------------------------------|-------| | Military Introducti | on | | 9-3 | | DYNAMIC RAN | 1 <b>S</b> | | | | SMJ44C256 | 1 048 576-bit | (256K × 4) Enhanced Page Mode | 9-5 | | SMJ4C1024 | 1 048 576-bit | (1024K × 1) Enhanced Page Mode | 9-27 | | SMJ44100 | 4 197 304-bit | (4096K × 1) Enhanced Page Mode | 9-47 | | SMJ44400 | 4 197 304-bit | (1024K × 4) Enhanced Page Mode | 9-67 | | SMJ416100 | 16 777 216-bit | (16 385K × 1) Enhanced Page Mode | 9-87 | | SMJ416400 | 16 777 216-bit | (4096K × 4) Enhanced Page Mode | 9-105 | | SMJ417100 | 16 777 216-bit | (16 385K x 1) Enhanced Page Mode | 9-125 | | SMJ417400 | 16 777 216-bit | (4096K × 4) Enhanced Page Mode | 9-143 | | SMJ417400 | 16 777 216-bit | (4096K × 4) Enhanced Page Mode | 9-143 | | VIDEO RAMS | | | | | SMJ44C250 | 1 048 576-bit | (256K × 4) Multiport Video RAM | 9-161 | | SMJ44C251 | 1 048 576-bit | (256K × 4) Multiport Video RAM | 9-199 | | SMJ55160 | 4 194 304-bit | (256K × 16) Multiport Video RAM | 9-239 | | SMJ55165 | 4 194 304-bit | (256K × 16) Multiport Video RAM | 9-241 | | <b>EPROMS</b> | | | | | SMJ27C128 | 131 072-bit | (16K × 8) CMOS EPROM | 9-243 | | SMJ27C256 | 262 144-bit | (32K × 8) CMOS EPROM | 9-253 | | SMJ27C512 | 524 288-bit | (64K × 8) CMOS EPROM | 9-263 | | SMJ27C040 | 4 194 304-bit | (512K × 8) CMOS EPROM | 9-275 | | SMJ29F816 | 16 384-bit | (2K × 9) 5-V Flash EEPROM Serial JTAG Bus | 9-285 | | CHAPTER 10 | . LOGIC SY | MBOLS | | | Explanation of IE | EE/IEC Logic Sym | abols for Memories | 10-3 | | CHAPTER 11. | QUALITY A | AND RELIABILITY | | | MOS Memory Pro | oducts Division Qu | uality and Reliability Information | 11-3 | | CHAPTER 12. | . ELECTROS | STATIC DISCHARGE GUIDELINES | | | Guidelines for Ha | ındling Electrostati | c-Discharge Devices and Assemblies | 12-3 | | CHAPTER 13. | | | | | • | oducts – Commerc | cial | | | | General Information | 1 | |------|----------------------------------------|----| | | Selection Guide | 2 | | | Definition of Terms/Timing Conventions | 3 | | | Dynamic RAMs | 4 | | | Dynamic RAM Modules | 5 | | | EPROMs/OTP PROMs/Flash EEPROMs | 6 | | | Video RAMs/Field Memories | 7 | | | Memory Cards | 8 | | | Military Products | 9 | | | Logic Symbols | 10 | | | Quality and Reliability | 11 | | (22) | Electrostatic Discharge Guidelines | 12 | | | Mechanical Data | 13 | ### Alphanumeric Index | | | | • | | |-------------|-------|------------------|-------|-------------------| | CMS209 | 8-65 | Synchronous DRAM | 4-501 | TMS27C020 6-61 | | CMS210 | 8-65 | TM124BBK32 | 5-29 | TMS27C040 6-71 | | CMS213 | 8-65 | TM124BBK32S | 5-29 | TMS27C128 6-2 | | CMS214 | 8-65 | TM124EU9B | 5-5 | TMS27C210A 6-51 | | CMS216 | 8-65 | TM124EU9C | 5-5 | TMS27C240 6-81 | | CMS405 | 8-3 | TM124MBK36 | 5-39 | TMS27C256 6-3 | | CMS406 | 8-3 | TM124MBK36B | 5-47 | TMS27C400 6-91 | | CMS407 | 8-3 | TM124MBK36C | 5-57 | TMS27C510 6-15 | | CMS408 | 8-3 | TM124MBK36Q | 5-39 | TMS27C512 6-27 | | CMS409 | 8-17 | TM124MBK36R | 5-47 | TMS27LV010A 6-203 | | CMS410 | 8-17 | TM124MBK36S | 5-57 | TMS27PC010A 6-39 | | CMS68F1MB | 8-45 | TM124TBK40 | 5-137 | TMS27PC020 6-61 | | CMS68F2MB | 8-45 | TM124TBK40S | 5-137 | TMS27PC040 6-71 | | CMS68F256 | 8-45 | TM16100EBD9 | 5-99 | TMS27PC128 6-2 | | CMS68F512 | 8-45 | TM16100GBD8 | 5-91 | TMS27PC210A 6-51 | | CMS68P1MB | 8-35 | TM248CBK32 | 5-29 | TMS27PC240 6-81 | | CMS68P1MBN | 8-35 | TM248CBK32S | 5-29 | TMS27PC256 6-3 | | CMS68P256 | 8-35 | TM248NBK36B | 5-47 | TMS27PC400 6-91 | | CMS68P256N | 8-35 | TM248NBK36C | 5-57 | TMS27PC510 6-15 | | CMS68P512 | 8-35 | TM248NBK36R | 5-47 | TMS27PC512 6-27 | | CMS68P512N | 8-35 | TM248NBK36S | 5-57 | TMS28F010 6-125 | | CMS88D4MB36 | 8-27 | TM248VBK40 | 5-137 | TMS28F040 6-185 | | CMS88D8MB36 | 8-27 | TM248VBK40S | 5-137 | TMS28F210 6-165 | | SMJ27C040 | 9-275 | TM4100EAD9 | 5-67 | TMS28F512 6-145 | | SMJ27C128 | 9-243 | TM4100GAD8 | | TMS29F816 6-101 | | SMJ27C256 | 9-253 | TM496TBM40 | 5-125 | TMS4C1050B 7-109 | | SMJ27C512 | 9-263 | TM496TBM40S | 5-125 | TMS4C1060B 7-121 | | SMJ29F816 | 9-285 | TM497BBK32 | | TMS4C1070B 7-133 | | SMJ4C1024 | 9-27 | TM497BBK32S | 5-105 | TMS416100 4-385 | | SMJ416100 | 9-87 | TM497EAD9B | 5-13 | 4-249 | | SMJ416400 | 9-105 | TM497GAD8A | 5-83 | TMS416160 4-253 | | SMJ417100 | 9-125 | TM497MBK36A | 5-21 | TMS416160P 4-253 | | SMJ417400 | 9-143 | TM497MBK36Q | 5-21 | TMS416400 4-203 | | SMJ44C250 | 9-161 | TM497TBM40 | 5-115 | 4-249 | | SMJ44C251 | 9-199 | TM497TBM40S | 5-115 | TMS416800 4-341 | | SMJ44C256 | 9-5 | TM893CBK32S | 5-105 | TMS416800P·4-341 | | SMJ44100 | 9-47 | TM893VBM40 | 5-115 | TMS417400 4-227 | | SMJ44400 | 9-67 | TM893VBM40 | 5-115 | 4-249 | | SMJ55160 | 9-239 | TM893VBM40S | 5-115 | TMS417800 4-363 | | SMJ55165 | 9-241 | TMS27C010A | 6-39 | TMS417800P 4-363 | #### **General Information** | TMS418160 | 4-297 | |-------------------------|----------------| | TM9418160P | 4-297 | | TMS426100 | 4-385 | | TMS426100P | 4-385 | | TMS426160 | 4-275 | | TMS426160P | 4-275 | | TMS426400 | 4-409 | | TMS426400P | 4-409 | | TMS426800 | 4-457 | | TMS426800P | 4-457 | | TMS427400 | 4-433 | | TMS427400P | 4-433 | | TMS427800 | 4-479 | | TMS427800P<br>TMS428160 | 4-479<br>4-319 | | TMS428160P | 4-319 | | TMS44100 | 4-5 | | TMS44100P | 4-5 | | TMS44165 | 4-115 | | TMS44165P | 4-115 | | TMS44400 | 4-27 | | TMS44400P | 4-27 | | TMS44800 | 4-93 | | TMS44800P | 4-93 | | TMS45160 | 4-137 | | TMS45160P | 4-137 | | TMS45165 | 4-159 | | TMS45165P | 4-159 | | TMS46100 | 4-49 | | TMS46100P | 4-49 | | TMS46400 | 4-71 | | TMS46400P | 4-71 | | TMS55160 | 7-3 | | TMS55165 | 7-57 | #### DRAM/VRAM/FMEM Ordering Information Factory orders for 1 Meg DRAMs, VRAMs, and FMEMs described in this book should include an eight-part type number as explained in the following example: #### **DRAM Ordering Information** Factory orders for the 4 Meg and 16 Meg DRAMs described in this book should include an eight-part type number as explained in the following example: #### **Standard DRAM Module Ordering Information** Factory orders for the standard DRAM Modules described in this book should include a seven-part type number as explained in the following example: | 4.5 | | TM | 024 | E | AD | 9 | -10 - | |----------------------|--------------------------|----|-----|-----|----|-----|-------| | 1. Prefix: _ | | | - [ | ı | ı | l l | ! ! | | TM | Commerical TI MOS Module | | | | | - 1 | | | 2. Memory I | Device: | | | - 1 | . | - 1 | l l | | 024<br>4100<br>16100 | | de | | | | | | | 3. Pinout Co | onfiguration: | | | | | 1 | | | E<br>G | | | | | | | | | 4. Board Dir | mensions: | | | | | ŀ | 1 . | | AD<br>BD | | | | | | | | | 5. Word Wid | dth Output: | | | | | | | | 8<br>9 | × 8<br>× 9 | | | | | | | | 6. Speed De | esignator: | | | | | | | | ·<br>-6 | 60 ns | | | | | | | | - 70 | 70 ns | | | | | | | | | 80 ns | | | | | | | | - 10 | 100 ns | | | | | | | | 7. Temperat | ture Range: | | | | | | | | Blank | 0°C to 70°C | | | | | | | | L | 0°C to 70°C (1 Meg only) | | | | | | | #### **Differentiated DRAM Module Ordering Information** Factory orders for the mixed DRAM Modules described in this book should include an eight-part type number as explained in the following example: #### **Nonvolatile Ordering Information** Factory orders for EPROMs, OTPs, and Flash Memories described in this book should include a nine-part type number as explained in the following example: #### **VRAM Ordering Information** Factory orders for 4 Meg VRAMs described in this book should include an eight-part type number as explained in the following example: #### Memory Card Ordering Information<sup>†</sup> Factory orders for memory cards (excluding CMS401–CMS410 and CMS209–CMS216 OTP PROM memory cards) described in this book should include a nine-part type number as explained in the following example: <sup>†</sup> This is the new memory card part numbering system. This system excludes existing DRAM memory cards CMS401–CMS410 and OTP PROM memory cards CMS209–CMS216. | General Information | |----------------------------------------| | <br>Selection Guide 2 | | Definition of Terms/Timing Conventions | | Dynamic RAMs 4 | | Dynamic RAM Modules | | EPROMs/OTP PROMs/Flash EEPROMs | | Video RAMs/Field Memories | | Memory Cards | | Military Products | | Logic Symbols 10 | | Quality and Reliability | | Electrostatic Discharge Guidelines 12 | | Mechanical Data | | DENOITY | ORGANIZATION | DEMOS NUMBER | MAX<br>ACCESS | POWER<br>SUPPLY | | POWER<br>PATION | DING | navaort | NOTES | PAGE | |---------|----------------|-------------------------------------------------------------------------------------|-------------------------|-----------------|--------------------------|-----------------|---------------|------------------------------|---------------------------------------------------------------------|------| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | (V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | PACKAGET | NOTES | PAGE | | 1024K | 1024K × 1 | SMJ4C1024-80<br>SMJ4C1024-10<br>SMJ4C1024-12<br>SMJ4C1024-15 | 80<br>100<br>120<br>150 | 5 ± 10% | 413<br>385<br>330<br>303 | 17 | 18, 20,<br>26 | FQ, HJ,<br>HK, HL,<br>JD, SV | Military<br>CMOS<br>Enhanced<br>Page Mode | 9-27 | | 102410 | 256K × 4 | SMJ44C256-80<br>SMJ44C256-10<br>SMJ44C256-12<br>SMJ44C256-15 | 80<br>100<br>120<br>150 | 5 ± 10% | 440<br>385<br>330<br>303 | 17 | 20, 26 | FQ, HJ,<br>HK, HL,<br>JD, SV | Military<br>CMOS<br>Enhanced<br>Page Mode | 9-5 | | | 4096K × 1 | TMS44100-60<br>TMS44100-70<br>TMS44100-80 | 60<br>70<br>80 | 5 ± 10% | 523<br>468<br>413 | 11 | 20, 26 | DGA<br>DGB, DJ,<br>SD | CMOS<br>Enhanced<br>Page Mode | 4-5 | | | | TMS44100P-60<br>TMS44100P-70<br>TMS44100P-80 | 60<br>70<br>80 | 5 ± 10% | 523<br>468<br>413 | 11 | 20, 26 | DGA<br>DGB, DJ,<br>SD | CMOS<br>Enhanced<br>Page Mode<br>Low Power | 4-5 | | | | SMJ44100-80<br>SMJ44100-10<br>SMJ44100-12 | 80<br>100<br>120 | 5 ± 10% | 468<br>440<br>385 | 22 | 18, 20,<br>26 | HM, HR,<br>JD | Military<br>CMOS<br>Enhanced<br>Page Mode | 9-47 | | 4096K | | TMS46100-70 <sup>‡</sup><br>TMS46100-80 <sup>‡</sup><br>TMS46100-10 <sup>‡</sup> | 70<br>80<br>100 | 3.3 ± 10% | 216<br>180<br>144 | 3.6 | 20, 26 | DGA,<br>DGB, DJ,<br>SD | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage | 4-49 | | 4090K | | TMS46100P-70 <sup>‡</sup><br>TMS46100P-80 <sup>‡</sup><br>TMS46100P-10 <sup>‡</sup> | 70<br>80<br>100 | 3.3 ± 10% | 216<br>180<br>144 | 3.6 | 20, 26 | DGA,<br>DGB, DJ,<br>SD | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage<br>Extended<br>Refresh | 4-49 | | | | TMS46400-70 <sup>‡</sup><br>TMS46400-80 <sup>‡</sup><br>TMS46400-10 <sup>‡</sup> | 70<br>80<br>100 | 3.3 ± 10% | 252<br>216<br>180 | 7.2 | 20, 26 | DGA,<br>DGB, DJ,<br>SD | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage | 4-71 | | | 1024K × 4 | TMS46400P-70 <sup>‡</sup><br>TMS46400P-80 <sup>‡</sup><br>TMS46400P-10 <sup>‡</sup> | 70<br>80<br>100 | 3.3 ± 10% | 252<br>216<br>180 | 7.2 | 20, 26 | DGA,<br>DGB, DJ,<br>SD | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage<br>Extended<br>Refresh | 4-71 | † DGA Plastic Small-Outline-Package (SOP) DGB Plastic Small-Outline Reverse Form Package (SOP) DJ Plastic Small-Outline J-Lead (SOJ) DN Plastic Thin Small-Outline J-Lead (ThinSOJ) FQ Small-Outline Leadless Ceramic Chip Carrier (Military) (SOLCC) HJ Leaded Ceramic Chip Carrier (Military) HK Flatpack (Military) HL Small-Outline Leadless Ceramic Chip Carrier (Military) HM Small-Outline Leadless Ceramic Chip Carrier (Military) HB Flatpack (Military) In Sindaire Leading Ceramic Clip Cerimic (Willitary) JD Ceramic Sidebrazed Dual In-Line Package (Military) (DIP) N Plastic Dual In-Line Package (DIP) SV Ceramic Zig-Zag In-Line Package (Military) ‡ Advance Information for product under development by TI #### DRAM | | ORGANIZATION | BE1805 14111055 | MAX<br>ACCESS | POWER | | POWER<br>PATION | PINS | n.av.ort | NOTES | PAGE | |---------|-----------------------------------|-------------------------------------------------------------------------------------|-----------------------|---------------|--------------------------|-----------------|--------------------------|---------------------|--------------------------------------------|-------| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | SUPPLY<br>(V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | PACKAGET | NOTES | PAGE | | | 512K × 8 | TMS44800-60<br>TMS44800-70<br>TMS44800-80<br>TMS44800-10 | 60<br>70<br>80<br>100 | 5 ± 10% | 660<br>605<br>550<br>495 | 11 | 28 | DZ, DGC | CMOS<br>Enhanced<br>Page Mode | 4-93 | | | 512N X 6 | TMS44800P-60<br>TMS44800P-70<br>TMS44800P-80<br>TMS44800P-10 | 60<br>70<br>80<br>100 | 5 ± 10% | 660<br>605<br>550<br>495 | 11 | 28 | DZ, DGC | CMOS<br>Enhanced<br>Page Mode<br>Low Power | 4-93 | | | 256K × 16 | TMS44165-70 <sup>‡</sup><br>TMS44165-80 <sup>‡</sup><br>TMS44165-10 <sup>‡</sup> | 70<br>80<br>100 | 5 ± 10% | 660<br>578<br>523 | 11 | 40, 44 | DZ, DGE | CMOS<br>Enhanced<br>Page Mode | 4-115 | | | | TMS44165P-70 <sup>‡</sup><br>TMS44165P-80 <sup>‡</sup><br>TMS44165P-10 <sup>‡</sup> | 70<br>80<br>100 | 5 ± 10% | 660<br>578<br>523 | 11 | 40, 44 | DZ, DGE | CMOS<br>Enhanced<br>Page Mode<br>Low Power | 4-115 | | | | TMS45160-70<br>TMS45160-80<br>TMS45160-10 | 70<br>80<br>100 | 5 ± 10% | 880<br>770<br>660 | 11 | 40, 44 | DZ, DGE | CMOS<br>Enhanced<br>Page Mode | 4-137 | | 4096K | | TMS45160P-70<br>TMS45160P-80<br>TMS45160P-10 | 70<br>80<br>100 | 5 ± 10% | 880<br>770<br>660 | 11 | 40, 44 | DZ, DGE | CMOS<br>Enhanced<br>Page Mode<br>Low Power | 4-137 | | | | TMS45165-70 <sup>‡</sup><br>TMS45165-80 <sup>‡</sup><br>TMS45165-10 <sup>‡</sup> | 70<br>80<br>100 | 5 ± 10% | 880<br>770<br>660 | 11 | 40, 44 | DZ, DGE | CMOS<br>Enhanced<br>Page Mode | 4-159 | | | | TMS45165P-70 <sup>‡</sup><br>TMS45165P-80 <sup>‡</sup><br>TMS45165P-10 <sup>‡</sup> | 70<br>80<br>100 | 5 ± 10% | 880<br>770<br>660 | 11 | 40, 44 | DZ, DGE | CMOS<br>Enhanced<br>Page Mode<br>Low Power | 4-159 | | | | TMS44400-60<br>TMS44400-70<br>TMS44400-80 | 60<br>70<br>80 | 5 ± 10% | 550<br>495<br>440 | 11 | 20, 26,<br>20, 26,<br>20 | DJ, DGA,<br>DGB, SD | CMOS<br>Enhanced<br>Page Mode | 4-27 | | | 1024K×4 | TMS44400P-60<br>TMS44400P-70<br>TMS44400P-80 | 60<br>70<br>80 | 5 ± 10% | 550<br>495<br>440 | 11 | 20, 26,<br>20, 26,<br>20 | DJ, DGA,<br>DGB, SD | CMOS<br>Enhanced<br>Page Mode<br>Low Power | 4-27 | | | | SMJ44400-80<br>SMJ44400-10<br>SMJ44400-12 | 80<br>100<br>120 | 5 ± 10% | 468<br>440<br>358 | 22 | 20, 20,<br>20, 20 | JD, HM,<br>HR | Military<br>CMOS<br>Enhanced<br>Page Mode | 9-67 | | 16 384K | 16 384K × 1<br>and<br>16 384K × 4 | Product Preview:<br>TMS416100,<br>TMS416400, and<br>TMS417400 | 60<br>70<br>80 | 5 ± 10% | 440<br>385<br>330 | _ | 24, 26 | DJ, DGA,<br>DGB | CMOS<br>Enhanced<br>Page Mode | 4-249 | TMS417400 80 DGA Plastic Small-Outline-Package (SOP) DGB Plastic Small-Outline Reverse Form Package (SOP) DGC Plastic Thin Small-Outline Package DGE Plastic Surface Mount Thin Small-Outline Package (TSOP) DJ Plastic Small-Outline J-Lead (SOJ) DZ Plastic Small-Outline J-Lead (SOJ) HM Small-Outline Leadless Ceramic Chip Carrier (Military) (SOLCC) HR Flatpack (Military) JD Ceramic Sidebrazed Dual In-Line Package (Military) (DIP) SD Plastic Zig-Zag In-Line Package (ZIP) Advance Information for product under development by TI | DENSITY | ORGANIZATION<br>(WORDS × BITS) | DEVICE NUMBER | MAX<br>ACCESS<br>TIME<br>(ns) | POWER<br>SUPPLY<br>(V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | PACKAGE† | NOTES | PAGE | |--------------|--------------------------------|----------------------------------------------------------------------|-------------------------------|------------------------|--------------------------|-----------------|--------|-----------------|-----------------------------------------------------------|-------| | | | TMS416100-60<br>TMS416100-70<br>TMS416100-80 | 60<br>70<br>80 | 5 ± 10% | 495<br>440<br>385 | 11 | 24, 28 | DGC,<br>DGD, DZ | CMOS<br>Enhanced<br>Page Mode | 4-385 | | | 16 384K × 1 | SMJ416100-60<br>SMJ416100-70<br>SMJ416100-80<br>SMJ416100-10 | 60<br>70<br>80<br>100 | 5 ± 10% | 495<br>440<br>385<br>330 | 11 | 24, 28 | FNC, HKB | Military<br>Enhanced<br>Page Mode | 9-87 | | , | · | SMJ417100-60<br>SMJ417100-70<br>SMJ417100-80<br>SMJ417100-10 | 60<br>70<br>80<br>100 | 5 ± 10% | 605<br>550<br>495<br>440 | 11 | 24, 28 | FNC, HKB | Military<br>Enhanced<br>Page Mode | 9-125 | | | | TMS416400-60<br>TMS416400-70<br>TMS416400-80 | 60<br>70<br>80 | 5 ± 10% | 495<br>440<br>385 | 11 | 24, 28 | DGC,<br>DGD, DZ | CMOS<br>Enhanced<br>Page Mode | 4-203 | | | | SMJ416400-60<br>SMJ416400-70<br>SMJ416400-80<br>SMJ416400-10 | 60<br>70<br>80<br>100 | 5 ± 10% | 495<br>440<br>385<br>330 | 11 | 24, 28 | FNC, HKB | Military<br>Enhanced<br>Page Mode | 9-105 | | 16 384K | | TMS417400-60<br>TMS417400-70<br>TMS417400-80 | 60<br>70<br>80 | 5 ± 10% | 495<br>440<br>385 | 11 | 24, 28 | DGC,<br>DGD, DZ | CMOS<br>Enhanced<br>Page Mode | 4-227 | | | 4096K × 4 | SMJ417400-60<br>SMJ417400-70<br>SMJ417400-80<br>SMJ417400-10 | 60<br>70<br>80<br>100 | 5 ± 10% | 605<br>550<br>495<br>440 | 11 | 24, 28 | FNC, HKB | Military<br>Enhanced<br>Page Mode | 9-143 | | | | TMS426400-60\$<br>TMS426400-70\$<br>TMS426400-80\$<br>TMS426400-10\$ | 60<br>70<br>80<br>100 | 3.3 ± 10% | 252<br>216<br>180<br>144 | 3.6 | 24, 26 | DGA,<br>DGB, DJ | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage | 4-409 | | <br> -<br> - | <br> | TMS426400P-60\$ TMS426400P-70\$ TMS426400P-80\$ TMS426400P-10\$ | 60<br>70<br>80<br>100 | 3.3 ± 10% | 252<br>216<br>180<br>144 | 3.6 | 24, 26 | DGA,<br>DGB, DJ | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage<br>Low Power | 4-409 | | | | TMS427400-60\$<br>TMS427400-70\$<br>TMS427400-80\$<br>TMS427400-10\$ | 60<br>70<br>80<br>100 | 3.3 ± 10% | 252<br>216<br>180<br>144 | 3.6 | 24, 26 | DGA,<br>DGB, DJ | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage | 4-433 | † DGA Plastic Small-Outline-Package (SOP) DGB Plastic Small-Outline Reverse Form Package (SOP) DGC Plastic Thin Small—Outline Package (TSOP) DGD Plastic Thin Small-Outline Reverse Form Package (TSOP) DGE Plastic Surface Mount Thin Small-Outline Package (TSOP) DJ Plastic Small-Outline J-Lead (SOJ) DZ Plastic Small-Outline J-Lead (SOJ) FNC Small-Outline Leadless Chip Carrier (Military) (SOLCC) HKB Flatpack (Military) HJ Ceramic Small-Outline Leadless J-Lead (Military) (SOLCC) HM Small-Outline Leadless Ceramic Chip Carrier (Military) (SOLCC) Flatpack (Military) JD Ceramic Sidebrazed Dual In-Line Package (Military) (DIP) SD Plastic Zig-Zag In-Line Package (ZIP) Advance Information for product under development by TI Product preview documents contain information on products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice. #### DRAM | | ORGANIZATION | | MAX | POWER | | POWER PATION . | | PACKAGE <sup>†</sup> | NOTES | | |---------|----------------|----------------------------------------------------------------------------------------|-----------------------|---------------|--------------------------|-----------------|------------------|----------------------|-----------------------------------------------------------|-------| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | SUPPLY<br>(V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | PACKAGE | NOTES | PAGE | | | | TMS427400P-60\$<br>TMS427400P-70\$<br>TMS427400P-80\$<br>TMS427400P-10\$ | 60<br>70<br>80<br>100 | 3.3 ± 10% | 252<br>216<br>180<br>144 | 3.6 | 24,<br>26 | DGA,<br>DGB, DJ | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage<br>Low Power | 4-433 | | | 4096K × 4 | TMS416800-60 <sup>‡</sup><br>TMS416800-70 <sup>‡</sup><br>TMS416800-80 <sup>‡</sup> | 60<br>70<br>80 | 5 ± 10% | 495<br>440<br>385 | 11 | 28,<br>32 | DE, DZ | CMOS<br>Enhanced<br>Page Mode | 4-341 | | | | TMS416800P-60 <sup>‡</sup><br>TMS416800P-70 <sup>‡</sup><br>TMS416800P-80 <sup>‡</sup> | 60<br>70<br>80 | 5 ± 10% | 495<br>440<br>385 | 11 | 28,<br>32 | DE, DZ | CMOS<br>Enhanced<br>Page Mode<br>Low Power | 4-341 | | | 2048K × 8 | TMS417800-60 <sup>‡</sup><br>TMS417800-70 <sup>‡</sup><br>TMS417800-80 <sup>‡</sup> | 60<br>70<br>80 | 5 ± 10% | 688<br>633<br>578 | 11 | 28,<br>32 | DE, DZ | CMOS<br>Enhanced<br>Page Mode | 4-363 | | | | TMS417800P-60 <sup>‡</sup><br>TMS417800P-70 <sup>‡</sup><br>TMS417800P-80 <sup>‡</sup> | 60<br>70<br>80 | 5 ± 10% | 688<br>633<br>578 | 11 | 28,<br>32 | DE, DZ | CMOS<br>Enhanced<br>Page Mode<br>Low Power | 4-363 | | 16 384K | | TMS426800-70 <sup>‡</sup><br>TMS426800-80 <sup>‡</sup> | 70<br>80 | 3.3 ± 10% | 288<br>252 | 3.6 | 28,<br>32 | DE, DZ | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage | 4-457 | | | | TMS426800P-70 <sup>‡</sup><br>TMS426800P-80 <sup>‡</sup> | 70<br>80 | 3.3 ± 10% | 288<br>252 | 3.6 | 28,<br>32 | DE, DZ | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage<br>Low Power | 4-457 | | | | TMS427800-70 <sup>‡</sup><br>TMS427800-80 <sup>‡</sup> | 70<br>80 | 3.3 ± 10% | 414<br>378 | 3.6 | 28,<br>32 | DE, DZ | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage | 4-479 | | | | TMS427800P-70 <sup>‡</sup><br>TMS417800P-80 <sup>‡</sup> | 70<br>80 | 3.3 ± 10% | 414<br>378 | 3.6 | 28,<br>32 | DE, DZ | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage<br>Low Power | 4-479 | | | | TMS416160-60 <sup>‡</sup><br>TMS416160-70 <sup>‡</sup><br>TMS416160-80 <sup>‡</sup> | 60<br>70<br>80 | 5 ± 10% | 495<br>440<br>385 | 11 | 42,<br>44,<br>50 | DC, RE | CMOS<br>Enhanced<br>Page Mode | 4-253 | | · | 1024K × 16 | TMS416160P-60 <sup>‡</sup><br>TMS416160P-70 <sup>‡</sup><br>TMS416160P-80 <sup>‡</sup> | 60<br>70<br>80 | 5 ± 10% | 495<br>440<br>385 | 11 | 42,<br>44,<br>50 | DC, RE | CMOS<br>Enhanced<br>Page Mode<br>Low Power | 4-253 | Advance Information for product under development by Ti Product preview documents contain information on products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice. DGA Plastic Small-Outline-Package (SOP) DGB Plastic Small-Outline Reverse Form Package (SOP) DC Plastic Surface Mount Thin Small-Outline Package (TSOP) DE Plastic Surface Mount Thin Small-Outline Package (TSOP) DJ Plastic Small-Outline J-Lead (SOJ) DZ Plastic Small-Outline J-Lead (SOJ) RE Plastic Surface Mount Small-Outline J-Lead Package (SOJ) #### DRAM (concluded) | DENSITY | ORGANIZATION | DEVICE NUMBER | MAX<br>ACCESS | POWER<br>SUPPLY | | POWER<br>IPATION | PINS | PACKAGET | NOTES | PAGE | |---------|----------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------|--------------------------|------------------|---------------|-----------------|-----------------------------------------------------------|----------------------------------------------| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | (V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | PACKAGE | NOTES | PAGE | | | | TMS418160-60 <sup>‡</sup><br>TMS418160-70 <sup>‡</sup><br>TMS418160-80 <sup>‡</sup> | 60<br>70<br>80 | 5 ± 10% | 990<br>880<br>770 | 11 | 42,<br>44, 50 | DC, RE | CMOS<br>Enhanced<br>Page Mode | 4-297 | | | 1024K × 16 | TMS418160P-60 <sup>‡</sup><br>TMS418160P-70 <sup>‡</sup><br>TMS418160P-80 <sup>‡</sup> | 60<br>70<br>80 | 5 ± 10% | 990<br>880<br>770 | 11 | 42,<br>44, 50 | DC, RE | CMOS<br>Enhanced<br>Page Mode<br>Low Power | 4-297 | | | | | TMS426160-70 <sup>‡</sup><br>TMS426160-80 <sup>‡</sup> | 70<br>80 | 3.3 ± 10% | 288<br>252 | 3.6 | 42,<br>44, 50 | DC, RE | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage | | | | TMS426160P-70‡<br>TMS426160P-80‡ | 70<br>80 | 3.3 ± 10% | 288<br>252 | 3.6 | 42,<br>44, 50 | DC, RE | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage<br>Low Power | 4-275 | | 16 384K | | TMS428160-70 <sup>‡</sup><br>TMS428160-80 <sup>‡</sup> | 70<br>80 | 3.3 ± 10% | TBD | 3.6 | 42,<br>44, 50 | DC, RE | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage | 4-319 | | | | TMS428160P-70 <sup>‡</sup><br>TMS428160P-80 <sup>‡</sup> | 70<br>80 | 3.3 ± 10% | TBD | 3.6 | 42,<br>44, 50 | DC, RE | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage<br>Low Power | 4-319 | | | | TMS426100-60 <sup>‡</sup><br>TMS426100-70 <sup>‡</sup><br>TMS426100-80 <sup>‡</sup><br>TMS426100-10 <sup>‡</sup> | 60<br>70<br>80<br>100 | 3.3 ± 10% | 252<br>216<br>180<br>144 | 3.6 | 24, 26 | DGA,<br>DGB, DJ | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage | 4-385 | | | 16K×1 | TMS426100P-60 <sup>‡</sup><br>TMS426100P-70 <sup>‡</sup><br>TMS426100P-80 <sup>‡</sup><br>TMS426100P-10 <sup>‡</sup> | 60<br>70<br>80<br>100 | 3.3 ± 10% | 252<br>216<br>180<br>144 | 3.6 | 24, 26 | DGA,<br>DGB, DJ | CMOS<br>Enhanced<br>Page Mode<br>Low Voltage<br>Low Power | 4-385 | | 16 385K | 1M Byte × 2 | SDRAM-6 <sup>§</sup><br>SDRAM-8 <sup>§</sup><br>SDRAM-10 <sup>§</sup> | N/A | 3.3 ± 10% | TBD | TBD | 44 | DGE | Synchronous<br>DRAM | 4-501 | <sup>†</sup> Advance Information for product under development by TI Advance information for product under development by II DC Plastic Surface Mount Thin Small-Outline Package (TSOP) DGA Plastic Small-Outline-Package (SOP) DGB Plastic Small-Outline Reverse Form Package (SOP) DGE Plastic Surface Mount Thin Small-Outline Package (TSOP) DJ Plastic Small-Outline J-Lead (SOJ) RE Plastic Surface Mount Small-Outline J-Lead Package (SOJ) Advance Information for product under development by TI Product preview documents contain information on products in the formative or design phase of development. Characteristic data and other specifications are design phase. Taxas large under the segment of the change or discontinue these products without notice. specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice. #### **DRAM Module** | DENSITY | ORGANIZATION | DEVICE NUMBER | MAX<br>ACCESS | POWER<br>SUPPLY | | POWER<br>PATION | PINS | PACKAGE | PAGE | | |---------|----------------|----------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------|------------------------------|----------------------|------|---------------------------------------------|-------|--| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | (V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | PACKAGE | | | | 9216K | 1024K × 9 | TM124EU9B-6<br>TM124EU9B-70<br>TM124EU9B-80<br>TM124EU9B-10 | 60<br>70<br>80<br>100 | 5 ± 5%<br>5 ± 10%<br>5 ± 10%<br>5 ± 10% | 1496<br>1403<br>1238<br>1073 | 32<br>33<br>33<br>33 | 30 | Single-Sided<br>Socketable | 5-5 | | | 92100 | 102411.70 | TM124EU9C-6<br>TM124EU9C-70<br>TM124EU9C-80<br>TM124EU9C-10 | 60<br>70<br>80<br>100 | 5 ± 5%<br>5 ± 10%<br>5 ± 10%<br>5 ± 10% | 1496<br>1403<br>1238<br>1073 | 32<br>33<br>33<br>33 | 30 | Single-Sided<br>Socketable | 5-5 | | | | 4096K × 9 | TM497EAD9B-60 <sup>†</sup><br>TM497EAD9B-70 <sup>†</sup><br>TM497EAD9B-80 <sup>†</sup><br>TM497EAD9B-10 <sup>†</sup> | 60<br>70<br>80<br>100 | 5 ± 10% | 1843<br>1678<br>1513<br>1348 | 17 | 30 | Single-Sided<br>Socketable | 5-13 | | | | 4096K × 8 | TM497GAD8A-60 <sup>†</sup><br>TM497GAD8A-70 <sup>†</sup><br>TM497GAD8A-80 <sup>†</sup><br>TM497GAD8A-10 <sup>†</sup> | 60<br>70<br>80<br>100 | 5 ± 10% | 1320<br>1210<br>1100<br>990 | 22 | 30 | Single-Sided<br>Socketable | 5-83 | | | 32 768K | | TM4100GAD8-60<br>TM4100GAD8-70<br>TM4100GAD8-80 | 60<br>70<br>80 | 5 ± 10% | 3990<br>3740<br>3300 | 88 | 30 | Single-Sided<br>Socketable | 5-75 | | | | 1024K× 32 | TM124BBK32-60<br>TM124BBK32-70<br>TM124BBK32-80 | 60<br>70<br>80 | 5 ± 10% | 4620<br>3960<br>3520 | 88 | 72 | Single-Sided,<br>Socketable | 5-29 | | | | | TM124BBK32S-60<br>TM124BBK32S-70<br>TM124BBK32S-80 | 60<br>70<br>80 | 5 ± 10% | 4620<br>3960<br>3520 | 88 | 72 | Single-Sided<br>Socketable<br>Solder-Tabbed | 5-29 | | | | 4096K × 9 | TM4100EAD9-60<br>TM4100EAD9-70<br>TM4100EAD9-80 | 60<br>70<br>80 | 5 ± 10% | 5198<br>4455<br>3960 | 99 | 30 | Single-Sided<br>Socketable | 5-67 | | | | | TM124MBK36-6<br>TM124MBK36-70<br>TM124MBK36-80 | 60<br>70<br>80 | 5 ± 5%<br>5 ± 10%<br>5 ± 10% | 6405<br>5720<br>5170 | 126<br>132<br>132 | 72 | Double-Sided<br>Socketable | 5-39 | | | | | TM124MBK36Q-6<br>TM124MBK36Q-70<br>TM124MBK36Q-80 | 60<br>70<br>80 | 5 ± 5%<br>5 ± 10%<br>5 ± 10% | 6405<br>5720<br>5170 | 126<br>132<br>132 | 72 | Double-Sided<br>Socketable<br>Solder-Tabbed | 5-39 | | | 36 864K | 1024K × 36 | TM124MBK36B-60 <sup>†</sup><br>TM124MBK36B-70 <sup>†</sup><br>TM124MBK36B-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 5198<br>4455<br>3960 | 99 | 72 | Single-Sided<br>Socketable<br>Gold-Tabbed | 5-47 | | | | 1024K × 36 | TM124MBK36R-60 <sup>†</sup><br>TM124MBK36R-70 <sup>†</sup><br>TM124MBK36R-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 5198<br>4455<br>3960 | 99 | 72 | Single-Sided<br>Socketable<br>Solder-Tabbed | 5-47 | | | | | TM124MBK36C-60<br>TM124MBK36C-70<br>TM124MBK36C-80 | 60<br>70<br>80 | 5 ± 10% | 5775<br>4950<br>4400 | 110 | 72 | Single-Sided<br>Socketable<br>Gold-Tabbed | 5-57 | | | | T | TM124MBK36S-60<br>TM124MBK36S-70<br>TM124MBK36S-80 | 60<br>70<br>80 | 5 ± 10% | 5775<br>4950<br>4400 | 110 | 72 | Single-Sided<br>Socketable<br>Solder-Tabbed | 5-57 | | | 40 960K | 1024K × 40 | TM124TBK40-60 <sup>†</sup><br>TM124TBK40-70 <sup>†</sup><br>TM124TBK40-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 5225<br>4675<br>4125 | 220 | 72 | Single-Sided<br>Socketable | 5-137 | | <sup>†</sup> Advance Information for product under development by TI #### **DRAM Module** | DENSITY | ORGANIZATION<br>(WORDS × BITS) | DEVICE NUMBER | MAX<br>ACCESS<br>TIME | POWER<br>SUPPLY | | POWER<br>PATION<br>STANDBY | PINS | PACKAGE | PAGE | |----------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------|------------------------------|----------------------------|------|---------------------------------------------|-------| | | ( | 1 | (ns) | (%) | (mW) | (mW) | | 1 | 1 | | 65 536K | 2048K × 32 | TM248CBK32-60<br>TM248CBK32-70<br>TM248CBK32-80 | 60<br>70<br>80 | 5 ± 10% | 4708<br>4048<br>3608 | 176 | 72 | Double-Sided<br>Socketable<br>Gold-Tabbed | 5-29 | | 65 536K | 2046N × 32 | TM248CBK32S-60<br>TM248CBK32S-70<br>TM248CBK32S-80 | 60<br>70<br>80 | 5 ± 10% | 4708<br>4048<br>3608 | 176 | 72 | Double-Sided<br>Socketable<br>Solder-Tabbed | 5-29 | | | | TM248NBK36B-60 <sup>†</sup><br>TM248NBK36B-70 <sup>†</sup><br>TM248NBK36B-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 5297<br>4554<br>4059 | 198 | 72 | Double-Sided<br>Socketable<br>Gold-Tabbed | 5-47 | | 73 728K | 2048K × 36 | TM248NBK36R-60 <sup>†</sup><br>TM248NBK36R-70 <sup>†</sup><br>TM248NBK36R-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 5297<br>4554<br>4059 | 198 | 72 | Double-Sided<br>Socketable<br>Solder-Tabbed | 5-47 | | 73 726K | | TM248NBK36C-60<br>TM248NBK36C-70<br>TM248NBK36C-80 | 60<br>70<br>80 | 5 ± 10% | 5885<br>5060<br>4510 | 220 | 72 | Double-Sided<br>Socketable<br>Gold-Tabbed | 5-57 | | | | TM248NBK36S-60<br>TM248NBK36S-70<br>TM248NBK36S-80 | 60<br>70<br>80 | 5 ± 10% | 5885<br>5060<br>4510 | 220 | 72 | Double-Sided<br>Socketable<br>Solder-Tabbed | 5-57 | | 81 920K | 2048K × 40 | TM248VBK40-60†<br>TM248VBK40-70†<br>TM248VBK40-80† | 60<br>70<br>80 | 5 ± 10% | 5335<br>4785<br>4235 | 220 | 72 | Double-Sided<br>Socketable | 5-137 | | | 4096K × 32 | TM497BBK32-60 <sup>†</sup><br>TM497BBK32-70 <sup>†</sup><br>TM497BBK32-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 5280<br>4840<br>4400 | 88 | 72 | Double-Sided<br>Socketable | 5-105 | | 131 072K | 16 384K × 8 | TM16100GBD8-60 <sup>†</sup><br>TM16100GBD8-70 <sup>†</sup><br>TM16100GBD8-80 <sup>†</sup><br>TM16100GBD8-10 <sup>†</sup> | 60<br>70<br>80<br>100 | 5 ± 10% | 3960<br>3520<br>3080<br>2640 | 88 | 30 | Double-Sided<br>Socketable | 5-91 | | | 16 384K × 9 | TM16100EBD9-60 <sup>†</sup> TM16100EBD9-70 <sup>†</sup> TM16100EBD9-80 <sup>†</sup> TM16100EBD9-10 <sup>†</sup> | 60<br>70<br>80<br>100 | 5 ± 10% | 4455<br>3960<br>3465<br>2970 | 99 | 30 | Double-Sided<br>Socketable | 5-99 | | 147 456K | 400014 00 | TM497MBK36A:60 <sup>†</sup><br>TM497MBK36A-70 <sup>†</sup><br>TM497MBK36A-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 8140<br>6820<br>6160 | 132 | 72 | Double-Sided<br>Socketable | 5-21 | | | 4096K × 36 | TM497MBK36Q-60 <sup>†</sup><br>TM497MBK36Q-70 <sup>†</sup><br>TM497MBK36Q-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 8140<br>6820<br>6160 | 132 | 72 | Double-Sided<br>Socketable<br>Solder-Tabbed | 5-21 | | | | TM496TBM40-60 <sup>†</sup><br>TM496TBM40-70 <sup>†</sup><br>TM496TBM40-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 4950<br>4400<br>3850 | 110 | 72 | Double-Sided<br>Socketable<br>Gold-Tabbed | 5-125 | | 163 840K | 4096K × 40 | TM496TBM40S-60 <sup>†</sup><br>TM496TBM40S-70 <sup>†</sup><br>TM496TBM40S-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 4950<br>4400<br>3850 | 110 | 72 | Double-Sided<br>Socketable<br>Solder-Tabbed | 5-125 | | .00 040K | 7050K X 40 | TM497TBM40-60 <sup>†</sup><br>TM497TBM40-70 <sup>†</sup><br>TM497TBM40-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 6600<br>6050<br>5500 | 110 | 72 | Double-Sided<br>Socketable<br>Gold-Tabbed | 5-115 | | | TI | TM497TBM40S-60 <sup>†</sup><br>TM497TBM40S-70 <sup>†</sup><br>TM497TBM40S-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 6600<br>6050<br>5500 | 110 | 72 | Double-Sided<br>Socketable<br>Solder-Tabbed | 5-115 | <sup>†</sup> Advance Information for product under development by TI #### DRAM Module (concluded) | DENSITY | ORGANIZATION | DEVICE NUMBER | MAX<br>ACCESS | POWER<br>SUPPLY | | POWER<br>PATION | PINS | PACKAGE | PAGE | |----------|----------------|-------------------------------------------------------------------------------------------|----------------|-----------------|----------------------|-----------------|------|---------------------------------------------|-------| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | (V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | PACKAGE | PAGE | | 262 144K | 8192K × 32 | TM893CBK32-60 <sup>†</sup><br>TM893CBK32-70 <sup>†</sup><br>TM893CBK32-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 5368<br>4928<br>4488 | 176 | 72 | Double-Sided<br>Socketable | 5-105 | | | 8192K × 40 | TM892VBM40-60 <sup>†</sup><br>TM892VBM40-70 <sup>†</sup><br>TM892VBM40-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 5060<br>4510<br>3960 | 220 | 72 | Double-Sided<br>Socketable<br>Gold-Tabbed | 5-125 | | 327 680K | | TM892VBM40S-60 <sup>†</sup><br>TM892VBM40S-70 <sup>†</sup><br>TM892VBM40S-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 6710<br>6160<br>5610 | 220 | 72 | Double-Sided<br>Socketable<br>Solder-Tabbed | 5-125 | | 327 6601 | | TM893VBM40-60 <sup>†</sup><br>TM893VBM40-70 <sup>†</sup><br>TM893VBM40-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 5060<br>4510<br>3960 | 220 | 72 | Double-Sided<br>Socketable<br>Gold-Tabbed | 5-115 | | | | TM893VBM40S-60 <sup>†</sup><br>TM893VBM40S-70 <sup>†</sup><br>TM893VBM40S-80 <sup>†</sup> | 60<br>70<br>80 | 5 ± 10% | 5060<br>4510<br>3960 | 220 | 72 | Double-Sided<br>Socketable<br>Solder-Tabbed | 5-115 | <sup>†</sup> Advance Information for product under development by TI #### **EPROM** | DENSITY | ORGANIZATION<br>(WORDS × BITS) | DEVICE NUMBER | MAX<br>ACCESS<br>TIME<br>(ns) | POWER<br>SUPPLY<br>(V) | | POWER<br>PATION<br>STANDBY<br>(mW) | PINS | PACKAGET | NOTES | PAGE | |---------|--------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------------------|-----------------------------------------------|------------------------------------|------|----------|------------------------|-------| | | | TMS27C128-12<br>TMS27C128-15<br>TMS27C128-20<br>TMS27C128-25 | 120<br>150<br>200<br>250 | 5 ± 10% | 165 | 1.4 | 28 | J | CMOS | 6-2 | | 128K | 16K × 8 | SMJ27C128-12<br>SMJ27C128-15<br>SMJ27C128-17<br>SMJ27C128-20<br>SMJ27C128-25<br>SMJ27C128-30 | 120<br>150<br>170<br>200<br>250<br>300 | 5 ± 5%<br>5 ± 10%<br>5 ± 10%<br>5 ± 10%<br>5 ± 10%<br>5 ± 10% | 131<br>220<br>220<br>220<br>220<br>220<br>220 | 1.6<br>1.7<br>1.7<br>1.7<br>1.7 | 28 | J | Military<br>CMOS | 9-81 | | 256K | 32K × 8 | TMS27C256-10<br>TMS27C256-12<br>TMS27C256-15<br>TMS27C256-17<br>TMS27C256-20<br>TMS27C256-25 | 100<br>120<br>150<br>170<br>200<br>250 | 5 ± 10% | 165 | 1.4 | 28 | J | смоѕ | 6-3 | | | | SMJ27C256-15<br>SMJ27C256-17<br>SMJ27C256-20<br>SMJ27C256-25<br>SMJ27C256-30 | 150<br>170<br>200<br>250<br>300 | 5 ± 10% | 220 | 1.7 | 28 | J | Military<br>CMOS | 9-253 | | | | TMS27C510-12<br>TMS27C510-15<br>TMS27C510-17<br>TMS27C510-20<br>TMS27C510-25 | 120<br>150<br>170<br>200<br>250 | 5 ± 10% | 165 | 1.4 | 32 | J | смоѕ | 6-15 | | 512K | 64K × 8 | TMS27C512-10<br>TMS27C512-12<br>TMS27C512-15<br>TMS27C512-20<br>TMS27C512-25 | 100<br>120<br>150<br>200<br>250 | 5 ± 10% | 165 | 1.4 | 28 | J | CMOS | 6-27 | | | | SMJ27C512-20<br>SMJ27C512-25<br>SMJ27C512-30 | 200<br>250<br>300 | 5 ± 10% | 263 | 1.8 | 28 | J | Military<br>CMOS | 9-263 | | | 128K × 8 | TMS27C010A-10<br>TMS27C010A-12<br>TMS27C010A-15<br>TMS27C010A-20 | 100<br>120<br>150<br>200 | 5 ± 10% | 165 | 0.55 | 32 | J | CMOS | 6-39 | | 1024K | | TMS27LV010A-20 <sup>‡</sup><br>TMS27LV010A-25 <sup>‡</sup><br>TMS27LV010A-30 <sup>‡</sup> | 200<br>250<br>300 | 3.3 ± 10% | 54 | .09 | 32 | J | CMOS<br>Low<br>Voltage | 6-203 | | | 64K × 16 | TMS27C210A-10<br>TMS27C210A-12<br>TMS27C210A-15<br>TMS27C210A-20<br>TMS27C210A-25 | 100<br>120<br>150<br>200<br>250 | 5 ± 10% | 165 | 0.55 | 40 | J | смоѕ | 6-51 | | 2048K | 256K × 8 | TMS27C020-12<br>TMS27C020-15<br>TMS27C020-20<br>TMS27C020-25 | 120<br>150<br>200<br>250 | 5 ± 10% | 165 | 0.55 | 32 | FM, J | смоѕ | 6-61 | Plastic Leaded Chip Carrier J Ceramic Dual In-Line Package (DIP) † Product preview documents contain information on products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice. # EPROM (concluded) | DENSITY | ORGANIZATION | DEVICE NUMBER | MAX<br>ACCESS | POWER<br>SUPPLY<br>(V) | MAX POWER<br>DISSIPATION | | | DA OKA OFT | NOTEO | De la constant | |---------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------|------------------------|--------------------------|-----------------|------------------|------------|-------|----------------| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | PACKAGET | NOTES | PAGE | | | 5401/ . 0 | TMS27C040-10<br>TMS27C040-12<br>TMS27C040-15 | 100<br>120<br>150 | 5 ± 10% | 275 | 0.55 | 32 | J | смоѕ | 6-71 | | 4096K | 512K × 8 SMJ27C040-10 100 SMJ27C040-12 120 5 ± SMJ27C040-15 150 | 5 ± 10% | 330 | 0.55 | 32 | J | Military<br>CMOS | 9-275 | | | | 40900 | TMS27C240-10 100<br>TMS27C240-12 120<br>TMS27C240-15 150 | 100<br>120<br>150 | 5 ± 10% | 275 | 0.55 | 40 | J | смоѕ | 6-81 | | | | 256K × 16 | TMS27C400-10 <sup>‡</sup><br>TMS27C400-12 <sup>‡</sup><br>TMS27C400-15 <sup>‡</sup> | 100<br>120<br>150 | 5 ± 10% | 275 | 0.55 | 40 | J | смоѕ | 6-91 | <sup>†</sup> J Ceramic Dual In-Line Package (DIP) ‡ Advance Information for product under development by TI #### Flash EEPROM | DENSITY | ORGANIZATION | DEVICE NUMBER | MAX<br>ACCESS | POWER<br>SUPPLY | | POWER<br>PATION | PINS | PACKAGE† | NOTES | PAGE | |---------|----------------|------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|----------------|------------------|--------|------------------|-----------------------------------------|-------| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | (V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | | PACKAGE | NOTES | PAGE | | 16K | 2K × 8 | TMS29F816-06 | N/A | 5 ± 10% | 110 | N/A | 18 | FM | CMOS<br>5-V Flash<br>Serial<br>JTAG Bus | 6-101 | | ION | 2N X 8 | SMJ29F816-06 <sup>‡</sup> | N/A | 5 ± 10% | 110 | N/A | 18 | FM | CMOS<br>5-V Flash<br>Serial<br>JTAG Bus | 9-285 | | 512K | 64K × 8 | TMS28F512-10 <sup>‡</sup><br>TMS28F512-12 <sup>‡</sup><br>TMS28F512-15 <sup>‡</sup><br>TMS28F512-17 <sup>‡</sup> | 100<br>120<br>150<br>170 | 5 ± 10% | 165 | .55 | 32 | DD, DU,<br>FM, N | CMOS<br>Flash<br>EEPROM | 6-145 | | 1024K | 128K × 8 | TMS28F010-10 <sup>‡</sup><br>TMS28F010-12 <sup>‡</sup><br>TMS28F010-15 <sup>‡</sup><br>TMS28F010-17 <sup>‡</sup> | 100<br>120<br>150<br>170 | 5 ± 10% | 165 | <sub>.</sub> .55 | 32 | DD, DU,<br>FM, N | CMOS<br>Flash<br>EEPROM | 6-145 | | 1024K | 64K × 16 | TMS28F210-10 <sup>§</sup><br>TMS28F210-12 <sup>§</sup><br>TMS28F210-15 <sup>§</sup><br>TMS28F210-17 <sup>§</sup> | 100<br>120<br>150<br>170 | 5 ± 10% | 275 | .55 | 40, 44 | FN, J | CMOS<br>Flash<br>EEPROM | 6-165 | | 4096K | 512K × 8 | TMS28F040-80 <sup>‡</sup> | 80 | 5 ± 10% | 165 | 0.55 | 32, 40 | DD, DU, N | CMOS<br>Flash<br>EEPROM | 6-185 | <sup>†</sup> DD Plastic Thin Small-Outline Package Plastic Thin Small-Outline Reverse Form Package Plastic Leaded Chip Carrier Plastic Leaded Chip Carrier Ceramic Dual In-Line Package (DIP) Plastic Dual In-Line Package (DIP) ĎŪ FΜ N Plastic Dual In-Line Package (DIP) Advance Information for product under development by TI <sup>§</sup> Product preview documents contain information on products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice. #### One-Time Programmable (OTP) PROM | DENSITY | ORGANIZATION | DEVICE NUMBER | MAX POWER | | MAX POWER DISSIPATION | | DACKACET | NOTES | PAGE | | |---------|----------------|-------------------------------------------------------------------------------------------|---------------------------------|---------------|-----------------------|-----------------|----------|------------------|------------------------|-------| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | SUPPLY<br>(V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | PACKAGET | NOTES | PAGE | | 128K | 16K × 8 | TMS27PC128-15<br>TMS27PC128-20<br>TMS27PC128-25 | 150<br>200<br>250 | 5 ± 10% | 165 | 1.4 | 28, 32 | FM, N | смоѕ | 6-2 | | 256K | 32K × 8 | TMS27PC256-10<br>TMS27PC256-15<br>TMS27PC256-17<br>TMS27PC256-20<br>TMS27PC256-25 | 100<br>150<br>170<br>200<br>250 | 5 ± 10% | 165 | 1.4 | 28, 32 | FM, N | CMOS | 6-3 | | | | TMS27PC510-15<br>TMS27PC510-17<br>TMS27PC510-20<br>TMS27PC510-25 | 150<br>170<br>200<br>250 | 5 ± 10% | 165 | 1.4 | 32 | FM, N | смоѕ | 6-15 | | 512K | 64K × 8 | TMS27PC512-10<br>TMS27PC512-12<br>TMS27PC512-15<br>TMS27PC512-20<br>TMS27PC512-25 | 100<br>120<br>150<br>200<br>250 | 5 ± 10% | 165 | 1.4 | 28, 32 | DD, DU,<br>FM, N | смоѕ | 6-27 | | | 10016 0 | TMS27PC010A-12<br>TMS27PC010A-15<br>TMS27PC010A-20 | 120<br>150<br>200 | 5 ± 10% | 165 | 0.55 | 32 | DD, DU,<br>FM, N | CMOS | 6-39 | | 1024K | 128K × 8 | TMS27LV010A-20 <sup>‡</sup><br>TMS27LV010A-25 <sup>‡</sup><br>TMS27LV010A-30 <sup>‡</sup> | 200<br>250<br>300 | 3.3 ± 10% | 54 | 0.09 | 32 | FM | CMOS<br>Low<br>Voltage | 6-203 | | | 64K × 16 | TMS27PC210A-12<br>TMS27PC210A-15<br>TMS27PC210A-20<br>TMS27PC210A-25 | 120<br>150<br>200<br>250 | 5 ± 10% | 165 | 0.55 | 44 | FN | смоѕ | 6-51 | | 2048K | 256K × 8 | TMS27PC020-12<br>TMS27PC020-15<br>TMS27PC020-20<br>TMS27PC020-25 | 120<br>150<br>200<br>250 | 5 ± 10% | 165 | 0.55 | 32 | FM | CMOS | 6-61 | | , | 512K × 8 | TMS27PC040-10<br>TMS27PC040-12<br>TMS27PC040-15 | 100<br>120<br>150 | 5 ± 10% | 275 | 0.55 | 32 | FM | смоѕ | 6-71 | | 4096K | 256V 16 | TMS27PC240-10<br>TMS27PC240-12<br>TMS27PC240-15 | 10-12 120 5 : | 5 ± 10% | 275 | 0.55 | 44 | FN | CMOS | 6-81 | | | 256K × 16 | TMS27PC400-10 <sup>‡</sup><br>TMS27PC400-12 <sup>‡</sup><br>TMS27PC400-15 <sup>‡</sup> | 100<br>120<br>150 | 5 ± 10% | 275 | 0.55 | 44 | N | CMOS | 6-91 | † DD Plastic Thin Small-Outline Package DU Plastic Thin Small-Outline Reverse Form Package FM Plastic Leaded Chip Carrier FN Plastic Leaded Chip Carrier N Plastic Dual In-Line Package (DIP) ‡ Advance Information for product under development by TI #### Video RAMs/Field Memories | DENSITY | ORGANIZATION | DEVICE NUMBER | MAX<br>ACCESS | POWER<br>SUPPLY | | POWER<br>PATION | PINS | PACKAGET | e <sup>†</sup> NOTES | PAGE | |---------|----------------------------------------------------------|----------------------------------------------------------------------------------------|----------------|-----------------|-------------------|-----------------|---------------|-----------|--------------------------------------------|-------| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | (V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | PACKAGE | | PAGE | | | | SMJ44C250-10<br>SMJ44C250-12 | 100<br>120 | 5 ± 10% | 635<br>550 | 90<br>83 | 28 | HJ, JD | Military<br>CMOS<br>Multiport<br>Video RAM | 9-161 | | | | SMJ44C251-10<br>SMJ44C251-12 | 100<br>120 | 5 ± 10% | 550<br>495 | 83 | 28 | HJ, JD | Military<br>CMOS<br>Multiport<br>Video RAM | 9-199 | | 1024K | 4K 256K × 4 | TMS4C1050B-30<br>TMS4C1050B-40<br>TMS4C1050B-60 | 30<br>40<br>60 | 5 ± 10% | 275<br>248<br>193 | 55 | 16,<br>20, 26 | DJ, N, SD | CMOS<br>Field<br>Memory | 7-109 | | | | TMS4C1060B-30<br>TMS4C1060B-40<br>TMS4C1060B-60 | 30<br>40<br>60 | 5 ± 10% | 275<br>248<br>193 | 55 | 16,<br>20, 26 | DJ, N, SD | CMOS<br>Field<br>Memory | 7-121 | | | | TMS4C1070B-30 <sup>‡</sup><br>TMS4C1070B-40 <sup>‡</sup><br>TMS4C1070B-60 <sup>‡</sup> | 30<br>40<br>60 | 5 ± 10% | 275<br>248<br>193 | 55 | 18 | N . | CMOS<br>Field<br>Memory | 7-133 | | 4096K | TMS55160-70<br>TMS55160-80<br>TMS55165-70<br>TMS55165-80 | | 70<br>80 | 5 ± 10% | 908<br>880 | 28 | 64 | DGH | CMOS<br>Multiport<br>Video RAM | 7-3 | | 4000K | | | 70<br>80 | 5 ± 10% | 908<br>880 | 28 | 64 | DGH | CMOS<br>Multiport<br>Video RAM | 7-57 | DJ Plastic Super Small-Outline Package (SSOP) DJ Plastic Small-Outline J-Lead (SOJ) HJ Ceramic Small-Outline J-Lead (Military) (SOJ) JD Ceramic Sidebrazed Dual In-Line Package (Military) (DIP) N Plastic Dual In-Line (DIP) SD Plastic Zig-Zag In-Line Package (ZIP) Advance Information for product under development by TI #### **Memory Card** | D = 1101=1 | ORGANIZATION | | MAX<br>ACCESS | POWER | | POWER PATION | PINS | V0750 | PAGE | |------------|------------------------------|----------------------------|---------------|---------------|----------------|-----------------|------|----------------------------------------------------------------------------|------| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | SUPPLY<br>(V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | NOTES | PAGE | | | 256K × 8<br>or<br>128K × 16 | CMS68F256-250 <sup>†</sup> | 250 | 5 ± 5% | 420 | 131 | 68 | PCMCIA Standard<br>Flash EEPROM<br>Memory Card | 8-45 | | 256K | 256K × 8<br>or<br>128K × 16 | CMS68P256-200 | 200 | 5 ± 5% | 1050 | 52.5 | 68 | PCMCIA Standard<br>OTP PROM Memory<br>Card<br>Includes Attribute<br>Memory | 8-35 | | | 256K × 8<br>or<br>128K × 16 | CMS68P256N-200 | 200 | 5 ± 5% | 1050 | 52.5 | 68 | PCMCIA Standard<br>OTP PROM Memory<br>Card | 8-35 | | | 512K × 8<br>or<br>256K × 16 | CMS68F512-250 <sup>†</sup> | 250 | 5 ± 5% | 420 | 131 | 68 | PCMCIA Standard<br>Flash EEPROM<br>Memory Card | 8-45 | | 512K | 512K × 8<br>or<br>256K × 16 | CMS68P512-200‡ | 200 | 5 ± 5% | 1050 | 52.5 | 68 | PCMCIA Standard<br>OTP PROM Memory<br>Card<br>Includes Attribute<br>Memory | 8-35 | | | 512K × 8<br>or<br>256K × 16 | or CMS68P512N-200 | 200 | 5 ± 5% | 1050 | 52.5 | 68 | PCMCIA Standard<br>OTP PROM Memory<br>Card | 8-35 | | | 64K × 8 | CMS213-200<br>CMS213-250 | 200<br>250 | 5 ± 5% | 263 | 21 | 60 | OTP PROM Memory<br>Card | 8-65 | | - | 1024K × 8<br>or<br>512K × 16 | CMS68F1MB-250† | 250 | 5 ± 5% | 420 | 131 | 68 | PCMCIA Standard<br>Flash EEPROM<br>Memory Card | 8-45 | | | 1024K × 8<br>or<br>512K × 16 | CMS68P1MB-200 | 200 | 5 ± 5% | 1050 | 52.5 | 68 | PCMCIA Standard<br>OTP PROM Memory<br>Card<br>Includes Attribute<br>Memory | 8-35 | | 1024K | 1024K × 8<br>or<br>512K × 16 | CMS68P1MBN-200 | 200 | 5 ± 5% | 1050 | 52.5 | 68 | PCMCIA Standard<br>OTP PROM Memory<br>Card | 8-35 | | | 64K × 16 | CMS209-200<br>CMS209-250 | 200<br>250 | 5 ± 5% | 525 | 42 | 60 | OTP PROM Memory<br>Card | 8-65 | | | 128K × 8 | CMS214-200<br>CMS214-250 | 200<br>250 | 5 ± 5% | 263 | 42 | 60 | OTP PROM Memory<br>Card | 8-65 | <sup>†</sup> Product preview documents contain information on products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice. #### Memory Card (concluded) | DENSITY | ORGANIZATION | DEVICE NUMBER | MAX<br>ACCESS | POWER<br>SUPPLY | | POWER | | | PAGE | |---------|-------------------------------|----------------------------------------------------------|---------------|-----------------|----------------|-----------------|------|------------------------------------------------|------| | DENSITY | (WORDS × BITS) | DEVICE NUMBER | TIME<br>(ns) | (V) | ACTIVE<br>(mW) | STANDBY<br>(mW) | PINS | NOTES | PAGE | | | 2048K × 8<br>or<br>1024K × 16 | CMS68F2MB-250‡ | 250 | 5 ± 5% | 420 | 131 | 68 | PCMCIA Standard<br>Flash EEPROM<br>Memory Card | 8-45 | | | 1024K × 18 | CMS407-7<br>CMS407-8 | 70<br>80 | 5 ± 5% | 3098<br>2783 | 68 | 60 | DRAM Memory<br>Card | 8-3 | | 2048K | 1024K × 16 | CMS408-7<br>CMS408-8 | 70<br>80 | 5 ± 5% | 2153<br>1943 | 47 | 60 | DRAM Memory<br>Card | 8-3 | | | 128K × 16 | CMS210-200<br>CMS210-250 | 200<br>250 | 5 ± 5% | 525 | 84 | 60 | OTP PROM Memory<br>Card | 8-65 | | | 256K × 8 | CMS216-200<br>CMS216-250 | 200<br>250 | 5 ± 5% | 263 | 84 | 60 | OTP PROM Memory<br>Card | 8-65 | | 4096K | 2048K × 18 | CMS405-7<br>CMS405-8 | 70<br>80 | 5 ± 5% | 3161<br>2846 | 131 | 60 | DRAM Memory<br>Card | 8-3 | | 40301 | 2048K × 16 | CMS406-7<br>CMS406-8 | 70<br>80 | 5 ± 5% | 2195<br>1985 | 89 | 60 | DRAM Memory<br>Card | 8-3 | | | 1024K × 36 | CMS88D4MB36-7 <sup>†</sup><br>CMS88D4MB36-8 <sup>†</sup> | 70<br>80 | 5 ± 5% | 4988<br>4463 | 58 | 88 | DRAM Memory<br>Card | 8-27 | | 8192K | 4096K × 18 | CMS409-7<br>CMS409-8 | 70<br>80 | 5 ± 5% | 8768<br>7823 | 194 | 60 | DRAM Memory<br>Card | 8-17 | | 01921 | 4096K × 16 | CMS410-7<br>CMS410-8 | 70<br>80 | 5 ± 5% | 7823<br>- 6983 | 173 | 60 | DRAM Memory<br>Card | 8-17 | | · | 2048K × 36 | CMS88D8MB36-7 <sup>†</sup><br>CMS88D8MB36-8 <sup>†</sup> | 70<br>80 | 5 ± 5% | 5045<br>4520 | 110 | 88 | DRAM Memory<br>Card | 8-27 | <sup>†</sup> Advance Information for product under development by TI <sup>‡</sup> Product preview documents contain information on products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice. | | General Information | |---|----------------------------------------| | | Selection Guide | | | Definition of Terms/Timing Conventions | | ı | Dynamic RAMs | | | Dynamic RAM Modules | | | EPROMs/OTP PROMs/Flash EEPROMs | | | Video RAMs/Field Memories 7 | | | Memory Cards | | | Military Products | | | Logic Symbols 10 | | | Quality and Reliability | | | Electrostatic Discharge Guidelines | | | Mechanical Data | #### **GENERAL CONCEPTS AND TYPES OF MEMORIES** Address - Any given memory location in which data can be stored or from which it can be retrieved. Automatic Chip-Select/Power Down – see Chip Enable Input. Bit – Contraction of Binary digiti.e., a 1 or a 0. In electrical terms, the value of a bit may be represented by the presence or absence of charge, voltage, or current. Byte - A word of 8 bits (see Word). C of C - Certification of Conformance. CDIP - Ceramic Dual In-Line Package. CERPAC - CERamic flat PACk (hermetic). CMOS – A complementary MOS technology that uses transistors with electron (N-channel) and hole (P-channel) conduction. Chip Enable Input – A control input to an integrated circuit that, when active, permits operation of the integrated circuit for input, internal transfer, manipulation, refreshing, and/or output of data and, when inactive, causes the integrated circuit to be in a reduced-power standby mode. Chip Select Input – Chip select inputs are gating inputs that control the input to and output from the memory. They may be of two kinds: - Synchronous Clocked/latched with the memory clock. Affects the inputs and outputs for the duration of that memory cycle. - Asynchronous Has direct asynchronous control of inputs and outputs. In the read mode, an asynchronous chip select functions like an output enable. Column Address Strobe (CAS) – A clock used in dynamic RAMs to control the input of column addresses. It can be active high (CAS) or active low (CAS). Data – Any information stored or retrieved from a memory device. Die - Unpackaged semiconductor. DIP - Dual In-line Package. **DESC** – Defense Electronics Supply Center. Dynamic (Read/Write) Memory (DRAM) – A read/write memory in which the cells require the repetitive application of control signals in order to retain the stored data. #### NOTES: - 1. The words "read/write" may be omitted from the term when no misunderstanding will result. - 2. Such repetitive application of the control signals is normally called a refresh operation. - 3. A dynamic memory may use static addressing or sensing circuits. - This definition applies whether the control signals are generated inside or outside the integrated circuit. Electrically Erasable Programmable Read-Only Memory (EEPROM) — A nonvolatile memory that can be field-programmed like an OTP PROM or EPROM but that can be electrically erased by a combination of electrical signals at its inputs. EPIC - Enhanced Performance Implanted CMOS. ### **Definition of Terms/Timing Conventions** Erasable and Programmable Read-Only Memory (EPROM) — A field-programmable read-only memory that can have the data content of each memory cell altered more than once. Erase – Typically associated with EPROMs and EEPROMs. The procedure whereby programmed data is removed and the device returns to its unprogrammed state. ESD - Electrostatic Discharge. Field Memory (FMEM) — A serial-access memory that performs high-speed, asynchronous read/write operations. (Used mainly for fields of digital TV/VTR that require higher speed operation, lower power consumption, and larger capacity.) Field-Programmable Read-Only Memory - See One-Time Programmable Read-Only Memory. FIFO - First-In, First-Out. Fit – Originally stood for Failures-In-Time. Currently means a failure rate of one failure in one billion hours. **Fixed Memory** – A common term for ROMs, EPROMs, EEPROMs, etc., containing data that is not normally changed. A more precise term for EPROMs and EEPROMs is nonvolatile since their data may be easily changed. #### Flash EEPROM - FRAM - First-in first-out pseudo-static RAM or Field RAM. Fully Static RAM – In a fully static RAM, the periphery as well as the memory array is fully static. The periphery is thus always active and ready to respond to input changes without the need of clocks. There is no precharge required for static periphery. GENERIC DATA - Group A, B, C, & D Quality Conformance Data. JAN – Joint Army Navy. Specifically, a JM38510 qualified device. JANB – Class B screened JAN device. JANS - Class S screened JAN device. JEDEC - Joint Electronic Device Engineering Council. JTAG - Joint Testability Action Group. K – When used in the context of specifying a given number of bits of information, $1K = 2^{10} = 1024$ bits. Thus, $64K = 64 \times 1024 = 65536$ bits. Mask-Programmed Read-Only Memory – A read-only memory in which the data content of each cell is determined during manufacture by the use of a mask, the data content thereafter being unalterable. **Memory** – A medium capable of storing information that can be retrieved. Memory Card - A pocket-size memory storage system. **Memory Cell** – The smallest subdivision of a memory into which a unit of data has been or can be entered in which it is or can be stored, and from which it can be retrieved. **Metal-Oxide Semiconductor (MOS)** – The technology involving photolithographic layering of metal and oxide to produce a semiconductor device. MIL-M-38510 – A military controlling specification pertaining mainly to JAN qualified devices (microcircuits). - MIL-STD-883 A military controlling specification containing detailed descriptions of the screening processes pertaining to Class B and Class S devices (microcircuits). - NMOS A type of MOS technology in which the basic conduction mechanism is governed by electrons. (Short for N-channel MOS.) - Nonvolatile Memory A memory in which the data content is maintained whether the power supply is connected or not. - OTP One-Time Programmable. - One-Time Programmable (OTP) Read-Only Memory A read-only memory that, after being manufactured, can have the data content of each memory cell altered once. Also referred to as OTP. - Output Enable A control input that, when true, permits data to appear at the memory output, and when false, causes the output to assume a high-impedance state. (See also chip select.) - PCMCIA Personal Computer Memory Card International Association - PDIP Plastic Dual-In-line Package. - PLCC Plastic Leaded Chip Carrier. - PMOS A type of MOS technology in which the basic conduction mechanism is governed by holes. (Short for P-channel MOS.) - Parallel Access A feature of a memory by which all the bits of a byte or word are entered simultaneously at several inputs or retrieved simultaneously from several outputs. - **Power Down** A mode of a memory during which the device is operating in a low-power or standby mode. Normally read or write operations of the memory are not possible under this condition. - **Program** Typically associated with EPROM and OTP memories, the procedure whereby logical 0s (or 1s) are stored into various desired locations in a previously erased device. - Program Enable An input signal that, when true, puts a programmable memory device into the program mode. - Programmable Read-Only Memory (PROM) See One-Time Programmable (OTP) Read-Only Memory. - **Printed Wiring Board (PWB)** A substrate of epoxy glass, clad material, or other material upon which a pattern of conductive traces is formed to interconnect the components that will be mounted upon it. - Read A memory operation whereby data is output from a desired address location. - Read-Only Memory (ROM) A memory in which the contents are not intended to be altered during normal operation. NOTE: Unless otherwise qualified, the term "read-only memory" implies that the contents are determined by its structure and are unalterable. - Read/Write Memory A memory in which each cell may be selected by applying appropriate electrical input signals and the stored data may be either (a) sensed at appropriate output terminals, or (b) changed in response to other similar electrical input signals. - Row Address Strobe (RAS) A clock used in dynamic RAMs to control the input of the row addresses. It can be active high (RAS) or active low (RAS). - SCD Source Control Drawings. - Scaled-MOS (SMOS) MOS technology under which the device is scaled down in size in three dimensions and in operating voltages allowing improved performance. ### **Definition of Terms/Timing Conventions** SDRAM - Synchronous Dynamic Random Access Memory. Semi-Static (Quasi-Static, Pseudo-Static) RAM — In a semi-static RAM, the periphery is clock-activated (i.e., dynamic). Thus the periphery is inactive until clocked, and only one memory cycle is permitted per clock. The peripheral circuitry must be allowed to reset after each active memory cycle for a minimum precharge time. No refresh is required. Serial Access – A feature of a memory by which all the bits are entered sequentially at a single input or retrieved sequentially from a single output. SIP - Single In-line Package. Small Outline Integrated Circuit (SOIC) — A package in which an integrated circuit chip can be mounted to form a surface-mounted component. It is made of a plastic material that can withstand high temperatures and has leads formed in a gull-wing shape along its two longer sides for connection to a PWB footprint. SMD - Standard Military Drawing. SOLCC - Small Outline Leadless ceramic Chip Carrier. SOJ - Small Outline J-lead package. SOP – Small Outline Package. SQFP - Small Quad Flat Pack. Static RAM (SRAM) – A read/write random-access device within which information is stored as latched voltage levels. The memory cell is a static latch that retains data as long as power is applied to the memory array. No refresh is required. The type of periphery circuitry sub-categorizes static RAMs. .ThinSOJ - (TSOJ) Thin Small-Outline J-Lead package. ThinSOP - (TSOP) Thin Small-Outline package. Very-Large-Scale Integration (VLSI) – The description of an IC technology that is much more complex than large-scale integration (LSI) and involves a much higher equivalent gate count. At this time an exact definition including a minimum gate count has not been standardized by JEDEC or the IEEE. Video RAM (VRAM) - A dual-port dynamic random-access memory with a on-chip serial data register. Volatile Memory - A memory in which the data content is lost when the power supply is disconnected. Word – A series of one or more bits that occupy a given address location and then can be stored and retrieved in parallel. Write - A mémory operation whereby data is written into a desired address location. Write Enable – A control signal that when true causes the memory to assume the write mode, and when false causes it to assume the read mode. ZIP - Zig-zag In-line Package. #### OPERATING CONDITIONS AND CHARACTERISTICS (INCLUDING LETTER SYMBOLS) #### Capacitance The inherent capacitance on every pin, which can vary with various inputs and outputs. #### Example symbology: C<sub>i</sub> Inpi Input capacitance $C_{o}$ Output capacitance C<sub>i(D)</sub> Input capacitance, data input #### Current #### High-level input current, IIH The current into an input when a high-level voltage is applied to that input. #### High-level output current, IOH The current into\* an output with input conditions applied that according to the product specification will establish a high level at the output. #### Low-level input current, IIL The current into an input when a low-level voltage is applied to that input. #### Low-level output current, IOI The current into\* an output with input conditions applied that according to the product specification will establish a low level at the output. #### Off-state (high-impedance state) output current (of a three-state output,) IOZ The current into\* an output having three-state capability with input conditions applied that according to the product specification will establish the high-impedance state at the output. #### Short-circuit output current, IOS The current into\* an output when the output is short-circuited to ground (or other specified potential) with input conditions applied to establish the output logic level farthest from ground potential (or other specified potential). ### Supply current, IBB, ICC, IDD, IPP The current into, respectively, the V<sub>BB</sub>, V<sub>CC</sub>, V<sub>DD</sub>, V<sub>PP</sub> supply terminals. #### **Operating Free-Air Temperature** The temperature (T<sub>A</sub>) range over which the device will operate and meet the specified electrical characteristics. #### Voltage #### High-level input voltage, VIH An input voltage within the more positive (less negative) of the two ranges of values used to represent the binary variables. NOTE: A minimum is specified that is the least positive value of high-level input voltage for which operation of the logic element within specification limits is guaranteed. <sup>\*</sup>Current out of a terminal is given as a negative value. ### **Definition of Terms/Timing Conventions** ### High-level output voltage, VOH The voltage at an output terminal with input conditions applied that according to the product specification will establish a high level at the output. #### Low-level input voltage, VII An input voltage level within the less positive (more negative) of the two ranges of values used to represent the binary variables. NOTE: A maximum is specified that is the most positive value of low-level input voltage for which operation of the logic element within specification limits is guaranteed. #### Low-level output voltage, Vol. The voltage at an output terminal with input conditions applied that according to the product specification will establish a low level at the output. #### Supply voltages, VBB, VCC, VDD, VPP The voltages supplied to the corresponding voltage pins that are required for the device to function. From one to four of these supplies may be necessary, along with ground $V_{SS}$ . #### Time Intervals New or revised data sheets in this book use letter symbols in accordance with standards recently adopted by JEDEC, the IEEE, and the IEC. Two basic forms are used. The first form is usually used in this book when intervals can easily be classified as access, cycle, disable, enable, hold, refresh, setup, transition, or valid times and for pulse durations. The second form can be used generally but in this book primarily for time intervals not easily classifiable. The second (unclassified) form will be described first. Since some manufacturers use this form for all time intervals, symbols in the un-classified form are given with the examples for most of the classified time intervals. #### Unclassified time intervals Generalized letter symbols can be used to identify almost any time interval without classifying it using traditional or contrived definitions. Symbols for unclassified time intervals identify two signal events listed in from-to sequence using the format: #### t<sub>AB-CD</sub> Subscripts A and C indicate the names of the signals for which changes of state or level or establishment of state or level constitute signal events assumed to occur first and last, respectively, that is, at the beginning and end of the time interval. Every effort is made to keep the A and C subscript length down to one letter, if possible (e.g., R for $\overline{RAS}$ and C for $\overline{CAS}$ ). Subscripts B and D indicate the direction of the transitions and/or the final states or levels of the signals represented by A and C, respectively. One or two of the following is used: H = high or transition to high L = low or transition to low V = a valid steady-state level X = unknown, changing, or "don't care" level Z = high-impedance (off) state The hyphen between the B and C subscripts is omitted when no confusion is likely to occur. #### Classified time intervals (general comments, specific times follow) Because of the information contained in the definitions, frequently the identification of one or both of the two signal events that begin and end the intervals can be significantly shortened compared to the unclassified forms. For example, it is not necessary to indicate in the symbol that an access time ends with valid data at the output. However, if both signals are named (e.g., in a hold time), the from-to sequence is maintained. #### Access time The time interval between the application of a specific input pulse and the availability of valid signals at an output. #### Example symbology: | Classified | Unclassified | Description | |-------------------|-------------------|------------------------------------| | t <sub>a(A)</sub> | t <sub>AVQV</sub> | Access time from address | | ta(S), ta(CS) | tSLQV | Access time from chip select (low) | #### Cycle time The time interval between the start and end of a cycle. NOTE: The cycle time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval that must be allowed for the digital circuit to perform a specified function (e.g., read, write, etc.) correctly. #### Example symbology: | Unclassified | Description | | |-----------------------|----------------------|---------------------------------------| | t <sub>AVAV(R)</sub> | ^ Read cycle time | | | t <sub>AVAV</sub> (W) | Write cycle time | | | | t <sub>AVAV(R)</sub> | t <sub>AVAV</sub> (R) Read cycle time | NOTE: R is usually used as the abbreviation for "read"; however, in the case of dynamic memories, "rd" is used to permit R to stand for RAS. #### Disable time (of a three-state output) The time interval between the specified reference points on the input and output voltage waveforms, with the three-state output changing from either of the defined active levels (high or low) to a high-impedance (off) state. #### Example symbology: | Classified | Unclassified | Description | |---------------------|--------------|----------------------------------------------| | <sup>t</sup> dis(S) | tshoz | Output disable time after chip select (high) | | t <sub>dis(W)</sub> | twi oz | Output disable time after write enable (low) | These symbols supersede the older forms tpvz or tpxz. #### Enable time (of a three-state output) The time interval between the specified reference points on the input and output voltage waveforms, with the three-state output changing from a high-impedance (off) state to either of the defined active levels (high or low). NOTE: For memories these intervals are often classified as access times. #### Example symbology: | Classified | Unclassified | Description | |------------------------|--------------------|------------------------------------------| | t <sub>en(SL)</sub> | tslav | Output enable time after chip select low | | Those symbole superced | a the alder from t | | #### Hold time The time interval during which a signal is retained at a specified input terminal after an active transition occurs at another specified input terminal. - NOTES: 1. The hold time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is guaranteed. - The hold time may have a negative value in which case the minimum limit defines the longest interval (between the release of the signal and the active transition) for which correct operation of the digital circuit is guaranteed. #### Example symbology: | Classified | Unclassified | Description | |----------------------|---------------------|---------------------------------------------------| | t <sub>h(D)</sub> | twhox | Data hold time (after write high) | | t <sub>h(RHrd)</sub> | <sup>t</sup> RHWH | Read (write enable high) hold time after RAS high | | th(CHrd) | tchwh | Read (write enable high) hold time after CAS high | | th(CLCA) | t <sub>CL-CAX</sub> | Column address hold time after CAS low | | th(RLCA) | t <sub>RL-CAX</sub> | Column address hold time after RAS low | | t <sub>h</sub> (RA) | t <sub>RL-RAX</sub> | Row address hold time (after RAS low) | These last three symbols supersede the older forms: | NEW FORM th(CLCA) th(RLCA) | OLD FOR | |------------------------------|---------------------| | <sup>t</sup> h(CLCA) | th(AC) | | <sup>t</sup> h(RLCA) | <sup>t</sup> h(ARL) | | <sup>t</sup> h(RA) | t <sub>h(AR)</sub> | NOTE: The from-to sequence in the order of subscripts in the unclassified form is maintained in the classified form. In the case of hold times, this causes the order to seem reversed from what would be suggested by the terms. #### Pulse duration (width) The time interval between the specified reference points on the leading and trailing edges of the pulse waveform. #### Example symbology: | Classified | Unclassified | Description | |-------------------|-------------------|-------------------------| | t <sub>w(W)</sub> | twlwh | Write pulse duration | | tw(RL) | t <sub>RLRH</sub> | Pulse duration, RAS low | #### Refresh time interval The time interval between the beginnings of successive signals that are intended to restore the level in a dynamic memory cell to its original level. NOTE: The refresh time interval is the actual time interval between two refresh operations and is determined by the system in which the digital circuit operates. A maximum value is specified that is the longest interval for which correct operation of the digital circuit is guaranteed. #### Example symbology: | Classified | Unclassified | Description | |-----------------|--------------|-----------------------| | t <sub>rf</sub> | | Refresh time interval | #### Setup time The time interval between the application of a signal at a specified input terminal and a subsequent active transition at another specified input terminal. - NOTES: 1. The setup time is the actual time interval between two signal events and is determined by the system in which the digital circuit operates. A minimum value is specified that is the shortest interval for which correct operation of the digital circuit is guaranteed. - The setup time may have a negative value in which case the minimum limit defines the longest interval (between the active transition and the application of the other signal) for which correct operation of the digital circuit is guaranteed. #### Example symbology: | Classified | Unclassified | Description | |---------------------|-----------------------|--------------------------------------------| | t <sub>su(D)</sub> | t <sub>DVWH</sub> | Data setup time (before write high) | | t <sub>su(CA)</sub> | tCAV-CL | Column address setup time (before CAS low) | | t <sub>su(RA)</sub> | . <sup>t</sup> RAV-RL | Row address setup time (before RAS low) | #### Transition times (also called rise and fall times) The time interval between two reference points (10% and 90% unless otherwise specified) on the same waveform that is changing from the defined low level to the defined high level (rise time) or from the defined high level to the defined low level (fall time). #### Example symbology: | Classified | Unclassified | Description | |---------------------|-------------------|------------------------------------| | t <sub>t</sub> | | Transition time (general) | | t <sub>t</sub> (CH) | tchch | Low-to-high transition time of CAS | | t <sub>r(C)</sub> | t <sub>CHCH</sub> | CAS rise time | | t <sub>f(C)</sub> | <sup>t</sup> CLCL | CAS fall time . | #### Valid time (a) General The time interval during which a signal is (or should be) valid. (b) Output data-valid time The time interval in which output data continues to be valid following a change of input conditions that could cause the output data to change at the end of the interval. #### Example symbology: | Classified | Unclassified | Description | |-------------------------|-------------------|------------------------------------------------| | t <sub>v(A)</sub> | t <sub>AXQX</sub> | Output data valid time after change of address | | This supersedes the old | er form tpvx. | | # **TIMING DIAGRAMS CONVENTIONS** Meaning Timing Diagram Symbol Input Forcing Functions **Output Response Functions** Must be steady high or low Will be steady high or low Will be changing from high to low sometime during designated intervals High-to-low changes permitted Will be changing from low to high sometime during designated intervals Low-to-high changes permitted Don't care State unknown or changing (Does not apply) Centerline represents high-impedance (off) state. | | General Information | |---|----------------------------------------| | | Selection Guide 2 | | | Definition of Terms/Timing Conventions | | | Dynamic RAMs 4 | | | Dynamic RAM Modules | | | EPROMs/OTP PROMs/Flash EEPROMs 6 | | | Video RAMs/Field Memories | | | Memory Cards 8 | | - | Military Products 9 | | | Logic Symbols 10 | | | Quality and Reliability | | | Electrostatic Discharge Guidelines 12 | | | Mechanical Data | # Contents | CHAPTER 4. | DYNAMIC I | RAMS | |---------------|------------------|-----------------------------------------------| | TMS44100 | 4 194 304-bit | (4096K × 1) Enhanced Page Mode | | TMS44100P | 4 194 304-bit | (4096K × 1) Low Power | | TMS44400 | 4 194 304-bit | (1024K × 4) Enhanced Page mode | | TMS44400P | 4 194 304-bit | (1024K × 4) Low Power | | TMS46100 | 4 194 304-bit | (4096K × 1) Low Voltage | | TMS46100P | 4 194 304-bit | (4096K × 1) Extended Refresh 4-49 | | TMS46400 | 4 194 304-bit | ((1024K × 4) Low Voltage | | TMS46400P | 4 194 304-bit | (1024K × 4) Extended Refresh 4-71 | | TMS44800 | 4 194 304-bit | (512K × 8) Enhanced Page Mode | | TMS44800P | 4 194 304-bit | (512K × 8) Low Power | | TMS44165 | 4 194 304-bit | (256K × 16) Enhanced Page Mode | | TMS44165P | 4 194 304-bit | (256K × 16) Low Power | | TMS45160 | 4 194 304-bit | (256K × 16) Enhanced Page Mode | | TMS45160P | 4 194 304-bit | (256K × 16) Low Power | | TMS45165 | 4 194 304-bit | (256K × 16) Enhanced Page Mode | | TMS45165P | 4 194 304-bit | (256K × 16) Low Power | | TMS416100 | 16 777 216-bit | (16 385K × 1) Enhanced Page Mode 4-181, 4-249 | | TMS416400 | 16 777 216-bit | (4096K × 4) Enhanced Page Mode | | TMS417400 | 16 777 216-bit | (4096K × 4) Enhanced Page Mode | | 16-Meg Shrink | 16 777 216-bit | (16 385K × 1 and 4096K × 4) Product Preview | | TMS416160 | 16 777 216-bit | (1024K × 16) Enhanced Page Mode 4-253 | | TMS416160P | 16 777 216-bit | (1024K × 16) Low Power 4-253 | | TMS426160 | 16 777 216-bit | (1024K × 16) Low Voltage 4-275 | | TMS426160P | 16 777 216-bit | (1024K × 16) Low Voltage, Low Power 4-275 | | TMS418160 | 16 777 216-bit | (1024K × 16) Enhanced Page Mode 4-297 | | TMS418160P | 16 777 216-bit | (1024K × 16) Low Power 4-297 | | TMS428160 | 16 777 216-bit | (1024K × 16) Low Voltage 4-319 | | TMS428160P | 16 777 216-bit | (1024K × 16) Low Voltage, Low Power 4-319 | | TMS416800 | 16 777 216-bit | (2048K × 8) Enhanced Page Mode | | TMS416800P | - 16 777 216-bit | (2048K x 8) Low Power 4-341 | | TMS417800 | 16 777 216-bit | (2048K x 8) Enhanced Page Mode | |------------|----------------|------------------------------------------| | TMS417800P | 16 777 216-bit | (2048K × 8) Low Power | | TMS426100 | 16 777 216-bit | (16K × 1) Low Voltage | | TMS426100P | 16 777 216-bit | (16K × 1) Low Voltage, Low Power | | TMS426400 | 16 777 216-bit | (4096K × 4) Low Voltage | | TMS426400P | 16 777 216-bit | (4096K × 4) Low Voltage, Low Power 4-409 | | TMS427400 | 16 777 216-bit | (4096K × 4) Low Voltage | | TMS427400P | 16 777 216-bit | (4096K × 4) Low Voltage, Low Power | | TMS426800 | 16 777 216-bit | (2048K × 8) Low Voltage | | TMS426800P | 16 777 216-bit | (2048K × 8) Low Voltage, Low Power 4-457 | | TMS427800 | 16 777 216-bit | (2048K × 8) Low Voltage | | TMS427800P | 16 777 216-bit | (2048K × 8) Low Voltage, Low Power | | SDRAM | 16 778 240-bit | (1024K x 2) Synchronous DRAM 4-501 | # TMS44100, TMS44100P 4 194 304-BIT DYNAMIC RANDOM-ACCESS MEMORY | | | OWITISTIC OLT TEMB | EN 1909-NEVIOLD DECLINDEN 1992 | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | Organization 4 194 304 × 1 Single 5-V Power Supply (±10% Tolerance) | DJ PACKAGE†<br>(TOP VIEW) | SD PACKAGE†<br>(TOP VIEW) | | • | Performance Ranges: | D 1 26 VSS | A9 1 1 | | • | ACCESS ACCESS ACCESS READ TIME TIME TIME OR WRITE (tRAC) (tCAC) (tAA) CYCLE (MAX) (MAX) (MAX) (MIN) TMS44100/P-80 60 ns 15 ns 30 ns 110 ns TMS44100/P-80 80 ns 20 ns 40 ns 150 ns CAS-Before-RAS Refresh Long Refresh Period | W 2 25 Q RAS 3 24 CAS NC 4 23 NC A10 5 22 A9 A0 9 18 A8 A1 10 17 A7 A2 11 16 A6 A3 12 15 A5 | Q 3 2 CAS<br>Q 3 4 Vss<br>RAS 7 8 A10<br>NC 9 10 NC<br>A0 11 12 A1<br>A2 13 14 A3<br>VCC 15 16 A4<br>A5 17 18 A6<br>A7 19 20 A8 | | | <ul> <li>1024-Cycle Refresh in 16 ms (Max)</li> <li>128 ms for Low Power, Self-Refresh<br/>Version (TMS44100P)</li> <li>3-State Unlatched Output</li> </ul> | V <sub>CC</sub> 13 14 A4 DGA PACKAGE† (TOP VIEW) | DGB PACKAGE† | | • | • | D 1 26 Ves | Vee 1 26 D | | • | Low Power Dissipation Texas Instruments EPIC™ CMOS Process All Inputs/Outputs and Clocks are TTL Compatible | D 1 26 V <sub>SS</sub><br>W 2 25 Q<br>RAS 3 24 CAS<br>NC 4 23 NC<br>A10 5 22 A9 | V <sub>SS</sub> 1 26 D<br>Q 2 25 W<br>CAS 3 24 RAS<br>NC 4 23 NC<br>A9 5 22 A10 | | • | High-Reliability Plastic 300-Mil 20/26-Lead<br>Surface Mount (SOJ) Package, 20-Pin<br>Zig-Zag In-line (Zip) Package, 20/26-Lead<br>Thin Small Outline (TSOP) Package, and | A0 9 18 A8<br>A1 10 17 A7 | A8 9 18 A0<br>A7 10 17 A1 | A6 [ A5 [ 12 ☐ A3 ] A6 ☐ A5 A3 🔲 12 V<sub>CC</sub> 🔲 13 # description 0°C to 70°C TMS44100 series high-speed are 4 194 304-bit dynamic random-access memories, organized as 4 194 304 words of one bit each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. Reverse Thin Small Outline Package **Operating Free-Air Temperature Range** The TMS44100P series are high-speed, low power, self-refresh 4 194 304-bit dynamic ranmemories dom-access organized as 4 194 304-words of one bit each. | P | PIN NOMENCLATURE | | | |-----------------|-----------------------|--|--| | A0-A10 | Address Inputs | | | | CAS | Column-Address Strobe | | | | D | Data In | | | | , NC | No Connection | | | | Q | Data Out | | | | RAS | Row-Address Strobe | | | | ₩ | Write Enable | | | | Vcc | 5-V Supply | | | | V <sub>SS</sub> | Ground | | | These devices feature maximum RAS access times of 60 ns, 70 ns, and 80 ns. Maximum power consumption is as low as 385 mW operating and 6 mW standby. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. <sup>†</sup> The packages shown are for pinout reference only. ## TMS44100, TMS44100P 4 194 304-BIT DYNAMIC RANDOM-ACCESS MEMORY SMHS410F-SEPTEMBER 1989-REVISED DECEMBER 1992 #### (continued) The TMS44100 and TMS44100P are offered in a 300-mil 20/26-lead plastic surface mount SOJ package (DJ suffix), a 20-pin zig-zag in-line package (SD suffix), a 20/26-lead plastic small outline package (DGA suffix), and a 20/26-lead plastic small outline package reverse form (DGB suffix). All packages are characterized for operation from 0°C to 70°C. #### operation #### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page cycle time used. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the TMS44100 to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as the column address is valid rather than when $\overline{CAS}$ transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{CAS}$ low), if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time $\overline{CAS}$ goes high, access time for the next cycle is determined by the later occurrence of $t_{CAC}$ or $t_{CAC}$ (access time from rising edge of $\overline{CAS}$ ). #### address (A0 through A10) Twenty two address bits are required to decode 1 of 4 194 304 storage cell locations. Eleven row-address bits are set up on inputs A0 through A10 and latched onto the chip by the row-address strobe ( $\overline{RAS}$ ). The eleven column-address bits are set up on pins A0 through A10 and latched onto the chip by the column-address strobe ( $\overline{CAS}$ ). All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. #### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle, permitting common I/O operation. #### data in (D) Data is written during a write or read-write cycle. Depending on the mode of operation, the falling edge of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-write cycle, $\overline{CAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. #### data out (Q) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until CAS is brought low. In a read cycle the output becomes valid after the access time interval t<sub>CAC</sub> that begins with the negative transition of $\overline{\text{CAS}}$ as long as $t_{\text{RAC}}$ and $t_{\text{AA}}$ are satisfied. The output becomes valid after the access time has elapsed and remains valid while $\overline{\text{CAS}}$ is low; $\overline{\text{CAS}}$ going high returns it to a high-impedance state. In a delayed-write or read-write cycle, the output will follow the sequence for the read cycle. #### refresh A refresh operation must be performed at least once every sixteen milliseconds to retain data. This can be achieved by strobing each of the 1024 rows (A0-A9). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding $\overline{\text{CAS}}$ at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. The external address is ignored during the hidden refresh cycles. #### CAS-before-RAS refresh CAS-before-RAS refresh is utilized by bringing CAS low earlier than RAS [see parameter to the low after RAS falls A low-power battery-backup refresh mode that requires less than 500 $\mu$ A refresh current is available on the TMS44100P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 ms while holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} - 0.2 \text{ V}$ ). #### power-up To achieve proper device operation, an initial pause of 200 $\mu$ s followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. #### test mode An industry standard Design For Test (DFT) mode is incorporated in the TMS44100. A $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ cycle with $\overline{\text{W}}$ low (WCBR) cycle is used to enter test mode. In the test mode, data is written into and read from eight sections of the array in parallel. Data is compared upon reading and if all bits are equal, the data out pin will go high. If any one bit is different, the data out pin will go low. Any combination of read, write, read-write, or page-mode can be used in the test mode. The test mode function reduces test times by enabling the 4 meg DRAM to be tested as if it were a 512K DRAM, where row address 10, column address 10, and also column address 0 are not used. A $\overline{\text{RAS}}$ -only or CBR refresh cycle is used to exit the DFT mode. #### self refresh (TMS44100P) The self-refresh mode is entered by dropping $\overline{\text{CAS}}$ low prior to $\overline{\text{RAS}}$ going low. Then $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ are brought high to satisfy t<sub>CHS</sub>. Upon exiting the self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. This will ensure the DRAM is fully refreshed. SMHS410F-SEPTEMBER 1989-REVISED DECEMBER 1992 #### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown are for the 20/26 pin SOJ package. # functional block diagram ## Voltage range on VCC- 1 V to 7 VShort circuit output current50 mAPower dissipation1 WOperating free-air temperature range0°C to 70°C #### recommended operating conditions | | | ) MIN | NOM | MAX | UNIT | |----------|--------------------------------------|-------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | $V_{IL}$ | Low-level input voltage (see Note 2) | -1 | | 0.8 | | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. # TMS44100, TMS44100P 4 194 304-BIT DYNAMIC RANDOM-ACCESS MEMORY SMHS410F-SEPTEMBER 1989-REVISED DECEMBER 1992 electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST<br>CONDITIONS | | TMS44<br>TMS441 | | TMS44<br>TMS441 | | TMS44100-80<br>TMS44100P-80 | | UNIT | |--------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------|------|-----------------|------|-----------------------------|------|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | Voн | High-level output voltage | IOH = - 5 mA | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VoL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | ,,,, | 0.4 | | 0.4 | | 0.4 | . V | | կ | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ± 10 | ± 10 | | ± 10 | | μА | | Ю | Output current (leakage) | VO = 0 to VCC,<br>VCC = 5.5 V, CAS high | | | ± 10 | | ± 10 | | ± 10 | μА | | lcc1 <sup>†</sup> | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | | 105 | | 90 | | 80 | mA | | | | After 1 memory cycle RAS and CAS high, VIH = 2.4 V (TTL) | ), | | 2 | | 2 | | 2 | mA | | ICC2 | Standby current | After 1 memory cycle, RAS and | '44100 | | 1 | | 1 | | 1 | mA | | | | CAS high,<br>VIH = V <sub>CC</sub> - 0.2 V<br>(CMOS) | '44100P | | 500 | | 500 | | 500 | μΑ | | ССЗ | Average refresh current (RAS-only or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling,<br>CAS high (RAS-only),<br>RAS low after CAS low (CBR) | | | 105 | | 90 | | 80 | mA | | ICC4 <sup>†</sup> | Average page current (see Note 4) | tpc = minimum, Vcc = 5.5 V,<br>RAS low, CAS cycling | | | 90 | | 80 | | 70 | mA | | ICC6 <sup>†‡</sup> | Self-refresh current | CAS ≤ 0.2 V, RAS < measured after t <sub>RAS</sub> | | | 500 | | 500 | | 500 | μА | | ICC7 <sup>†</sup> | Standby current | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub> ,<br>Data out = Enabled | | | 5 | | 5 | | 5 | mA | | CC10 <sup>‡</sup> | Battery backup operating<br>current (equivalent<br>refresh time is 256 ms)<br>CBR only | $\begin{array}{l} t_{RC} = 125 \text{ ms, } t_{RAS} \le 1 \text{ ms,} \\ V_{CC} = 0.2 \text{ V} \le V_{IH} \le 6.5 \text{ V,} \\ 0 \text{ V} \le V_{IL} \le 0.2 \text{ V,} \\ \overline{W} \text{ and } \overline{OE} = V_{IH}, \\ Address \text{ and Data stable} \end{array}$ | | | 500 | | 500 | | 500 | μΑ | <sup>†</sup> Measured with outputs open. <sup>‡</sup> For TMS44100P only. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . <sup>4.</sup> Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN TYP MAX | UNIT | |--------------------|---------------------------------------|-------------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 5 | pF | | C <sub>i(D)</sub> | Input capacitance, data input | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | 7 | pF | | СО | Output capacitance | 7 | pF | NOTE 5: VCC equal to 5 V ± 0.5 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | TMS44100-60<br>TMS44100P-60 | | TMS44100-70<br>TMS44100P-70 | | TMS44100-80<br>TMS44100P-80 | | UNIT | |-----------|-------------------------------------------------|-----------------------------|-----|-----------------------------|-----|-----------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 6: tope is specified when the output is no longer driven. SMHS410F-SEPTEMBER 1989-REVISED DECEMBER 1992 # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | TMS44100-60<br>TMS44100P-60 | | | | TMS44100-80<br>TMS44100P-80 | | UNIT | |------------------|------------------------------------------------------------------|-----------------------------|---------|-----|---------|-----------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tRWC | Read-write cycle time | 130 | | 153 | | 175 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | ns | | tPRWC | Page-mode read-write cycle time | 60 | | 68 | | 75 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 9) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 9) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low (see Note 10) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | • | 10 | | 10 | | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration , | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data setup time (see Note 11) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | ns | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | ns | | twsR | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | twrs | W-low setup time (test mode only) | 10 | | 10 | | 10 | | ns | | tCAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | t <sub>DHR</sub> | Data hold time after RAS low (see Note 13) | 50 | | 55 | | 60 | | ns | | tDH | Data hold time (see Note 11) | 10 | | 15 | | 15 | | ns | | tAR | Column-address hold time after RAS low (see Note 13) | 50 | | 55 | | 60 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 12) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 12) | 0 | | 0 | | 0 | | ns | | twcH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | ns | | twcn | Write hold time after RAS low (see Note 13) | 50 | | 55 | | 60 | | ns | | twhr | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | twth | W-low hold time (test mode only) | 10 | | 10 | | 10 | | ns | | tAWD | Delay time, column address to W low (Read-write operation only) | 30 | | 35 | | .40 | | ns | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 15 | | 15 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | tcsh | Delay time, RAS low to CAS high | 60 | | 70 | | · 80 | | ns | #### Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To assure tpc min, tASC should be greater than or equal to 5 ns. - 9. In a read-write cycle, tRWD and tRWL must be observed. - 10. In a read-write cycle, $t_{\mbox{CWD}}$ and $t_{\mbox{CWL}}$ must be observed. - 11. Referenced to the later of CAS or W in write operations. - 12. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. - 13. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | | TMS44100-60<br>TMS44100P-60 | | TMS44100-70<br>TMS44100P-70 | | TMS44100-80<br>TMS44100P-80 | | UNIT | |-------------------|--------------------------------------------------------------------------------------------------|---------|-----------------------------|-----|-----------------------------|-----|-----------------------------|-----|------| | | | | MIN | MAX | MiN | MAX | MIN | MAX | | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, $\overline{\text{CAS}}$ low to $\overline{\text{W}}$ low (Read-write operation only) | | 15 | | 18 | | 20 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 14 | 4) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | <sup>t</sup> RAL | Delay time, column-address to RAS high | | 30 | | 35 | | 40 | | ns | | <sup>t</sup> CAL | Delay time, column address to CAS high | | 30 | | 35 | | 40 | | ns | | <sup>t</sup> RCD | Delay time, RAS low to CAS low (see Note 14) | | 20 | 45 | 20 | 52 | 20 | 60 | ns | | <sup>t</sup> RPC | Delay time, RAS high to CAS low (CBR only) | | 0 | | 0 | | 0 | - | ns | | tRSH | Delay time, CAS low to RAS high | | 15 | | 18 | | 20 | | ns | | tRWD | Delay time, RAS low to W low (Read-write operation only) | | 60 | | 70 | | .80 | | ns | | tCPS | CAS precharge before self-refresh | | 0 | | 0 | | 0 | | ns . | | tRPS | RAS precharge after self-refresh | | 110 | | 130 | | 150 | | ns | | †RASS | Self-refresh entry from RAS low | | 100 | | 100 | | 100 | | ms | | tCHS | CAS low hold time after RAS high (self-refresh) | | -50 | | -50 | | -50 | | ns | | <sup>t</sup> TAA | Access time from address (test mode) | | 35 | | 40 | | 45 | | ns | | <sup>t</sup> TCPA | Access time from column precharge (test mode) | | 40 | | 45 | | 50 | | ns | | tTRAC | Access time from RAS (test mode) | | 65 | | 75 | | 85 | | ns | | toer | Refresh time interval | '44100 | | 16 | | 16 | | 16 | ms | | <sup>t</sup> REF | renesh ume literval | '44100P | | 128 | | 128 | | 128 | ms | | ŧΤ | Transition time | | 2 | 50 | 2 | 50 | 2 | 50 | ns | NOTE 14: The maximum value is specified only to assure access time. Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing Figure 4. Write Cycle Timing NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 5. Read-Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to $\overline{\text{CAS}}$ or $\overline{\text{W}}$ , whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycle as long as read and read-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Write Cycle Timing NOTE A: A10 is a don't care. Figure 9. RAS-Only Refresh Timing Figure 10. Automatic (CAS-before-RAS) Refresh Cycle Timing Figure 11. Hidden Refresh Cycle (Read) SMHS410F-SEPTEMBER 1989-REVISED DECEMBER 1992 Figure 12. Hidden Refresh Cycle (Write) Figure 13. Self Refresh Timing Figure 14. Test Mode Entry Cycle # device symbolization SMHS440F-OCTOBER 1989-REVISED APRIL 1993 | | | | - 100 market | | | |---------------------------------------------------|-----------------|----------------------|-----------------------|----------------------|---------------------| | Organization 1 048 576 Single 5-V Power Supply (: | | DJ PACI<br>(TOP V | | | CKAGE†<br>VIEW) | | Performance Ranges: | | DQ1 T1 | 26 V <sub>SS</sub> | oe∏₁ | | | ACCESS ACCESS | ACCESS READ | DQ2 2 | 25 DQ4 | DQ3 3 | 2 CAS | | TIME TIME | TIME OR WRITE | ₩Ħ₃ | 24 DQ3 | V <sub>SS</sub> 5 | 4 DQ4 | | (trac) (tcac) | (tAA) CYCLE | RAS 🗌 4 | 23 🗖 CAS | DQ2 7 | 6 □ DQ1<br>8 □ ₩ | | (MAX) (MAX) | (MAX) (MIN) | A9 🔲 5 | 22 🗍 ŌĒ | RAS 🗋 9 | 8 ∏ ₩<br>10 Π A9 | | TMS44400/P-60 60 ns 15 ns | 30 ns 110 ns | | | A0 🗍 11 | 10 L A9<br>12 L A1 | | TMS44400/P-70 70 ns 18 ns | 35 ns 130 ns | A0 🗖 9 | 18 🗖 A8 | A2 🔲 13 | 14 A3 | | TMS44400/P-80 80 ns 20 ns | 40 ns 、150 ns | A1 🗍 10 | 17 🗖 A7 | V <sub>CC</sub> 2 15 | 16 A4 | | Enhanced Page Mode Ope | ration With | A2 🔲 11 | 16 🔲 A6 | A5 17 | 18 A6 | | CAS-Before-RAS Refresh | | A3 🔲 12 | 15 🔲 A5 | A7 🛘 19 | 20 🗌 A8 | | Long Refresh Period | | V <sub>CC</sub> ☐ 13 | 14 A4 | <u> </u> | | | - 1024-Cycle Refresh in 16 | | | | | | | - 128 ms for Low Power, S | Self-Refresh | DGA PAC | KAGET | DGB PACE | KAGET | | Version (TMS44400P) | | (TOP V | | (TOP VI | | | 3-State Unlatched Output | | | <del></del> _ | | | | Low Power Dissipation | | DQ1 🔲 1 | 26 U V <sub>SS</sub> | V <sub>SS</sub> 🔲 1 | 26 DQ1 | | Texas Instruments EPIC™ | CMOS Process | DQ2 2 | 25 DQ4 | DQ4 2 | 25 DQ2 | | All Inputs/Outputs and Clo | cks are TTL | ₩ 🔲 3<br>RAS 🖂 4 | 24 DQ3<br>23 CAS | DQ3 3<br>CAS 4 | 24 W<br>23 RAS | | Compatible | , | RAS ∐ 4<br>A9 ∐ 5 | 23 CAS<br>22 OE | CAS 4<br>OE 5 | 23 RAS<br>22 A9 | | High-Reliability Plastic 300 | -Mil 20/26-Lead | ~3 H3 | 22 102 | 5 <sup>-</sup> 4° | 22 M3 | | Surface Mount (SOJ) Pack | | A0 [-] 9 | 18 A8 | A8 9 | 18 A0 | | 20-Pin Zig-Zag In-Line (ZIP | • ' | A0 📙 9<br>A1 🗍 10 | 18 A8<br>17 A7 | A8 ∐ 9<br>A7 ☐ 10 | 18 A0<br>17 A1 | | | | A1 L 10 | 1/ 🗀 A/ | ~/ LJ 10 | 1/ LI AI | A2 | 11 A3 | 12 Vcc ∟ 13 †The packages shown are for pinout reference only. A6 🗌 11 A5 [ A4 L 12 13 ☐ A6 ] A5 16 15 #### description Package, and ...0°C to 70°C TMS44400 The series high-speed are 4 194 304-bit dynamic random-access memories, organized as 1 048 576 words of four bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. 20/26-Lead Thin Small Outline (TSOP) Reverse Thin Small Outline Package Operating Free-Air Temperature Range The TMS44400P series are high speed, low power, self-refresh 4 194 304-bit dynamic random-access memories. organized 1 048 576 words of four bits each. | PIN NOMENCLATURE | | | | | | |------------------|------------------------|--|--|--|--| | A0-A9 | Address Inputs | | | | | | CAS | Column-Address Strobe | | | | | | DQ1-DQ4 | Data In/Data Out | | | | | | ŌĒ | Output Enable | | | | | | RAS | Row-Address Strobe | | | | | | W | Write Enable | | | | | | NC | No Internal Connection | | | | | | Vcc | 5-V Supply | | | | | | VSS | Ground | | | | | These devices feature maximum RAS access times of 60 ns, 70 ns, and 80 ns. Maximum power consumption is as low as 385 mW operating and 6 mW standby. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. 16 🗌 A2 15 ] A3 # TMS44400, TMS44400P 1 048 576-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SMHS440F-OCTOBER 1989-REVISED APRIL 1993 #### description (continued) The TMS44400/P is offered in a 300-mil 20/26-lead plastic surface mount SOJ package (DJ suffix), a 20-pin zig-zag in-line package (SD suffix), a 20/26-lead plastic small outline package (DGA suffix), and a 20/26-lead plastic small outline package reverse form (DGB suffix). All packages are characterized for operation from 0°C to 70°C. #### operation #### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page cycle time used. With minimum CAS page cycle time, all 1024 columns specified by column addresses A0 through A9 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of RAS. The buffers act as transparent or flow-through latches while CAS is high. The falling edge of CAS latches the column addresses. This feature allows the TMS44400/P to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as the column address is valid rather than when CAS transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of CAS. In this case, data is obtained after t<sub>CAC</sub> max (access time from CAS low), if t<sub>AA</sub> max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time CAS goes high, access time for the next cycle is determined by the later occurrence of t<sub>CAC</sub> or t<sub>CPA</sub> (access time from rising edge of CAS). #### address (A0 through A9) Twenty address bits are required to decode 1 of 1 048 576 storage cell locations. Ten row-address bits are set up on inputs A0 through A9 and latched onto the chip by the row-address strobe (RAS). The ten column-address bits are set up on pins A0 through A9 and latched onto the chip by the column-address strobe (CAS). All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. #### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. #### data in/out (DQ1-DQ4) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{CAS}$ and $\overline{OE}$ are brought low. In a read cycle the output becomes valid after all access times are satisfied. The output remains valid while $\overline{CAS}$ and $\overline{OE}$ are low. $\overline{CAS}$ or $\overline{OE}$ going high returns it to a high-impedance state. This is accomplished by bringing $\overline{OE}$ high prior to applying data, thus satisfying $t_{OED}$ . # output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{CAS}$ to be brought low for the output buffers to go into the low-impedance state. Once in the low-impedance state, they will remain in the low-impedance state until either $\overline{OE}$ or $\overline{CAS}$ is brought high. #### refresh A refresh operation must be performed at least once every sixteen milliseconds to retain data. This can be achieved by strobing each of the 1024 rows (A0-A9). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{RAS}$ -only operation can be used by holding $\overline{CAS}$ at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{RAS}$ -only refresh. Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{CAS}$ at $V_{IL}$ after a read operation and cycling $\overline{RAS}$ after a specified precharge period, similar to a $\overline{RAS}$ -only refresh cycle. The external address is ignored during the hidden refresh cycles. #### CAS-before-RAS refresh CAS-before-RAS (CBR) refresh is utilized by bringing CAS low earlier than RAS (see parameter t<sub>CSR</sub>) and holding it low after RAS falls (see parameter t<sub>CHR</sub>). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 500 $\mu$ A refresh current is available in the TMS44400/P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s while holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \le V_{CC} - 0.2 \text{ V}$ ). #### power-up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. #### test mode A Design For Test (DFT) mode is incorporated in the TMS44400. A $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ with $\overline{\text{W}}$ low (WCBR) cycle is used to enter test mode. In the test mode, data is written into and read from eight sections of the array in parallel. All data is written into the array through DQ1. Data is compared upon reading and if all bits are equal, all DQ pins will go high. If any one bit is different, a DQ pin will go low. Any combination of read, write, read-write, or page-mode can be used in the test mode. The test mode function reduces test times by enabling the 1 meg x 4 DRAM to be tested as if it were a 512K DRAM where column address 0 is not used. A $\overline{\text{RAS}}$ -only or CBR refresh cycle is used to exit the DFT mode. On all devices marked with revision C, data may be written to and read from all four DQs. During a read cycle, two internal bits are compared for each DQ pin separately. If the two bits agree, the DQ pin will go low. #### self refresh (TMS44400/P) The self-refresh mode is entered by dropping $\overline{CAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{CAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy t<sub>CHS</sub>. Upon exiting the self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. This will ensure the DRAM is fully refreshed. # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown are for the 20/26 pin SOJ packages. # functional block diagram # TMS44400, TMS44400P 1 048 576-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SMHS440F-OCTOBER 1989-REVISED APRIL 1993 # # recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | ့င | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. # TMS44400, TMS44400P 1 048 576-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SMHS440F-OCTOBER 1989-REVISED APRIL 1993 ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | • | TMS444<br>TMS444 | | TMS444 | | TMS44400-80<br>TMS44400P-80 | | UNIT | |-------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|------|--------|------|-----------------------------|------|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | IOH = - 5 mA | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | 0.4 | | 0.4 | ٧ | | 1, | Input current<br>(leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5.5 V,<br>All other pins = 0 to V <sub>CC</sub> | | | ± 10 | | ± 10 | | ± 10 | μА | | Ю | Output current<br>(leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> , V <sub>CC</sub> = 5.5 V, C/ | NS high | | ± 10 | | ± 10 | | ± 10 | μΑ | | lcc1 <sup>†</sup> | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | | 105 | | 90 | | 80 | mA | | | | After 1 memory cycle, RAS and VIH = 2.4 V (TTL) | CAS high, | | 2 | | 2 | | 2 | mA | | ICC2 | Standby current | After 1 memory cycle, | '44400 | | 1 | | 1 | | 1 | mA | | | | RAS and CAS high,<br>VIH = VCC -0.05 V (CMOS) | '44400P | | 500 | | 500 | | 500 | μА | | ICC3 | Average refresh<br>current (RAS-only<br>or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling, CAS high (RAS-on<br>RAS low after CAS low (CBR) | ly), | | 105 | | 90 | | 80 | mA | | ICC4 <sup>†</sup> | Average page current (see Note 4) | tpc = minimum, Vcc = 5.5 V RA | S low, | | 90 | | 80 | | 70 | mA | | ICC6† | Self-refresh current | CAS, RAS < 0.2 V,<br>measured after t <sub>RASS</sub> min. | | | 500 | | 500 | | 500 | μА | | ICC7 <sup>†</sup> | Standby current | RAS = VIH, CAS = VIL,<br>Data out = Enabled | | | 5 | | 5 | | 5 | mA | | ICC10 | Battery backup<br>operating current<br>(equivalent refresh<br>time is 128 ms)<br>CBR only | t <sub>RC</sub> = 125 µs, t <sub>RAS</sub> ≤ 1 ms,<br>V <sub>CC</sub> - 0.2 V ≤ V <sub>IH</sub> ≤ 6.5 V,<br>0 V ≤ V <sub>IL</sub> ≤ 0.2 V, W and OE = V<br>Address and Data stable | ΊΗ, | | 500 | | 500 | | 500 | μΑ | † Measured with outputs open. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . 4. Measured with a maximum of one address change while CAS = VIH. # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | - | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | CO | Output capacitance | | | 7 | pF | NOTE 5: VCC equal to 5 V ± 0.5 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | TMS4440 | | TMS4440 | | TMS4440<br>TMS4440 | | UNIT | |------------------|-------------------------------------------------|---------|-----|---------|-----|--------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>AA</sub> | Access time from column-address | | 30 | | 35 | | 40 | ns | | †CAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | <sup>t</sup> OEA | Access time from OE low | | 15 | | 18 | | 20 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | | <sup>t</sup> OEZ | Output disable time after OE high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns. | NOTE 6: toff and tofz are specified when the output is no longer driven. # TMS44400, TMS44400P 1 048 576-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SMHS440F-OCTOBER 1989-REVISED APRIL 1993 # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | TMS44400-60<br>TMS44400P-60 | | | 4400-70<br>4400P-70 | | 4400-80<br>4400P-80 | UNIT | |------------------|------------------------------------------------------------------------------|-----------------------------|---------|------|---------------------|------|---------------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | Ì | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tRWC | Read-write cycle time | 155 | | `181 | | 205 | | ns | | t <sub>P</sub> C | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | ns | | tPRWC | Page-mode read-write cycle time | 85 | | 96 | | 105 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 9) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 9) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS_ | Pulse duration, CAS low (see Note 10) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | ns | | t <sub>ASC</sub> | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | ns | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | . 0 | | 0 | | ns | | twsR | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | .10 | | ns | | twrs | W-low setup time (test mode only) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | tDHR | Data hold time after RAS low (see Note 12) | 50 | | 55 | | - 60 | | ns | | <sup>t</sup> DH | Data hold time (see Note 11) | 10 | | 15 | | 15 | | ns - | | t <sub>AR</sub> | Column-address hold time after RAS low (see Note 12) | 50 | | 55 | | 60 | | ns | | t <sub>RAH</sub> | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | t <sub>RRH</sub> | Read hold time after RAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | †WCH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | ns | | twcr | Write hold time after RAS low (see Note 12) | 50 | | 55 | | 60 | | ns | | twhr | W-high hold time (CAS-before-RASr efresh only) | 10 | | 10 | | 10 | | ns | | twtH | W-low hold time (test mode only) | 10 | | 10 | | 10 | | ns | | tAWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 55 | | 63 | | 70 | | ns | #### Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To assure tpc min, tASC should be greater than or equal to 5 ns. - 9. In a read-write cycle, tRWD and tRWL must be observed. - 10. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. 11. Referenced to the later of CAS or W in write operations. - 12. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. - 13. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | | | | TMS444<br>TMS444 | | TMS444<br>TMS444 | | UNIT | |------------------|------------------------------------------------------------------------------|---------|------|-----|------------------|-----|------------------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tCHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | | 15 | | 15 | | 20 | | ns | | <sup>t</sup> CRP | Delay time, CAS high to RAS low | | 0 | | 0 | | 0 | | ns | | tcsH | Delay time, RAS low to CAS high | | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low (Read-write operation | only) | 40 | | 46 | | 50 | | ns | | tOEH | OE command hold time | | 15 | | 18 | | 20 | | ns | | tOED | OE to data delay | | 15 | | 18 | | 20 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 1 | 4) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | t <sub>RAL</sub> | Delay time, column-address to RAS high | | 30 | | 35 | | 40 | | ns | | tCAL | Delay time, column address to CAS high | | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 14) | | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to CAS low (CBR only) | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | | 15 | | 18 | | 20 | | ns | | tRWD | Delay time, $\overline{RAS}$ low to $\overline{W}$ low (Read-write operation | only) | 85 | | 98 | | 110 | | ns | | <sup>‡</sup> TAA | Access time from address (test mode) | | 35 · | | 40 | | 45 | | ns | | †TCPA | Access time from column precharge (test mode) | | 40 | | 45 | | 50 | | ns | | †TRAC | Access time from RAS (test mode) | | 65 | | 75 | | 85 | | ns | | tCPS | CAS precharge before self-refresh | | 0 | | 0 | | 0 | | ns | | tRPS | RAS precharge after self-refresh | | 110 | | 130 | | 150 | | ns | | †RASS | Self-refresh entry from RAS low | | 100 | | 100 | | 100 | | μs | | tCHS | CAS low hold time after RAS high (self-refresh) | | - 50 | | - 50 | | - 50 | | ns | | torr | Refresh time interval | '44400 | | 16 | | 16 | | 16 | ms | | tREF | Henesii tiitie liiteivai | '44400P | | 128 | | 128 | | 128 | ms | | tΤ | Transition time | | 2 | 50 | 2 | 50 | 2 | 50 | ns | NOTE 14: The maximum value is specified only to assure access time. (b) Alternate Load Circuit Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing MHS440F-OCTOBER 1989-REVISED APRIL 1993 Figure 3. Early Write Cycle Timing Figure 4. Write Cycle Timing NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 5. Read-write Cycle Timing #### SMHS440F-OCTOBER 1989-REVISED APRIL 1993 # PARAMETER MEASUREMENT INFORMATION NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to CAS or W, whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycle as long as read and read-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing #### SMHS440F-OCTOBER 1989-REVISED APRIL 1993 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-mode Read-write Cycle Timing Figure 9. RAS-Only Refresh Timing Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 11. Hidden Refresh Cycle (Read) Figure 12. Hidden Refresh Cycle (Write) Figure 13. Self Refresh Timing Figure 14. Test Mode Entry Cycle # device symbolization # TMS46100, TMS46100P 4 194 304-WORD BY 1-BIT LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES - Higher Data Bandwidth Than **Conventional Page-Mode Parts** - Random Single-Bit Access Within a Row With a Column Address - **CAS-Before-RAS** Refresh - Long Refresh Period . . . - 1024-Cycle Refresh in 16 ms - 128 ms (Max) for Extended-Refresh Version (TMS46100P) - 3-State Unlatched Output - Texas Instruments EPIC™ CMOS Process - All inputs/Outputs and Clocks are TTL Compatible - High-Reliability Plastic 300-Mil 20/26-Lead Surface Mount (SOJ) Packages, 20-Pin Zig-Zag In-line (ZIP) Package, 20/26-Lead Thin Small Outline Package, and Reverse Thin Small Outline Package - **Operating Free-Air Temperature Range** 0°C to 70°C | D [ | 1 | 26 | ∟J Vss | ∨ss ∟ | 1 | 26 | <u>ט</u> ⊔ | |-------|----|----|--------|-------|----|----|----------------------------------| | ₩□ | 2 | 25 | □ a | Q | 2 | 25 | $\square \overline{\mathbb{W}}$ | | RAS [ | 3 | 24 | CAS | CAS [ | 3 | 24 | RAS | | NC 🗌 | 4 | 23 | □ис | NC 🗌 | 4 | 23 | | | A10 🗌 | 5 | 22 | ☐ A9 | A9 🗌 | 5 | 22 | ☐ A10 | | | | | | | | | | | A0 🗀 | 9 | 18 | ☐ A8 | A8 🗌 | 9 | 18 | ☐ A0 | | A1 🗀 | 10 | 17 | ☐ A7 | A7 🗀 | 10 | 17 | ☐ A1 | | A2 🗌 | 11 | 16 | ☐ A6 | A6 □ | 11 | 16 | ☐ A2 | | А3 🗌 | 12 | 15 | ☐ A5 | A5 🗌 | 12 | 15 | ☐ A3 | | Vcc □ | 13 | 14 | ☐ A4 | A4 🗌 | 13 | 14 | □ v <sub>cc</sub> | | | | | | • | | | | | | | | | | | | | †The packages shown are for pinout reference only. | P | PIN NOMENCLATURE | | | | | | | |--------|-----------------------|--|--|--|--|--|--| | A0-A10 | Address Inputs | | | | | | | | CAS | Column-Address Strobe | | | | | | | | D | Data In | | | | | | | | NC | No Connection | | | | | | | | Q | Data Out | | | | | | | | RAS | Row-Address Strobe | | | | | | | | ₩ | Write Enable | | | | | | | | Vcc | 3.3-V Supply | | | | | | | | Vss | Ground | | | | | | | #### description The TMS46100 series are high-speed, low-voltage 4 194 304-bit dynamic random-access memories, organized as 4 194 304 words of one bit each. The TMS46100P series are high-speed, self-refresh with extended-refresh, low-voltage, 4 194 304-bit dynamic random-access memories, organized as 4 194 304 words of one bit each. Both series employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low voltage at a low cost. These devices feature maximum RAS access times of 70 ns, 80 ns, and 100 ns. Maximum power dissipation is as low as 180 mW operating, 0.72 mW standby, and 1.1 mW battery backup for an 80-ns device. EPIC is a trademark of Texas Instruments Incorporated. # TMS46100, TMS46100P 4 194 304-WORD BY 1-BIT LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES SMHS461-DECEMBER 1992 All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS46100 and TMS46100P are offered in a 300-mil 20/26-lead plastic surface mount SOJ package (DJ suffix), a 20-pin zig-zag in-line package (SD suffix), a 20/26-lead plastic small outline package (DGA suffix), and a 20/26-lead plastic small outline package, reverse form (DGB suffix). All packages are characterized for operation from 0°C to 70°C. #### operation #### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page cycle time used. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the TMS46100 to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as the column address is valid rather than when $\overline{CAS}$ transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{CAS}$ low), if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time $\overline{CAS}$ goes high, access time for the next cycle is determined by the later occurrence of $t_{CAC}$ or $t_{CPA}$ (access time from rising edge of $\overline{CAS}$ ). #### address (A0 through A10) Twenty two address bits are required to decode 1 of 4 194 304 storage cell locations. Eleven row-address bits are set up on inputs A0 through A10 and latched onto the chip by the row-address strobe ( $\overline{RAS}$ ). The eleven column-address bits are set up on pins A0 through A10 and latched onto the chip by the column-address strobe ( $\overline{CAS}$ ). All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. #### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle, permitting common I/O operation. #### data in (D) Data is written during a write or read-write cycle. Depending on the mode of operation, the falling edge of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-write cycle, $\overline{CAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. # TMS46100, TMS46100P 4 194 304-WORD BY 1-BIT LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES SMHS461-DECEMBER 1992 #### data out (Q) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{\text{CAS}}$ is brought low. In a read cycle the output becomes valid after the access time interval $t_{\text{CAC}}$ (which begins with the negative transition of $\overline{\text{CAS}}$ ) as long as $t_{\text{RAC}}$ and $t_{\text{AA}}$ are satisfied. The output becomes valid after the access time has elapsed and remains valid while $\overline{\text{CAS}}$ is low; $\overline{\text{CAS}}$ going high returns it to a high-impedance state. In a delayed-write or read-write cycle, the output will follow the sequence for the read cycle. #### refresh A refresh operation must be performed at least once every 16 ms (128 ms for TMS46100P) to retain data. This can be achieved by strobing each of the 1024 rows (A0-A9). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{RAS}$ -only operation can be used by holding $\overline{CAS}$ at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{RAS}$ -only refresh. Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{CAS}$ at $V_{IL}$ after a read operation and cycling $\overline{RAS}$ after a specified precharge period, similar to a $\overline{RAS}$ -only refresh cycle. The external address is ignored during the hidden refresh cycles. ## CAS-before-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ [see parameter t<sub>CSR</sub>] and holding it low after $\overline{\text{RAS}}$ falls (see parameter t<sub>CHR</sub>). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . The external address is ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 300 $\mu$ A refresh current is available on the TMS46100P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s, while holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} - 0.2 \text{ V}$ ). #### self refresh The self-refresh mode is entered by dropping $\overline{CAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{CAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy t<sub>CHS</sub>. Upon exiting the self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. This will ensure the DRAM is fully refreshed. #### power-up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh ( $\overline{RAS}$ -only or $\overline{CAS}$ -before- $\overline{RAS}$ ) cycle. #### test mode An industry standard Design For Test (DFT) mode is incorporated in the TMS46100 and TMS46100P. A $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ cycle with $\overline{\text{W}}$ low (WCBR) cycle is used to enter test mode. In the test mode, data is written into and read from eight sections of the array in parallel. Data is compared upon reading and if all bits are equal, the data out pin will go high. If any one bit is different, the data out pin will go low. Any combination of read, write, read-write, or page-mode can be used in the test mode. The test mode function reduces test times by enabling the 4 meg DRAM to be tested as if it were a 512K DRAM, where row address 10, column address 10, and also column address 0 are not used. A $\overline{\text{RAS}}$ -only or CBR refresh cycle is used to exit the DFT mode. # logic symbol† † This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown are for the 20/26 pin SOJ package (DJ suffix). # functional block diagram **ADVANCE INFORMATION** SWING401-DECEMBER 1892 | atings over operating free-air temperature range (unless otherwise noted) <sup>†</sup> | t | |----------------------------------------------------------------------------------------|---| | ny pin (see Note 1) 0.5 V to 4.6 Y | ٧ | | <sup>/</sup> CC – 0.5 V to 4.6 Y | ٧ | | current 50 m. | Α | | 1 V | N | | temperature range 0°C to 70°C | С | | re range – 55°C to 150°C | С | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # NOTE 1: All voltage values in this data sheet are with respect to VSS. ### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|------|-----|-----------------------|------| | Vcc | Supply voltage . | 3.0 | 3.3 | 3.6 | ٧ | | VIH | High-level input voltage | 2.0 | | V <sub>CC</sub> + 0.3 | ٧ | | VIL | Low-level input voltage (see Note 2) | -0.3 | | 8.0 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # TMS46100, TMS46100P 4 194 304-WORD BY 1-BIT # LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES SMHS461-DECEMBER 1992 # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST | _ | TMS461<br>TMS461 | | | TMS46100-80 TMS46100-10 TMS46100P-10 | | | UNIT | | |--------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------|------|---------|--------------------------------------|---------|------|------------|--| | | | CONDITION | S | MIN | MAX | MIN | MAX | MIN | MAX | İ | | | Vон | High-level output voltage | I <sub>OH</sub> = -2 mA | | 2.4 | | 2.4 | | 2.4 | | V | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 mA | OL = 2 mA | | 0.4 | | 0.4 | | 0.4 | V | | | Voн | Option | lOH = - 100 μA | | VCC 0-0 | ).2 | VCC 0-0 | ).2 | VCC 0-0 | 0.2 | v | | | V <sub>OL</sub> | Option | I <sub>OL</sub> = 100 μA | | | 0.2 | | 0.2 | | 0.2 | \ <u>\</u> | | | lį | Input current (leakage) | | V <sub>I</sub> = 0 to 3.9 V, V <sub>CC</sub> = 3.6 V,<br>Ill other pins =0 to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | μА | | | Ю | Output current (leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>V <sub>CC</sub> = 3.6 V, CAS hi | = 0 to V <sub>CC</sub> ,<br><sub>C</sub> = 3.6 V, <del>C</del> AS high<br>simum cycle, V <sub>CC</sub> = 3.6 V<br>er 1 memory cycle, | | ± 10 | | ± 10 | | ± 10 | μА | | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> | Minimum cycle, V <sub>CC</sub> = 3.6 V | | 60 | | 50 | | 40 | mA | | | | | After 1 memory cycle RAS and CAS high, VIH = 2.0 V (LVTTL) | , | | 2 | | 2 | | 2 | mA | | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high, | '461'00 | | 500 | | 500 | | 500 | μА | | | | | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V<br>(CMOS) | '46100P | | 200 | | 200 | | 200 | μΑ | | | ГССЗ | Average refresh current (RAS-only or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub><br>RAS cycling,<br>CAS high (RAS-only)<br>RAS low after CAS to | ) <b>,</b> | | 60 | | 50 | | 40 | mA | | | ICC4 | Average page current (see Note 4) | tpc = minimum, Vcc<br>RAS low, CAS cyclin | | | 50 | | 45 | | 40 | mA | | | ICC6 <sup>†</sup> | Self-refresh current | CAS ≤ 0.2 V, RAS < translation translation to the translation of | • | | 200 | | 200 | | 200 | μΑ | | | lcc10 <sup>†</sup> | Battery backup<br>(with CBR) | $t_{RC}$ = 125 µs, $t_{RAS}$ :<br>$V_{CC}$ = 0.2 V ≤ $V_{IH}$ ≤ 0.2 V,<br>$\overline{W}$ and $\overline{OE}$ = $V_{IH}$ .<br>Address and Data sta | 3.9 V, | | 300 | | 300 | | 300 | μΑ | | † For TMS46100P only. NOTES: 3. Measured with a maximum of one address change while RAS = VIL. 4. Measured with a maximum of one address change while CAS = VIH. SMHS461-DECEMBER 1992 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | Co | Output capacitance | | | 7 | pF | NOTE 5: $V_{CC}$ equal to 3.3 V $\pm$ 0.3 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | 100-70<br>100P-70 | TMS46100-80<br>TMS46100P-80 | | TMS46100-10<br>TMS46100P-10 | | UNIT | |------|-------------------------------------------------|-----|-------------------|-----------------------------|-----|-----------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 18 | | 20 | | 25 | ns | | tCPA | Access time from column precharge | | 40 | | 45 | | 50 | ns | | tRAC | Access time from RAS low | | 70 | | 80 | - | 100 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 18 | 0 | 20 | 0 | 25 | ns | NOTE 6: toff is specified when the output is no longer driven SMHS461-DECEMBER 1992 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | 5100-70<br>5100P-70 | | 6100-80<br>6100P-80 | | 6100-10<br>6100P-10 | UNIT | |------------------|------------------------------------------------------------------------------|-----|---------------------|-----|---------------------|-----|---------------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 130 | | 150 | | 180 | | ns | | tRWC | Read-write cycle time | 153 | | 175 | | 210 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 45 | | 50 | | 55 | | ns | | tPRWC | Page-mode read-write cycle time | 68 | | 75 | | 85 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 9) | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 9) | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | tRASS | Self-refresh, RAS low time | 100 | | 100 | | 100 | | ns | | tCAS | Pulse duration, CAS low (see Note 10) | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 50 | | 60 | | 70 | | ns | | tRPS | Self-refresh, RAS high (precharge) | 130 | | 150 | | 180 | | ns | | twp | Write pulse duration | 15 | | 15 | | 20 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 18 | | 20 | | 25 | | ns | | tRWL | W-low setup time before RAS high | 18 | | 20 | | 25 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | ns | | twsR | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | twrs | W-low setup time (test mode only) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 15 | | 15 | | 20 | | ns | | tDHR | Data hold time after RAS low (see Note 13) | 55 | | 60 | | 75 | | ns | | tDH | Data hold time (see Note 10) | 15 | | 15 | | 20 | | ns | | tAR | Column address hold time after RAS low (see Note 13) | 55 | | 60 | | 75 | | ns | | t <sub>RAH</sub> | Row-address hold time after RAS low | 10 | | 10 | | 15 | | ns | | tRCH | Read hold time after CAS high (see Note 12) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 12) | 0 | | 0 | | 0 | | ns | | twch | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 20 | | ns | | twcn | Write hold time after RAS low (see Note 13) | 55 | | 60 | | 75 | | ns | | tWHR | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tWTH | W-low hold time (test mode only) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> AWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 35 | | 40 | | 45 | | ns | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 15 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | tcsH | Delay time, RAS low to CAS high | 70 | | 80 | | 100 | | ns | - NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To assure tpc min, tASC should be greater than or equal to 5 ns. - 9. In a read-write cycle, tRWD and tRWL must be observed. - 10. In a read-write cycle, $t_{\mbox{CWD}}$ and $t_{\mbox{CWL}}$ must be observed. - 11. Referenced to the later of CAS or W in write operations. - 12. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. - 13. The minimum value is measured when t<sub>BCD</sub> is set to t<sub>BCD</sub> min as a reference. # LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | | TMS461<br>TMS461 | | TMS461<br>TMS461 | | TMS46100-80<br>TMS46100P-80 | | UNIT | |-------------------|--------------------------------------------------------------------------------------------------|---------|------------------|-----------------------------------------|------------------|-----|-----------------------------|-----|------| | | • | | MIN | MAX | MIN | MAX | MIN | MAX | | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | | 10. | | 10 | | 10 | | ns | | tCHS | Self-refresh, CAS low hold time after RAS high | | -50 | *************************************** | -50 | | -50 | | ns | | tCWD | Delay time, $\overline{\text{CAS}}$ low to $\overline{\text{W}}$ low (Read-write operation only) | | 18 | | 20 | | 25 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 14 | 4) | 15 | 35 | 15 | 40 | 20 | 50 | ns | | <sup>t</sup> RAL | Delay time, column-address to RAS high | | 35 | | 40 | | 45 | | ns | | tCAL | Delay time, column address to CAS high | · | 35 | | 40 | | 45 | | ns | | <sup>t</sup> RCD | Delay time, RAS low to CAS low (see Note 14) | | 20 | 52 | 20 | 60 | 25 | 75 | ns | | tRPC | Delay time, RAS high to CAS low | | 0 | | 0 | • | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | | 18 | | 20 | | 25 | | ns · | | t <sub>RWD</sub> | Delay time, RAS low to W low (Read-write operation only) | | 70 | | 80 | | 100 | | ns | | <sup>t</sup> TAA | Access time from address (test mode) | | 40 | - | 45 | | 50 | | ns | | <sup>t</sup> TCPA | Access time from column precharge (test mode) | | 45 | | 50 | | 55 | | ns | | tTRAC | Access time from RAS (test mode) | | 75 | | 85 | | 105 | | ns | | | Refresh time interval | '46100 | | 16 | | 16 | | 16 | ms | | <sup>t</sup> REF | netresti time interval | '46100P | | 128 | | 128 | | 128 | ms | | tτ | Transition time | • | 2 | 50 | 2 | 50 | 2 | 50 | ns | NOTE 14: The maximum value is specified only to assure access time. Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing Figure 4. Write Cycle Timing NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 5. Read-Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. Access time is topa or taa dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to CAS or W, whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycle as long as read and read-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Write Cycle Timing **ADVANCE INFORMATION** NOTE A: A10 is a don't care. Figure 9. RAS-Only Refresh Timing NOTE A: A10 is a don't care. ADVANCE INFORMATION Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 11. Self Refresh Cycle Timing SMHS461-DECEMBER 1992 Figure 12. Hidden Refresh Cycle (Read) Figure 13. Hidden Refresh Cycle (Write) Timing Figure 14. Test Mode Entry Cycle device symbolization DJ PACKAGE† COP VIEW SMHS464-JANUARY 1993 SD PACKAGET TOD VIEW - Organization . . . 1 048 576 × 4 - Single 3.3-V Power Supply (±0.3-V Tolerance) - Low Power Dissipation (TMS46400P) - 200 µA CMOS Standby - 200 µA Self-Refresh - 300 µA Extended Refresh Battery Backup - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ | |---------------|--------|--------|--------|----------| | | TIME | TIME | TIME | OR WRITE | | | (trac) | (tCAC) | (taa) | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) . | | TMS46400/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | | TMS46400/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | | TMS46400/P-10 | 100 ns | 25 ns | 50 ns | 180 ns | - Enhanced Page Mode Operation for Faster Memory Access - Higher Data Bandwidth Than Conventional Page-Mode Parts - Random Single-Bit Access Within a Row With a Column Address - CAS-Before-RAS Refresh - Long Refresh Period . . . - 1024-Cycle Refresh in 16 ms - 128 ms for Extended-Refresh Version (TMS46400P) - 3-State Unlatched Output - Texas Instruments EPIC<sup>™</sup> CMOS Process - All Inputs/Outputs and Clocks are TTL Compatible - High-Reliability Plastic 300-Mil 20/26-Lead Surface Mount (SOJ) Package, 20-Pin Zig-Zag In-line (ZIP) Package, 20/26-Lead Thin Small Outline Package, and Reverse Thin Small Outline Package - Operating Free-Air Temperature Range 0°C to 70°C | | (IOP VI | EVV) | (109 | VIEW) | | | | | |--------------------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|--| | DQ1 CDQ2 CAS | 1 2 3 4 5 5 9 10 11 12 13 | 26 Vss<br>25 DQ4<br>24 DQ3<br>23 CAS<br>22 OE<br>18 A8<br>17 A7<br>16 A6<br>15 A5<br>14 A4 | OE 1 1 DQ3 3 3 Vss 5 5 DQ2 7 7 RAS 9 40 11 A2 13 Vcc 15 15 A5 17 A7 19 | 2 CAS 4 DQ4 6 DQ1 8 W 10 A9 12 A1 14 A3 16 A4 18 A6 20 A8 | | | | | | DGA PACKAGE† (TOP VIEW) | | | DGB PACKAGE†<br>(TOP VIEW) | | | | | | | DQ1 C<br>DQ2 C<br>W C<br>RAS C<br>A9 C | 1 <sup>O</sup><br>2<br>3<br>4<br>5 | 26 V <sub>SS</sub><br>25 DQ4<br>24 DQ3<br>23 CAS<br>22 OE | V <sub>SS</sub> | 1 DQ1 2 DQ2 3 W 4 RAS 5 A9 | | | | | | A0 | 9<br>10<br>11<br>12<br>13 | 18 A8<br>17 A7<br>16 A6<br>15 A5<br>14 A4 | A8 | 9 A0<br>10 A1<br>11 A2<br>12 A3<br>13 V <sub>CC</sub> | | | | | | | + | | | | | | | | †The packages shown are for pinout reference only. | PIN | NOMENCLATURE | | | | | | |--------------------------|-----------------------|--|--|--|--|--| | A0-A9 | Address Inputs | | | | | | | CAS | Column-Address Strobe | | | | | | | DQ1-DQ4 Data In/Data Out | | | | | | | | ŌĒ | Output Enable | | | | | | | RAS | Row Address Strobe | | | | | | | W | Write Enable | | | | | | | Vcc | 3.3-V Supply | | | | | | | V <sub>SS</sub> | Ground | | | | | | #### description The TMS46400 series are high-speed, low-voltage 4 194 304-bit dynamic random-access memories, organized as 1 048 576 words of one bit each. The TMS46400P series are high-speed, self-refresh and extended-refresh, low-voltage 4 194 304-bit dynamic random-access memories, organized as 1 048 576 words of four bits each. Both series employ state-of-the-art EPIC<sup>™</sup> (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum RAS access times of 70 ns, 80 ns, and 100 ns. Maximum power dissipation is as low as 180 mW operating, 0.72 mW standby, and 1.1 mW battery backup for an 80-ns device. EPIC is a trademark of Texas Instruments Incorporated. SMHS464-JANUARY 1993 All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS46400 and TMS46400P are offered in a 300-mil 20/26-lead plastic surface mount SOJ package (DJ suffix), a 20-pin zig-zag in-line package (SD suffix), a 20/26-lead plastic small outline package (DGA suffix), and a 20/26-lead plastic small outline package, reverse form (DGB suffix). All packages are characterized for operation from 0°C to 70°C. ## operation #### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page cycle time used. With minimum CAS page cycle time, all 1024 columns specified by column addresses A0 through A9 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the TMS46400 to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as the column address is valid rather than when $\overline{CAS}$ transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{CAS}$ low), if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time $\overline{CAS}$ goes high, access time for the next cycle is determined by the later occurrence of $t_{CAC}$ or $t_{CPA}$ (access time from rising edge of $\overline{CAS}$ ). #### address (A0 through A9) Twenty address bits are required to decode 1 of 1 048 576 storage cell locations. Ten row-address bits are set up on inputs A0 through A9 and latched onto the chip by the row-address strobe (RAS). The ten column-address bits are set up on pins A0 through A9 and latched onto the chip by the column-address strobe (CAS). All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. #### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. #### data in/out (DQ1-DQ4) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{CAS}$ and $\overline{OE}$ are brought low. In a read cycle the output becomes valid after all access times are satisfied. The output remains valid while $\overline{CAS}$ and $\overline{OE}$ are low. $\overline{CAS}$ or $\overline{OE}$ going high returns it to a high-impedance state. This is accomplished by bringing $\overline{OE}$ high prior to applying data, thus satisfying $t_{OED}$ . # output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{CAS}$ to be brought low for the output buffers to go into the low-impedance state. They will remain in the low-impedance state until either $\overline{OE}$ or $\overline{CAS}$ is brought high. #### refresh A refresh operation must be performed at least once every 16 ms (128 ms for TMS46400P) to retain data. This can be achieved by strobing each of the 1024 rows (A0-A9). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{RAS}$ -only operation can be used by holding $\overline{CAS}$ at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{RAS}$ -only refresh. Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{CAS}$ at $V_{IL}$ after a read operation and cycling $\overline{RAS}$ after a specified precharge period, similar to a $\overline{RAS}$ -only refresh cycle. The external address is ignored during the hidden refresh cycles. #### CAS-before-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ [see parameter $t_{\text{CSR}}$ ] and holding it low after $\overline{\text{RAS}}$ falls (see parameter $t_{\text{CHR}}$ ). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . The external address is ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 300 $\mu$ A refresh current is available on the TMS46400P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s, while holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} - 0.2 \text{ V}$ ). #### self refresh The self-refresh mode is entered by dropping $\overline{\text{CAS}}$ low prior to $\overline{\text{RAS}}$ going low. Then $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ are brought high to satisfy t<sub>CHS</sub>. Upon exiting the self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. This will ensure the DRAM is fully refreshed. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. #### test mode A Design For Test (DFT) mode is incorporated in the TMS46400 and TMS46400P. A $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ cycle with $\overline{\text{W}}$ low (WCBR) cycle is used to enter test mode. In the test mode, data is written into and read from eight sections of the array in parallel. All data is written into the array through DQ1. Data is compared upon reading and if all bits are equal, all DQ pins will go high. If any one bit is different, a DQ pin will go low. Any combination of read, write, read-write, or page-mode can be used in the test mode. The test mode function reduces test times by enabling the 1-megabit × 4 DRAM to be tested as if it were a 512K DRAM where column address 0 is not used. A $\overline{\text{RAS}}$ -only or CBR refresh cycle is used to exit the DFT mode. # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown are for the 20/26 pin SOJ package (DJ suffix). # functional block diagram # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Voltage range on any pin (see Note 1) | - 0.5 V to 4.6 V | |---------------------------------------|------------------| | Voltage range on V <sub>CC</sub> | - 0.5 V to 4.6 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | | | Storage temperature range | – 55°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|------|-----|-----------------------|------| | Vcc | Supply voltage | 3.0 | 3.3 | 3.6 | ٧ | | VIH | High-level input voltage | 2.0 | | V <sub>CC</sub> + 0.3 | ٧ | | VIL | Low-level input voltage (see Note 2) | -0.3 | | 0.8 | ٧ | | TA | Operating free-air temperature | . 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST | c | TMS4646 | | TMS46400-80<br>TMS46400P-80 | | TMS4640<br>TMS4640 | | UNIT | |--------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------|------|-----------------------------|------|----------------------|------|------| | | | CONDITION | <b>.</b> | MIN | MAX | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | I <sub>OH</sub> = -2 mA | | 2.4 | | 2.4 | | 2.4 | | > | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | | 0.4 | | 0.4 | ٧ | | Vон | Option | ΙΟΗ = – 100 μΑ | OH = - 100 μA | | | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> -0.2 | | V | | VoL | Option | I <sub>OL</sub> = 100 μA | | | 0.2 | | 0.2 | | 0.2 | · - | | l <sub>l</sub> | Input current (leakage) | V <sub>I</sub> = 0 to 3.9 V, V <sub>CC</sub> = 3.6 V,<br>All other pins = 0 to V <sub>CC</sub> | | | ± 10 | - | ± 10 | | ± 10 | μА | | Ю | Output current (leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>V <sub>CC</sub> = 3.6 V, CAS hi | /O = 0 to V <sub>CC</sub> ,<br>/CC = 3.6 V, CAS high | | ± 10 | | ± 10 | | ± 10 | μА | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 3.6 V | | | 70 | | 60 | | 50 | mA | | / | Standby current | After 1 memory cycle<br>RAS and CAS high,<br>VIH = 2 V (LVTTL) | , | | 2 | | 2 | | 2 | mA | | ICC2 | | After 1 memory cycle, RAS and CAS high, | '46400 | | 500 | | 500 | | 500 | μА | | | | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V<br>(CMOS) | '46400P | | 200 | | 200 | | 200 | μÀ | | ІССЗ | Average refresh current (RAS-only or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub><br>RAS cycling,<br>CAS high (RAS-only)<br>RAS low after CAS to | ; | | 70 | | 60 | | 50 | mA | | ICC4 | Average page current (see Note 4) | tpc = minimum, Vcc<br>RAS low, CAS cyclin | | | 60 | | 50 | | 40 | mA | | lcc6 <sup>†</sup> | Self-refresh current | CAS< 0.2 V, RAS< 0<br>tRAS and tCAS > 10 | • | | 200 | | 200 | | 200 | μА | | ICC10 <sup>†</sup> | Battery backup<br>(with CBR) | $t_{RC}$ = 125 µs, $t_{RAS}$ = $V_{CC}$ – 0.2 $V$ ≤ $V_{IH}$ ≤ 0 $V$ ≤ $V_{IL}$ ≤ 0.2 $V$ , $\overline{W}$ and $\overline{OE}$ = $V_{IH}$ , Address and Data sta | 3.9 V, | | 300 | | 300 | | 300 | μА | † For TMS46400P only. SMHS464-JANUARY 1993 NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . Measured with a maximum of one address change while CAS = VIH. capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) Ħ | | PARAMETER | MIN | TYP | MAX | UNIT | |-------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | pF | | Ci(RC) | Input capacitance, strobe inputs | | | 7 | рF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | co | Output capacitance | | - | 7 | pF | NOTE 5: $V_{CC}$ equal to 3.3 V $\pm$ 0.3 V and the bias on pins under test is 0 V. switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | TMS46400-70<br>TMS46400P-70 | | TMS46400-80<br>TMS46400P-80 | | TMS46400-10<br>TMS46400P-10 | | UNIT | |------------------|-------------------------------------------------|-----------------------------|-----|-----------------------------|-----|-----------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 18 | | 20 | | 25 | ns | | tCPA | Access time from column precharge | | 40 | | 45 | | 50 | ns | | †RAC | Access time from RAS low | | 70 | | 80 | | 100 | ns | | <sup>t</sup> OEA | Access time from OE low | | 18 | | 20 | | 25 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 18 | 0 | 20 | 0 - | 25 | ns | | tOEZ | Output disable time after OE high (see Note 6) | 0 | 18 | 0 | 20 | 0 | 25 | ns | NOTE 6: toff and tofz are specified when the output is no longer driven. SMHS464-JANUARY 1993 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | TMS46400-70<br>TMS46400P-70 | | TMS46400-80<br>TMS46400P-80 | | TMS46400-10<br>TMS46400P-10 | | UNIT | |-------------------|------------------------------------------------------------------------------|-----------------------------|---------|-----------------------------|-----------------------------------------|-----------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> RC | Random read or write cycle (see Note 7) | 130 | | 150 | | 180 | | ns | | <sup>t</sup> RWC | Read-write cycle time | 181 | | 205 | | 245 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 45 | | 50 | | 55 | | ns | | <sup>t</sup> PRWC | Page-mode read-write cycle time | 96 | | 105 | | 120 | | ns | | trasp | Page-mode pulse duration, RAS low (see Note 9) | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | <sup>t</sup> RAS | Non-page-mode pulse duration, RAS low (see Note 9) | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | t <sub>RASS</sub> | Self-refresh, RAS low time | | 100 | | 100 | | 100 | μs | | t <sub>CAS</sub> | Pulse duration, CAS low (see Note 10) | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | t <sub>CP</sub> | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 50 | | 60 | | 70 | | ns | | tRPS | RAS precharge after self-refresh | 130 | | 150 | | 180 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 20 | | ns | | t <sub>ASC</sub> | Column-address setup time before CAS low | 0 | | 0 | ···· | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | **** | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 18 | | 20 | | 25 | - | ns | | t <sub>RWL</sub> | W low setup time before RAS high | 18 | | 20 | | 25 | | ns | | twcs | W low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | ns | | twsr | W high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | twrs | W low setup time (test mode only) | 10 | | . 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 15 | | 15 | | 20 | | ns | | t <sub>DHR</sub> | Data hold time after RAS low (see Note 12) | 55 | | 60 | - | 75 | | ns | | <sup>t</sup> DH | Data hold time (see Note 11) | 15 | | 15 | | 20 | | ns | | t <sub>AR</sub> | Column-address hold time after RAS low (see Note 12) | 55 | | 60 | | 75 | | ns | | t <sub>RAH</sub> | Row-address hold time after RAS low | 10 | | 10 | | 15 | - | ns | | t <sub>RCH</sub> | Read hold time after CAS high (see Note 13) | 0 | 1 | 0 | | 0 | | ns | | t <sub>RRH</sub> | Read hold time after RAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | twcH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 20 | 7 | ns | | twcr | Write hold time after RAS low (see Note 12) | 55 | | 60 | | 75 | | ns | | tWHR | W high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | twTH | W low hold time (test mode only) | 10 | | 10 | | 10 | | ns | | tawd | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 63 | | 70 | | 80 | | ns | | t <sub>CHR</sub> | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 15 | | 20 | | 20 | | ns | Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To assure tpc min, tasc should be greater than or equal to tcp. - 9. In a read-write cycle, tRWD and tRWL must be observed. - 10. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. 11. Referenced to the later of CAS or W in write operations. - 12. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. - 13. Either tRRH or tRCH must be satisfied for a read cycle. # ADVANCE INFORMATION # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | | TMS46400-70<br>TMS46400P-70 | | TMS46400-80<br>TMS46400P-80 | | TMS46400-10<br>TMS46400P-10 | | UNIT | |------------------|----------------------------------------------------------|-----------|-----------------------------|-----|-----------------------------|-----|-----------------------------|-----|------| | | · · · · · · · · · · · · · · · · · · · | | MIN | MAX | MIN | MAX | MIN | MAX | | | tCRP | Delay time, CAS high to RAS low | | 0 | | 0 | | 0 | | ns | | tCSH | Delay time, RAS low to CAS high | | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refr | esh only) | 10 | | 10 | | 10 | | ns | | tCHS | CAS low hold time after RAS high (self-refresh) | | - 50 | | - 50 | | 50 | | ns | | tCWD | Delay time, CAS low to W low (Read-write operation on | ly) | 46 | | 50 | | 60 | | ns | | <sup>t</sup> OEH | OE command hold time | | 18 | | 20 | | 25 | | ns | | <sup>t</sup> OED | OE to data delay | | 18 | | 20 | | 25 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 14) | | 15 | 35 | 15 | 40 | 20 | 50 | ns | | tRAL | Delay time, column-address to RAS high | | 35 | | 40 | | 45 | | ns | | <sup>t</sup> CAL | Delay time, column address to CAS high | | 35 | | 40 | | 45 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 14) | | 20 | 52 | 20 | 60 | 25 | 75 | ns | | tRPC | Delay time, RAS high to CAS low | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | | 18 | | 20 | | 25 | | ns | | tRWD | Delay time, RAS low to W low (Read-write operation only) | | 98 | | 110 | | 135 | | ns | | t <sub>TAA</sub> | Access time from address (test mode) | | - 40 | | 45 | | 50 | | ns | | †TCPA | Access time from column precharge (test mode) | | 45 | | 50 | | 55 | | ns | | †TRAC | Access time from RAS (test mode) | | 75 | | 85 | | 105 | | ns | | <sup>t</sup> REF | Refresh time interval | '46400 | | 16 | | 16 | | 16 | ms | | | | '46400P | | 128 | | 128 | | 128 | ms | | tΤ | Transition time | | 2 | 50 | 2 | 50 | 2 | 50 | ns | NOTE 14: The maximum value is specified only to assure access time. (a) Load Circuit #### PARAMETER MEASUREMENT INFORMATION Figure 1. Load Circuits for Timing Parameters (b) Alternate Load Circuit NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing ADVANCE INFORMATION Figure 3. Early Write Cycle Timing Figure 4. Write Cycle Timing **ADVANCE INFORMATION** NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 5. Read-Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to $\overline{\text{CAS}}$ or $\overline{\text{W}}$ , whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycle as long as read and read-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Write Cycle Timing ADVANCE INFORMATION Figure 9. RAS-Only Refresh Timing Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing VIL # PARAMETER MEASUREMENT INFORMATION **t**RPS **tRASS** $V_{IH}$ RAS $v_{iL}$ tCHS **tRPC** $V_{IH}$ CAS $V_{IL}$ twsR twhr $V_{IH}$ VIL $v_{iH}$ DQ1-DQ4 Figure 11. Self Refresh Cycle Timing Figure 12. Hidden Refresh Cycle (Read) Timing Figure 13. Hidden Refresh Cycle (Write) Timing Figure 14. Test Mode Entry Cycle #### device symbolization #### TMS44800, TMS44800P 524 288-WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 This data sheet is applicable to all TMS44800/Ps symbolized with Revision"B" and subsequent revisions as described on page 22. - Organization . . . 524 288 × 8 - Single 5-V Power Supply (±10% Tolerance) - Performance Ranges: | · | ACCESS<br>TIME<br>(trac)<br>(MAX) | ACCESS<br>TIME<br>(tCAC)<br>(MAX) | | S READ<br>OR WRITE<br>CYCLE<br>(MIN) | |-------------|-----------------------------------|-----------------------------------|-------|--------------------------------------| | '44800/P-60 | 60 ns | 15 ns | 30 ns | 110 ns | | '44800/P-70 | 70 ns | 20 ns | 35 ns | 130 ns | | '44800/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | | '44800/P-10 | 100 ns | 25 ns | 45 ns | 180 ns | - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period . . . 1024-Cycle Refresh in 16 ms (Max) 128 ms for Low Power With Self-Refresh Version (TMS44800P) - 3-State Unlatched Output - Low Power Dissipation - Texas Instruments EPIC<sup>™</sup> CMOS Process - All Inputs/Outputs and Clocks are TTL Compatible - High-Reliability Plastic 28-Lead 400-Mil-Wide Surface Mount (SOJ) Package, and 28-Lead Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range 0°C to 70°C - Low-Power With Self-Refresh Version #### DZ AND DGC PACKAGES† (TOP VIEW) | v <sub>cc</sub> □ | 10 | 28 V <sub>SS</sub> | |-------------------|----|--------------------| | DQ0 [ | 2 | 27 🗍 DQ7 | | DQ1 [ | 3 | 26 DQ6 | | DQ2 | 4 | 25 DQ5 | | DQ3 [ | 5 | 24 DQ4 | | DQ4 | 6 | 23 CAS | | $\overline{W}$ | 7 | 22 OE | | RAS [ | 8 | 21 NC | | A9 [ | 9 | 20 A8 | | A0 [ | 10 | 19 A7 | | A1 [ | 11 | 18 A6 | | A2 [ | 12 | 17 A5 | | A3 🗌 | 13 | 16 A4 | | Vcc ☐ | 14 | 15 VSS | † The package shown is for pinout reference only. | PIN NOMENCLATURE | | | | | | | | | |------------------|------------------------|--|--|--|--|--|--|--| | A0A9 | Address Inputs | | | | | | | | | CAS | Column-Address Strobe | | | | | | | | | DQ0-DQ7 | Data In/Data Out | | | | | | | | | NC | No Internal Connection | | | | | | | | | ŌĒ | Output Enable | | | | | | | | | RAS | Row-Address Strobe | | | | | | | | | l ₩ | Write Enable | | | | | | | | | Vcc | 5-V Supply | | | | | | | | | Vss | Ground | | | | | | | | #### description The TMS44800 series are high-speed 4 194 304-bit dynamic random-access memories, organized as 524 288 words of eight bits each. The TMS44800P series are high-speed, low-power with self-refresh, 4 194 304-bit dynamic random-access memories, organized as 524 288 words of eight bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum RAS access times of 60 ns, 70 ns, 80 ns, and 100 ns. Maximum power dissipation is as low as 495 mW operating and 11 mW standby on 100-ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. #### TMS44800, TMS44800P 524 288-WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 The TMS44800 and TMS44800P series are offered in a 400-mil 28-lead plastic surface mount SOJ package (DZ suffix) and a 28-lead plastic surface mount TSOP package (DGC suffix). These packages are characterized for operation from 0°C to 70°C. #### operation #### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum $\overline{RAS}$ low time and the $\overline{CAS}$ page cycle time used. With minimum $\overline{CAS}$ page cycle time, all 512 columns specified by column addresses A0 through A8 can be accessed without intervening $\overline{RAS}$ cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the TMS44800 and TMS44800P to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as the column address is valid rather than when $\overline{CAS}$ transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after t<sub>CAC</sub> max (access time from $\overline{CAS}$ low), if t<sub>AA</sub> max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time $\overline{CAS}$ goes high, access time for the next cycle is determined by the later occurrence of t<sub>CAC</sub> or t<sub>CPA</sub> (access time from rising edge of $\overline{CAS}$ ). #### address (A0-A9) Nineteen address bits are required to decode 1 of 524 288 storage cell locations. Ten row-address bits are set up on inputs A0 through A9 and latched onto the chip by the row-address strobe ( $\overline{RAS}$ ). The nine column-address bits are set up on pins A0 through A8 and latched onto the chip by the column-address strobe ( $\overline{CAS}$ ). All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. #### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. #### data in/out (DQ0-DQ7) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{CAS}$ and $\overline{OE}$ are brought low. In a read cycle the output becomes valid after all access times are satisfied. The output remains valid while $\overline{CAS}$ and $\overline{OE}$ are low. $\overline{CAS}$ or $\overline{OE}$ going high returns it to a high-impedance state. #### output enable (OE) $\overline{\text{OE}}$ controls the impedance of the output buffers. When $\overline{\text{OE}}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{\text{OE}}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ to be brought low for the output buffers to go into the low-impedance state. They will remain in the low-impedance state until either $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ is brought high. #### refresh A refresh operation must be performed at least once every 16 ms (128 ms for TMS44800P) to retain data. This can be achieved by strobing each of the1024 rows (A0–A9). A normal read or write cycle will refresh all bits in each row that is selected. A RAS-only operation can be used by holding CAS at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a RAS-only refresh. #### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. #### CAS-before-RAS refresh CAS-before-RAS (CBR) refresh is utilized by bringing CAS low earlier than RAS (see parameter t<sub>CSR</sub>) and holding it low after RAS falls (see parameter t<sub>CHR</sub>). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 300 $\mu$ A refresh current is available on the TMS44800P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels must be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} = 0.2 \text{ V}$ ). #### self refresh (TMS44800P) The self refresh mode is entered by dropping $\overline{CAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{CAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy $t_{CHS}$ . #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power-up to the full $V_{CC}$ level. #### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | | |----------------------------------------------|---------------| | Supply voltage range on V <sub>CC</sub> | – 1 V to 7 V | | Short circuit output current | | | Power dissipation | 1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | 55°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | ٧ <sub>IL</sub> | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. #### TMS44800, TMS44800P 524 288-WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | P | ARAMETER | TEST CONDITIO | NS . | '44800-<br>'44800F | | '44800-<br>'44800F | | '44800-<br>'44800F | | '44800-10<br>'44800P-10 | | UNIT | |--------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|------|--------------------|------|--------------------|------|-------------------------|------|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | I <sub>OH</sub> = – 5 mA | | 2.4 | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ٧ | | lı . | Input current<br>(leakage) | $V_{CC} = 5.5 \text{ V}, V_{I} = 0 \text{ to}$<br>All other pins = 0 to $V_{C}$ | | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | lo | Output current (leakage) | $\frac{V_{CC}}{CAS}$ high | o VCC, | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | lCC1 <sup>†</sup> | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum | cycle | | 120 | | 110 | | 100 | | 90 | mA | | | | V <sub>IH</sub> = 2.4 V (TTL),<br>After 1 memory cycle,<br>RAS and CAS high | | | 2 | | 2 | | 2 | | 2 | mA | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V<br>(CMOS), After 1 | '44800 | | 1 | | 1 | | 1 | | 1 | mA | | | | memory cycle, RAS and CAS high | '44800P | | 200 | | 200 | | 200 | | 200 | μΑ | | ICC3 | Average refresh current (RAS-only or CBR) (see Note 3) | VCC = 5.5 V, Minimum<br>RAS cycling, CAS high<br>(RAS-only); RAS low<br>after CAS low (CBR) | | | 120 | | 110 | | 100 | | 90 | mA | | ¹CC4 <sup>†</sup> | Average page current (see Note 4) | VCC = 5.5 V, tpC = minimum,<br>RAS low, CAS cycling | | | 120 | | 110 | | 100 | | 90 | mA | | lCC5 <sup>‡</sup> | Battery backup<br>operating current<br>(equivalent refresh<br>time is 128 ms),<br>CBR only | $t_{RC}$ = 125 $\mu$ s, $t_{RAS}$ $\leq$ $V_{CC}$ – 0.2 $V$ $\leq$ $V_{ H}$ $\leq$ 6 0 $V$ $\leq$ $V_{ L}$ $\leq$ 0.2 $V$ , $\overline{W}$ and $\overline{OE}$ = $V_{ H}$ , Address and Data state | .5 V, | | 300 | | 300 | | 300 | | 300 | μΑ | | lCC6 <sup>†‡</sup> | Self refresh<br>current | CAS ≤ 0.2 V, RAS < 0.<br>Measured after t <sub>RASS</sub> | | | 200 | | 200 | | 200 | | 200 | μА | <sup>†</sup> Measured with outputs open. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . For TMS44800P only. <sup>4.</sup> Measured with a maximum of one address change while $\overline{\text{CAS}} = V_{\text{IH}}$ . # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | Со | Output capacitance | | | 7 | pF | NOTE 5: $V_{CC}$ equal to $5 V \pm 0.5 V$ and the bias on pins under test is 0 V. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | - | PARAMETER | | '44800-60<br>'44800P-60 | | '44800-70<br>'44800P-70 | | '44800-80<br>'44800P-80 | | '44800-10<br>'44800P-10 | | |------|-------------------------------------------------|-----|-------------------------|-----|-------------------------|-----|-------------------------|-----|-------------------------|----| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 15 | | 20 | | 20 | | 25 | ns | | tCPA | Access time from column precharge | Ţ | 35 | | 40 | | 45 | | 50 | ns | | tRAC | Access time from RAS low | Ī | 60 | | 70 | | 80 | | 100 | ns | | tOEA | Access time from OE low | | 15 | | 20 | | 20 | | 25 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 20 | 0 | 20 | 0 | 25 | ns | | tOEZ | Output disable time after OE high (see Note 6) | 0 | .15 | 0 | 20 | 0 | 20 | 0 | 25 | ns | NOTE 6: toff and toez are specified when the output is no longer driven. #### TMS44800, TMS44800P 524 288-WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | 1 | | '44800<br>'44800 | | '44800<br>'44800 | | '44800-10<br>'44800P-10 | | UNIT | |------------------|--------------------------------------------------------------|-----|---------|------------------|---------|------------------|---------|-------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | 180 | | ns | | tRWC | Read-modify-write cycle time | 155 | | 185 | | 205 | | 245 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | 55 | | ns | | tPRWC | Page-mode read-modify-write cycle time | 85 | | 90 | | 105 | | 120 | | ns | | tRASP . | Page-mode pulse duration, RAS low (see Note 9) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | <sup>t</sup> RAS | Non-page-mode pulse duration, RAS low (see Note 9) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | tCAS | Pulse duration, CAS low (see Note 10) | 15 | 10 000 | 20 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | tWP | Write pulse duration | 15 | , | 15 | | 15 | | 20 | | ns | | tASC | Column-address setup time before $\overline{\text{CAS}}$ low | . 0 | | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | . 0 | | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 15 | | 20 | | 20 | | 25 | | ns | | tRWL | W low setup time before RAS high | 15 | | 20 | | 20 | | 25 | | ns | | twcs | W low setup time before CAS low (Early write operation only) | 0 | - | 0 | | 0 | | 0 | | ns | Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. 8. To assure tpc min, tasc should be greater than or equal to tcp. 9. In a read-modify-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>RAS</sub>). 10. In a read-modify-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (t<sub>CAS</sub>). 11. Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) | | | '44800<br>'44800 | | '44800<br>'44800 | | '44800-80<br>'44800P-80 | | '44800-10<br>'44800P-10 | | UNIT | |------------------|------------------------------------------------------------------------|------------------|-------------|------------------|-----|-------------------------|-----|-------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | ١. | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | ·· <u> </u> | 15 | | 15 | | 20 | | ns | | <sup>t</sup> DHR | Data hold time after RAS low (see Note 12) | 30 | | 35 | | 35 | | 45 | | ns | | <sup>t</sup> DH | Data hold time (see Note 11) | 10 | | 15 | | 15 | | 20 | | ns | | t <sub>AR</sub> | Column-address hold time after RAS low (see Note 12) | 30 | | 35 | | 35 | | 45 | | ns | | tRAH | Row-address hold time after RAS low * | 10 | | 10 | | 10 | | 15 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 13) | 0 | | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 13) | 0 | | 0 | | 0 | | 0 | | ns | | tWCH | Write hold time after CAS low (Early write operation only) | 10 | | 15 | | 15 | | . 20 | | ns | | tWCR | Write hold time after RAS low (see Note 12) | 30 | | 35 | | 35 | | 45 | | ns | | tAWD | Delay time, column address to W low (Read-modify-write operation only) | 55 | | 65 | | 70 | | 80 | | ns | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 15 | | · 15 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | 0 | | ns | | tcsH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low (Read-modify-write operation only) | 40 | | 50 | | 50 | | 60 | | ns | | <sup>t</sup> OEH | OE command hold time | 15 | | 20 | | 20 | | 25 | | ns | | tOED | OE to data delay | 15 | | 20 | | 20 | | 25 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | 10 | | 10 | • | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 14) | 15 | 30 | 15 | 35 | - 15 | 40 | 20 | 50 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | 45 | | ns | | tCAL | Delay time, column address to CAS high | 30 | | 35 | | 40 | | 45 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 14) | 20 | 45 | 20 | 50 | 20 | 60 | 25 | 75 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 20 | | 20 | | 25 | | ns | | tRWD | Delay time, RAS low to W low (Read-modify-write operation only) | 85 | | 100 | | 110 | | 135 | | ns | NOTES: 11. Referenced to the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ in write operations. 12. The minimum value is measured when $t_{RCD}$ is set to $t_{RCD}$ min as a reference. 13. Either t<sub>RRH</sub> or T<sub>RCH</sub> must be satisfied for a read cycle. 14. The maximum value is specified only to assure access time. timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '44800-60<br>'44800P-60 | | '44800-70<br>'44800P-70 | | '44800-80<br>'44800P-80 | | '44800-10<br>'44800P-10 | | UNIT | | |-------|---------------------------------------------------|-------------------------|-----|-------------------------|-----|-------------------------|-----|-------------------------|-----|------|--| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | ı | | | tCPR | CAS precharge before self refresh | 0 | | 0 | | 0 | | 0 | | ns | | | tRAS | RAS precharge after self refresh | 110 | | 130 | | 150 | | 180 | | ns | | | tRASS | Self refresh entry from RAS low | 100 | | 100 | | 100 | | 100 | | μs | | | tCHS | CAS low hold time after RAS high | - 50 | | - 50 | | - 50 | | - 50 | | ns | | | tREF | Refresh time interval (TMS44800 only) | | 16 | | 16 | | 16 | | 16 | ms | | | tREF | Refresh time interval, Low power (TMS44800P only) | | 128 | | 128 | | 128 | | 128 | ms | | | tΤ | Transition time | 2 | 50 | 2 | 50 | 2 | 50 | 2 | 50 | ns | | Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing NOTE A: Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. Figure 4. Write Cycle Timing #### PARAMETER MEASUREMENT INFORMATION NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle Timing #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. - B. Access time is tCPA or tAA dependent. - C. A write cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to $\overline{\text{CAS}}$ or $\overline{\text{W}}$ , whichever occurs last. B. A read cycle or a read-modify-write cycle can be intermixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing Figure 9. RAS-Only Refresh Timing Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 11. Hidden Refresh Cycle Figure 12. Self Refresh Timing # TMS44800, TMS44800P 524 288-WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 #### device symbolization SMHS166A-SEPTEMBER 1991-REVISED DECEMBER 1992 This data sheet is applicable to all TMS44165/Ps symbolized with Revision "B" and subsequent revisions as described on page 22. - Organization . . . 262 144 × 16 - Single 5-V Supply (±10% Tolerance) - Performance Ranges: | | ACCESS<br>TIME<br>tRAC<br>MAX | ACCESS<br>TIME<br>tCAC<br>MAX | ACCESS<br>TIME<br>tAA<br>MAX | READ OR<br>WRITE<br>CYCLE<br>MIN | |-------------|-------------------------------|-------------------------------|------------------------------|----------------------------------| | '44165/P-70 | 70 ns | 20 ns | 35 ns | 130 ns | | '44165/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | | '44165/P-10 | 100 ns | 25 ns | 45 ns | 180 ns | - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period 1024-Cycle Refresh in 16 ms (Max) 128 ms for Low Power With Self-Refresh Version (TMS44165P) - High-Impedance Unlatched Output - Lower Power Dissipation - Texas Instruments EPIC<sup>™</sup> CMOS Process - All Inputs, Outputs and Clocks are TTL Compatible - High-Reliability Plastic 40-Lead 400-Mil-Wide Surface Mount (SOJ) Package, and 40/44-Lead Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range 0°C to 70°C - Self-Refresh With Low-Power - Upper and Lower Byte Control During Write Operations | | | | GE PACKAG<br>(TOP VIEW) | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCC 1 1 DQ0 1 2 DQ1 1 3 DQ2 1 4 DQ3 1 5 VCC 1 6 DQ4 1 7 DQ5 1 8 DQ6 1 9 DQ7 1 10 NC 1 11 LW 1 12 UW 1 13 RAS 1 14 NC 1 15 A0 1 16 A1 1 17 A2 1 18 A3 1 19 VCC 1 20 | 40] Vss<br>39] DQ15<br>38] DQ14<br>37] DQ13<br>36] DQ12<br>35] Vss<br>34] DQ10<br>32] DQ9<br>31] DQ8<br>30] NC<br>29] NC<br>29] NC<br>28] CAS<br>27] OE<br>26] AS<br>25] A7<br>24] A6<br>23] A5<br>22] A4<br>21] Vss | VCC I<br>DQ0 0<br>DQ1 0<br>DQ2 0<br>DQ3 0<br>VCC 0<br>DQ4 0<br>DQ5 0<br>DQ7 0<br>NC 0<br>UW 0<br>RAS 0<br>A0 0<br>A1 0<br>A2 0<br>A3 0 | 1 44 2 43 3 42 4 41 5 40 6 39 7 38 8 37 9 36 10 35 13 32 14 31 15 30 16 29 17 28 18 27 19 26 20 25 | VSS<br>DQ15<br>DQ13<br>DQ13<br>DQ13<br>DQ10<br>DQ10<br>DQ9<br>DQ8<br>DQ8<br>DQ8<br>DQ8<br>DQ8<br>DQ8<br>DQ8<br>DQ8<br>DQ8<br>DQ9<br>DQ8<br>DQ9<br>DQ8<br>DQ9<br>DQ8<br>DQ9<br>DQ1<br>DQ9<br>DQ1<br>DQ1<br>DQ1<br>DQ1<br>DQ1<br>DQ1<br>DQ1<br>DQ1<br>DQ1<br>DQ1 | | | | | | Γ | † Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | | | | |------------------|------------------------|--|--|--|--|--| | A0A8 | Address Inputs | | | | | | | CAS | Column-Address Strobe | | | | | | | DQ0-DQ15 | Data In/Data Out | | | | | | | ŌĒ | Output Enable | | | | | | | LW | Lower Write Enable | | | | | | | ŪW | Upper Write Enable | | | | | | | RAS | Row-Address Strobe | | | | | | | NC | No Internal Connection | | | | | | | Vcc | 5-V Supply | | | | | | | Vss | Ground | | | | | | #### description The TMS44165 series are high-speed, 4 194 304-bit dynamic random access memories organized as 262 144 words of sixteen bits each. The TMS44165P series are high-speed, low-power with self-refresh, 4 194 304-bit dynamic random-access memories organized as 262 144 words by sixteen bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. EPIC is a trademark of Texas Instruments Incorporated. SMHS166A-SEPTEMBER 1991-REVISED DECEMBER 1992 These devices feature maximum $\overline{RAS}$ access times of 70 ns, 80 ns, and 100 ns. Maximum power dissipation is as low as 522 mW operating and 11 mW standby on 100 ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS44165 and TMS44165P are each offered in a 40-lead plastic surface mount SOJ (DZ suffix) package, and a 40/44-lead plastic surface mount TSOP (DGE suffix). These packages are characterized for operation from 0°C to 70°C. #### operation #### enhanced page mode Page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page-mode cycle time used. With minimum CAS page cycle time, all 512 columns specified by column addresses A0 through A8 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in these devices are activated on the falling edge of $\overline{\text{RAS}}$ . The buffers act as transparent or flow-through latches while $\overline{\text{CAS}}$ is high. The falling edge of $\overline{\text{CAS}}$ latches the column addresses. This feature allows the TMS44165 and TMS44165P to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as column address is valid rather than when $\overline{\text{CAS}}$ transitions low. This performance improvement is referred to as enhanced page mode. Valid column address may be presented immediately after $t_{\text{RAH}}$ (row address hold time) has been satisfied, usually well in advance of the falling edge of $\overline{\text{CAS}}$ . In this case, data is obtained after $t_{\text{CAC}}$ max (access time from $\overline{\text{CAS}}$ low) if $t_{\text{AA}}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time $\overline{\text{CAS}}$ goes high, access time for the next cycle is determined by the later occurrence of $t_{\text{CAC}}$ or $t_{\text{CPA}}$ (access time from rising edge of the last $\overline{\text{CAS}}$ ). #### address (A0-A8) Eighteen address bits are required to decode 1 of 262 144 storage cell locations. Nine row-address bits are set up on pins A0 through A8 and latched onto the chip by the row-address strobe (RAS). Then nine column-address bits are set up on pins A0 through A8 and latched onto the chip by the column-address strobe (CAS). All addresses must be stable on or before the falling edge of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. In the TMS44165 and TMS44165P, CAS is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffers. #### write enable (UW, LW) The read or write mode is selected through the upper or lower write-enable $(\overline{UW}, \overline{LW})$ input. $\overline{LW}$ controls DQ0–DQ7, and $\overline{UW}$ controls DQ8–DQ15. A logic high on the $\overline{UW}$ and $\overline{LW}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from the standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{UW}$ or $\overline{LW}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation with $\overline{OE}$ grounded. NOTE: Either $\overline{UW}$ or $\overline{LW}$ can be brought low in a given write cycle and only eight data bits will be written into. The user may bring both $\overline{UW}$ and $\overline{LW}$ low at the same time and all 16 data bits will be written into. #### data in (DQ0-DQ15) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of $\overline{CAS}$ , $\overline{UW}$ , or $\overline{LW}$ strobes data into the on-chip data latch. In an early write cycle, $\overline{UW}$ or $\overline{LW}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, $\overline{CAS}$ will already be low, thus the data will be strobed in by $\overline{UW}$ or $\overline{LW}$ with setup SMHS166A-SEPTEMBER 1991-REVISED DECEMBER 1992 and hold times referenced to this signal. In a delayed write or read-modify-write cycle, $\overline{OE}$ must be high to bring the output buffers to high-impedance prior to impressing data on the I/O lines. The $\overline{LW}$ pin controls DQ0–DQ7. The $\overline{UW}$ pin controls DQ8–DQ15. #### data out (DQ0-DQ15) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{\text{CAS}}$ and $\overline{\text{OE}}$ are brought low. In a read cycle the output becomes valid after the access time interval $t_{\text{CAC}}$ that begins with the negative transition of $\overline{\text{CAS}}$ as long as $t_{\text{BAC}}$ and $t_{\text{AA}}$ are satisfied. #### output enable (OE) $\overline{\text{OE}}$ controls the impedance of the output buffers. When $\overline{\text{OE}}$ is high, the buffers remain in the high-impedance state. Bringing $\overline{\text{OE}}$ low during a normal cycle activates the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ to be brought low for the output buffers to go into the low-impedance state, they remain in the low-impedance state until either $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ is brought high. #### RAS-only refresh A refresh operation must be performed at least once every eight milliseconds (64 ms for TMS44165P) to retain data. This can be achieved by strobing each of the 512 rows (A0–A8). A normal read or write cycle will refresh all bits in each row that is selected. A RAS-only operation can be used by holding CAS at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a RAS-only refresh. #### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. #### CAS-before-RAS refresh (CBR) $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $\underline{\text{t}_{\text{CSR}}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $\underline{\text{t}_{\text{CHR}}}$ ). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . The external address is ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 300 $\mu$ A refresh current is available on the TMS44165P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s while holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels must be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} - 0.2 \text{ V}$ ). #### self-refresh (TMS44165P) The self-refresh mode is entered by dropping $\overline{CAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{CAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed internally by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy to the self-refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy to the self-refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy to the self-refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy to the self-refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy to the self-refresh mode, but mode #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power-up to the full $V_{CC}$ level. SMHS166A-SEPTEMBER 1991-REVISED DECEMBER 1992 #### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown correspond to the DZ package. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | – 1 V to 7 V | |----------------------------------------------|-----------------| | Supply voltage range on V <sub>CC</sub> | – 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | – 55°C to 150°C | Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-----|--------------------------------------|---------|-----|-----|------| | Vcc | Supply voltage | <br>4.5 | 5 | 5.5 | V | | Vss | Supply voltage | | 0 | | V | | VIH | High-level input voltage | <br>2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | <br>- 1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. SMHS166A-SEPTEMBER 1991-REVISED DECEMBER 1992 ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITION | s | | '44165-70<br>'44165P-70 | | | | '44165-10<br>'44165P-10 | | UNIT | |--------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|-------------------------|------|-----|-----|-------------------------|----|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | Voн | High-level output voltage | I <sub>OH</sub> = - 5 mA | | 2.4 | | 2.4 | | 2.4 | | ٧ | | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | 0.4 | | | 0.4 | V | | | կ | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V<br>All other pins = 0 V to V <sub>CC</sub> | • | | ± 10 | ± 10 | | | ± 10 | μΑ | | | Ю | Output current (leakage) | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 0 to V <sub>CC</sub> , CAS high | | | ± 10 | ± 10 | | | ± 10 | μА | | | ICC1 <sup>†</sup> | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | | 120 | | 105 | | 95 | mA | | | ICC2 | Chandley assessed | V <sub>IH</sub> = 2.4 V (TTL)<br>After 1 memory cycle,<br>RAS and CAS high | | 2 2 | | | 2 | | | | | | | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS)<br>After 1 memory cycle,<br>RAS and CAS high | '44165 | | 1 | | 1 | | 1 | mA | | | | | | '44165P | | 200 | | 200 | | 200 | μА | | | ІССЗ | Average refresh current (RAS-only or CBR) (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum cycle<br>(RAS-only), RAS cycling,<br>CAS high (CBR only)<br>RAS low after CAS low | , | | 120 | | 105 | | 95 | mA | | | ICC4 <sup>†</sup> | Average page current (see Note 4) | VCC = 5.5 V, tpC = minimur<br>RAS low, CAS cycling | n, | | 120 | | 105 | | 95 | mA | | | ICC5‡ | Battery backup operating current (equivalent refresh time is 64 ms) (CBR only) | $t_{RC}$ = 125 $\mu$ s, $t_{RAS}$ $\leq$ 1 $\mu$ s, $V_{CC}$ $-$ 0.2 $V$ $\leq$ $V_{IH}$ $\leq$ 6.5 $V$ , $0$ $V$ $\leq$ $V_{IL}$ $\leq$ 0.2 $V$ , $\overline{UW}$ , $\overline{LW}$ a $\overline{OE}$ = $V_{IH}$ , Address and Data | | | 300 | | 300 | | 300 | μА | | | ICC6 <sup>†‡</sup> | Self refresh current | CAS < 0.2 V, RAS < 0.2 V,<br>Measured after t <sub>RASS</sub> minir | num | | 200 | | 200 | | 200 | μΑ | | <sup>†</sup> Measured with outputs open. # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-------|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | . 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | . , . | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | СО | Output capacitance | | | 7 | pF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. For TMS44165P only. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . <sup>4.</sup> Measured with a maximum of one address change while CAS = VIH. # TMS44165, TMS44165P 262 144-WORD BY 16-BIT HIGH-SPEED DYNAMIC RANDOM-ACCESS MEMORIES SMHS166A-SEPTEMBER 1991-REVISED DECEMBER 1992 #### switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | '44165-70<br>'44165P-70 | 1 | '44165-80<br>'44165P-80 | | '44165-10<br>'44165P-10 | | |------------------|-------------------------------------------------|-------------------------|-----|-------------------------|-----|-------------------------|----| | | | MIN MAX | MIN | MAX | MIN | MAX | | | tCAC | Access time from CAS low | 20 | | 20 | | 25 | ns | | taa | Access time from column address | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | 70 | | 80 | | 100 | ns | | tOEA | Access time from OE low | 20 | | 20 | | 25 | ns | | <sup>†</sup> CPA | Access time from column precharge | 40 | | 45 | | 50 | ns | | tCLZ | CAS low to output in low Z | 0 | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 20 | 0 | 20 | 0 | 25 | ns | | <sup>†</sup> OEZ | Output disable time after OE high (see Note 6) | 0 20 | 0 | 20 | 0 | 25 | ns | NOTE 6: toff and tofz are specified when the output is no longer driven. SMHS166A-SEPTEMBER 1991-REVISED DECEMBER 1992 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 7) | | | | -70<br>P-70 | '44165-80<br>'44165P-80 | | '44165-10<br>'44165P-10 | | UNIT | |------------------|------------------------------------------------------|-----|-------------|-------------------------|---------------------------------------|-------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Read cycle time (see Note 8) | 130 | | 150 | | 180 | | ns | | twc | Write cycle time | 130 | | 150 | | 180 | | ns | | tRWC | Read-modify-write cycle time | 185 | | 205 | | 245 | | ns | | tPC | Page-mode read or write cycle time (see Note 9) | 45 | | 50 | | 55 | | ns | | tPRWC | Page-mode read-modify-write cycle time | 90 | | 105 | 1 | 120 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 11) | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | †RAS | Non-page-mode pulse duration, RAS low (see Note 11) | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | tCAS | Pulse duration, CAS low (see Note 10) | 20 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 50 | | 60 | | 70 | | ns | | twp | Write pulse duration | 15 | | 15 | | 20 | | ns | | tASC | Column-address setup time before CAS low | 0 | | . 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ' ns | | tDS | Data setup time before xW low (see Note 12) | 0 | | 0 | · · · · · · · · · · · · · · · · · · · | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | xW-low setup time before CAS high | 20 | | 20 | | 25 | | ns | | tRWL | xW-low setup time before RAS high | 20 | | 20 | | 25 | | ns | | twcs | xW-low setup time before CAS low (see Note 13) | 0 | | 0 | | 0 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low (see Note 12) | 15 | | . 15 | | 20 | | ns | | tDHR | Data hold time after RAS low (see Note 15) | 35 | | 35 | | 45 | | ns | | <sup>t</sup> DH | Data hold time after CAS low (see Note 12) | 15 | | 15 | | 20 | | ns | | t <sub>AR</sub> | Column-address hold time after RAS low (see Note 15) | 35 | | 35 | | 45 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 15 | | ns | | tRCH | Read hold time after CAS high (see Note 16) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 16) | 0 | | - 0 | | 0 | | ns | NOTES: 7. Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. - 8. All cycle times assume t<sub>T</sub> = 5 ns. - 9. tpc > tcp min + tcas min + 2tr. - 10. In a read-modify-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (t<sub>CAS</sub>). - In a read-modify-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>RAS</sub>). - 12. Later of CAS or xW in write operations. - 13. Early write operation only. - 14. CAS-before-RAS refresh only. - 15. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. - 16. Either tare or tach must be satisfied for a read cycle. # ADVANCE INFORMATION ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 7) (concluded) | PARAMETER | | '44165-<br>'44165F | | '44165-80<br>'44165P-80 | | '44165-10<br>'44165P-10 | | UNIT | |------------------|-----------------------------------------------------------------|--------------------|-----|-------------------------|-----|-------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tWCH | Write hold time after CAS low (see Note 13) | 15 | | 15 | | 20 | | ns | | twcr | Write hold time after RAS low (see Note 15) | 35 | | 35 | | 45 | | ns | | tAWD | Delay time, column address to $\overline{xW}$ low (see Note 17) | 65 | | 70 | | 80 | | ns | | tCHR | Delay time, RAS low to CAS high (see Note 14) | 15 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | tCSH | Delay time, RAS low to CAS high | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, CAS low to RAS low (see Note 14) | 10 | | 10 | | 10 | | ns | | tcwD | Delay time, CAS low to xW low (see Note 17) | 50 | | 50 | | 60 | | ns | | <sup>t</sup> OEH | OE command hold time | 20 | | 20 | | 25 | | ns | | tOED | Delay time, OE high before data at DQ | 20 | | 20 | | 25 | | ns | | tROH | Delay time, OE low to RAS high | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column address (see Note 18) | 15 | 35 | 15 | 40 | 20 | 55 | ns | | tRAL | Delay time, column address to RAS high | 35 | | 40 | | 45 | | ns | | tCAL | Delay time, column address to CAS high | 35 | | , 40 | | 45 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 18) | 20 | 50 | 20 | 60 | 25 | 75 | ns | | tRPC | Delay time, RAS high to CAS low (see Note 14) | 0 | | 0 | | 0 | | ns | | trsh | Delay time, CAS low to RAS high | 20 | | 20 | | 25 | | ns | | tRWD | Delay time, RAS low to xW low (see Note 17) | 100 | | 110 | | 135 | | ns | | tCPR | CAS precharge before self refresh | 0 | | . 0 | | 0 | | ns | | tRPS | RAS precharge after self refresh | 130 | | 150 | | 180 | | ns | | tRASS | Self-refresh entry from RAS low | 100 | | 100 | | 100 | | μS | | tREF | Refresh time interval (TMS44165) | | 16 | | 16 | | 16 | ms | | tREF | Refresh time interval, low power (TMS44165P only) | | 128 | | 128 | | 128 | ms | | tchs | CAS low hold time after RAS high | - 50 | | 50 | - | - 50 | | ns | | tŢ | Transition time | 2 | 50 | 2 | 50 | 2 | 50 | ns | NOTES: 7. Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. - 13. Early write operation only. - 14. CAS-before-RAS refresh only - 15. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. - 17. Read-modify-write operation only. - 18. Maximum value specified only to assure access time. Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from high-impedance to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing <sup>†</sup> Either UW or LW may be brought low and the user can write into eight DQ locations, or UW and LW may be brought low at the same time and all 16 DQ locations will be written into. Figure 3. Early Write Cycle Timing <sup>‡</sup> All DQ pins remain in the HI-Z state for an early write cycle. <sup>†</sup> Either UW or UW may be brought low and the user can write into eight DQ locations, or UW and UW may be brought low at the same time and all 16 DQ locations will be written into. Figure 4. Write Cycle Timing $<sup>\</sup>ddagger$ All DQ pins remain in the HI-Z state while $\overline{\text{OE}}$ is high. NOTE A: Later of CAS or xW in write operations. <sup>†</sup> Either UW or W may be brought low and the user can write into eight DQ locations, or UW and W may be brought low at the same time and all 16 DQ locations will be written into. Figure 5. Read-Modify-Write Cycle Timing <sup>‡</sup> All DQ pins remain in the HI-Z state for an early write cycle. SMHS166A-SEPTEMBER 1991-REVISED DECEMBER 1992 - NOTES: A. Output may go from high impedance to an invalid data state prior to the specified access time. - B. A write cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. - C. Access time is topa or taa dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Later of CAS or xW in write operations. B. A read cycle or read-modify-write cycle can be mixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing **ADVANCE INFORMATION** NOTES: A. Output may go from high impedance to an invalid data state prior to the specified access time. - B. Access time is tCPA or tAA dependent. - C. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write cycle timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing Figure 9. RAS-Only Refresh Timing Figure 10. Hidden Refresh Cycle SMHS166A-SEPTEMBER 1991-REVISED DECEMBER 1992 NOTE A: 512 CBR cycles must be used for CBR counter test. Figure 11. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 12. Self Refresh Timing # device symbolization SMHS160B-AUGUST 1992-REVISED DECEMBER 1992 | This data sheet is applicable to all TMS45160/Ps symbolized with Revision"B" and subsequent revisions as described on | | | [ | DZ PACKAGE†<br>(TOP VIEW) | | | | DGE PACKAGE†<br>(TOP VIEW) | | | | | |-----------------------------------------------------------------------------------------------------------------------|------------|-----------|-------------------|---------------------------|---------------|----|----------|----------------------------|-------------------------|----|-----|-------------------| | page 22 | | | | | Vcc | 1 | 40 | ı V <sub>SS</sub> | Vcc | 1 | 44 | ı V <sub>SS</sub> | | Organizatio | on 262 | 2 144 × | 16 | | DQO | | | DQ15 | DQO | | | DQ15 | | Single 5-V | ±) vlaqu2 | 10% Tol | erance) | | DQ1 | 3 | 38 | DQ14 | DQ1 [ | 3 | 42 | DQ14 | | Performan | | | • | | DQ2 | | 37 | | DQ2[ | | 41 | | | 1 Ci i Ci i i i i i i | • | | ACCECC | READ OR | DQ3 | 1 | 36 | | DQ3[ | | 40 | | | | TIME | TIME | TIME | WRITE | Vcc | | | I V <sub>SS</sub> | Vcc | | | I V <sub>SS</sub> | | | tRAC | tCAC | tAA | CYCLE | DQ4[ | | | DQ11 | DQ4[ | | - 1 | DQ11 | | | MAX | MAX | MAX | MIN | DQ5 | 1 | | DQ10 | DQ5 | | 37 | | | '45160/P-70 | 70 ns | 20 ns | 35 ns | 130 ns | DQ6 | 1 | 32 | - | DQ6 | | 36 | - | | '45160/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | DQ7 [<br>NC [ | 1 | 31<br>30 | | DQ7 [ | 10 | 35 | DQ8 | | '45160/P-10 | 100 ns | 25 ns | 45 ns | 180 ns | NC | 1 | 29 | | | | | | | Enhanced | | • | ition Wi | th · | W. | 1 | 28 | | NC | 13 | 32 | NC | | CAS-Before | e-RAS Re | fresh | | | RAS | | 27 | | NC | | | LCAS | | Long Refre | sh Period | 1 | | | NC | | - 1 | A8 | $\overline{\mathbf{w}}$ | 15 | 30 | UCAS | | 512-Cycle I | Refresh ir | 1 8 ms (f | /lax) | | A0 0 | 16 | 25 | A7 | RAS | 16 | 29 | <u>oe</u> | | 64 ms Max | for Low-I | Power W | 'ith <sup>*</sup> | | A1 [ | 17 | 24 | ) A6 | NC | 17 | 28 | ) A8 | | Self-Refres | h Versior | TMS45 | 5160P) | | A2[ | 18 | 23 | | A0 t | | 27 | | | 3-State Uni | | • | , | | A3 [ | | | ) A4 | A1 ( | | | ) A6 | | o otato om | | arpar | | | Vccr | 20 | 21 | i Vee | A21 | 20 | 25 | 1 A5 | <sup>†</sup> Packages are shown for pinout reference only. | | and subsequent revisions as described on | (TOP VIEW) | (TOP VIEW) | |---|---------------------------------------------------|------------------------------------------|-----------------------------------------| | | page 22 | V = 44 40h V | Y = 1 4 4 1 1 1 1 | | • | Organization 262 144 × 16 | V <sub>CC</sub> (1 40) V<br>DQ0 (2 39) D | | | • | Single 5-V Supply (±10% Tolerance) | DQ1 d 3 38h D | | | | , | DQ2 d 4 37 d D | 7 6 | | • | Performance Ranges: | DQ3 d 5 36 D | Q12 DQ3 5 40 DQ12 | | | ACCESS ACCESS ACCESS READ OF TIME TIME TIME WRITE | V <sub>CC</sub> | SS VCC16 39 VSS | | | trac tcac taa cycle | DQ4 (17 34) D | Q11 DQ4 ( 7 38 ) DQ11 | | | MAX MAX MAX MIN | DQ5 (8 33 h D | 1 | | | '45160/P-70 70 ns 20 ns 35 ns 130 ns | DQ619 32h D | | | | '45160/P-80 80 ns 20 ns 40 ns 150 ns | DQ7 (10 31) D | | | | '45160/P-10 100 ns 25 ns 45 ns 180 ns | NC (11 30) N<br>NC (12 29) L | | | • | Enhanced Page Mode Operation With | Wd 13 28h U | | | | CAS-Before-RAS Refresh | RAS 1 14 27 0 O | | | • | Long Refresh Period | NC 115 26 1 A | - <u>-</u> 1 [ | | | 512-Cycle Refresh in 8 ms (Max) | A0 1 16 25 1 A | ·1 [ | | | 64 ms Max for Low-Power With | A1 d 17 24 D A | 6 NC 17 28 A8 | | | Self-Refresh Version (TMS45160P) | A2 (18 23) A | 5 A0 (18 27) A7 | | • | 3-State Unlatched Output | A3 (19 22 ) A | | | | • | VCC 20 21 V | | | • | Low Power Dissipation | | A3 (21 24) A4 | | • | Texas Instruments EPIC <sup>™</sup> CMOS Process | | V <sub>CC</sub> 1 22 23 V <sub>SS</sub> | | • | All Inputs, Outputs, and Clocks are TTL | † Daaliaaaa aya ahay | turn for nine of reference and | # 400-Mil-Wide Surface Mount (SOJ) Package, and 40/44-Lead Thin Small Outline Package (TSOP) High-Reliability Plastic 40-Lead - **Operating Free-Air Temperature Range** 0°C to 70°C - Low-Power With Self-Refresh Version - **Upper and Lower Byte Control During Read** and Write Operations ## description Compatible TMS45160 The series are high-speed, 4 194 304-bit dynamic random-access memories organized as 262 144 words of sixteen bits each. | <br>PIN NOMENCLATURE | | | | | | | |-----------------------------------------------------|----------------|--|--|--|--|--| | <br>DQ0-DQ1<br>LCAS<br>UCAS<br>NC<br>OE<br>RAS<br>W | Address Inputs | | | | | | | VSS | Ground | | | | | | The TMS45160P series are high-speed, low-power with self-refresh, 4 194 304-bit dynamic random-access memories organized as 262 144 words of sixteen bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. These devices feature maximum RAS access times of 70 ns, 80 ns, and 100 ns. Maximum power dissipation is as low as 660 mW operating and 11 mW standby on 100 ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. SMHS160B-AUGUST 1992-REVISED DECEMBER 1992 The TMS45160 and TMS45160P are each offered in a 40-lead plastic surface mount SOJ (DZ suffix) package, and a 40/44-lead plastic surface mount TSOP (DGE suffix). These packages are characterized for operation from 0°C to 70°C. ## operation ## dual CAS Two $\overline{\text{CAS}}$ pins ( $\overline{\text{LCAS}}$ – $\overline{\text{UCAS}}$ ) are provided to give independent control of the sixteen data I/O pins (DQ0–DQ15), with $\overline{\text{LCAS}}$ corresponding to DQ0–DQ7 and $\overline{\text{UCAS}}$ corresponding to DQ8–DQ15. For read or write cycles, the column address is latched on the first $\overline{\text{xCAS}}$ falling edge. Each $\overline{\text{xCAS}}$ pin going low enables its corresponding DQ pins with data coming from the column address to be latched on the first falling $\overline{\text{xCAS}}$ edge. All address setup and hold parameters are referenced to the first falling $\overline{\text{xCAS}}$ edge. The delay time from $\overline{\text{xCAS}}$ low to valid data out (see parameter $\overline{\text{tCAC}}$ ) is measured from each individual $\overline{\text{xCAS}}$ to its corresponding DQx pins. In order to latch in a new column address, all $\overline{\text{XCAS}}$ pins must be brought high. The column precharge time (see parameter $t_{CP}$ ) is measured from the last $\overline{\text{xCAS}}$ rising edge to the first falling $\overline{\text{xCAS}}$ edge of the new cycle. Keeping a column address valid while toggling $\overline{\text{xCAS}}$ requires a minimum setup time, $t_{CLCH}$ . During $t_{CLCH}$ , at least one $\overline{\text{xCAS}}$ must be brought low before the other $\overline{\text{xCAS}}$ is taken high. For early write cycles, the data is latched on the first falling $\overline{xCAS}$ edge. Only the DQs that have the corresponding $\overline{xCAS}$ low will be written into. Each $\overline{xCAS}$ will have to meet $t_{CAS}$ minimum in order to ensure writing into the storage cell. In order to latch a new address and new data, both $\overline{xCAS}$ pins need to come high and meet $t_{CAS}$ ### enhanced page mode Page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the XCAS page-mode cycle time used. With minimum XCAS page cycle time, all 512 columns specified by column addresses A0 through A8 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{xCAS}$ is high. The falling edge of the first $\overline{xCAS}$ latches the column addresses. This feature allows the devices to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as column address is valid rather than when $\overline{xCAS}$ transitions low. This performance improvement is referred to as enhanced page mode. Valid column address may be presented immediately after $t_{RAH}$ (row address hold time) has been satisfied, usually well in advance of the falling edge of $\overline{xCAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{xCAS}$ low) if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time $\overline{xCAS}$ goes high, minimum access time for the next cycle is determined by $t_{CPA}$ (access time from rising edge of the last $\overline{xCAS}$ ). ### address (A0-A8) Eighteen address bits are required to decode 1 of 262 144 storage cell locations. Nine row-address bits are set up on pins A0 through A8 and latched onto the chip by RAS. Then, nine column-address bits are set up on pins A0 through A8 and latched onto the chip by the first xCAS. All addresses must be stable on or before the falling edge of RAS and xCAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. xCAS is used as a chip select, activating its corresponding output buffer and latching the address bits into the column-address buffers. SMHS160B-AUGUST 1992-REVISED DECEMBER 1992 ## write enable (W) The read or write mode is selected through the $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from the standard TTL circuits without a pullup resistor. The data inputs are disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{xCAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation with $\overline{OE}$ grounded. ### data in (DQ0-DQ15) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of $\overline{xCAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early-write cycle, $\overline{W}$ is brought low prior to $\overline{xCAS}$ and the data is strobed in by the first occurring $\overline{xCAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{xCAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{OE}$ must be high to bring the output buffers to high impedance prior to impressing data on the I/O lines. ## data out (DQ0-DQ15) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{xCAS}$ and $\overline{OE}$ are brought low. In a read cycle, the output becomes valid after the access time interval $t_{CAC}$ (which begins with the negative transition of $\overline{xCAS}$ ) as long as $t_{BAC}$ and $t_{AA}$ are satisfied. ## output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{xCAS}$ to be brought low for the output buffers to go into low-impedance state. They will remain in the low-impedance state until either $\overline{OE}$ or $\overline{xCAS}$ is brought high. ## RAS-only refresh A refresh operation must be performed at least once every eight milliseconds (64 ms for TMS45160P) to retain data. This can be achieved by strobing each of the 512 rows (A0–A8). A normal read or write cycle will refresh all bits in each row that is selected. A RAS-only operation can be used by holding all XCAS at the high (inactive) level, thus conserving power as the output buffers remain in the high-impedance state. Externally generated addresses must be used for a RAS-only refresh. #### hidden refresh $\frac{\text{Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{KAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$-only refresh cycle.}$ ## xCAS-before-RAS refresh xCAS-before-RAS refresh is utilized by bringing at least one xCAS low earlier than RAS (see parameter t<sub>CSR</sub>) and holding it low after RAS falls (see parameter t<sub>CHR</sub>). For successive xCAS-before-RAS refresh cycles, xCAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. The external address is also ignored during the hidden refresh option. A low-power battery-backup refresh mode that requires less than 300 $\mu$ A refresh current is available on the TMS45160P. Data integrity is maintained using $\overline{\text{XCAS}}$ -before- $\overline{\text{RAS}}$ refresh with a period of 125 $\mu$ s holding $\overline{\text{RAS}}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels must be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} - 0.2 \text{ V}$ ). SMHS160B-AUGUST 1992-REVISED DECEMBER 1992 # self refresh (TMS45160P) The self-refresh mode is entered by dropping $\overline{xCAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{xCAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu s$ . The chip is then refreshed internally by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode both $\overline{RAS}$ and $\overline{xCAS}$ are brought high to satisfy $t_{CHS}$ . ### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power-up to the full $V_{CC}$ level. # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown correspond to the DZ package. ## functional block diagram # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | 1 V to 7 V | |----------------------------------------------|---------------| | Supply voltage range on V <sub>CC</sub> | 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | | | Operating free-air temperature range | . 0°C to 70°C | | Storage temperature range – | 55°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # NOTE 1: All voltage values in this data sheet are with respect to $V_{\mbox{\scriptsize SS}}.$ ## recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|---------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | Vss | Supply voltage | | 0 | | ٧ | | VIH | High-level input voltage | <br>2.4 | | 6.5 | | | VIL | Low-level input voltage (see Note 2) | - 1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. SMHS160B-AUGUST 1992-REVISED DECEMBER 1992 # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | F | PARAMETER | TEST CONDITIONS | TMS4510 | | TMS4510 | | TMS45160-10<br>TMS45160P-10 | | UNIT | | |--------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|---------|------|-----------------------------|----------|------|-----| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | VOH | High-level output voltage | I <sub>OH</sub> = – 5 mA | • | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | 0.4 | | 0.4 | . v | | Ц | Input current<br>(leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ± 10 | | ± 10 | | ± 10 | μΑ | | Ю | Output current<br>(leakage) | V <sub>CC</sub> = 5.5 V, V <sub>O</sub> = 0 to V <sub>CC</sub> , C | | ± 10 | | ± 10 | | ± 10 | μΑ | | | ICC1 <sup>†§</sup> | Read or write cycle<br>current | V <sub>CC</sub> = 5.5 V, Minimum cycle | | | 160 | | 140 | | 120 | mA | | | Standby current | V <sub>IH</sub> = 2.4 V (TTL),<br>After 1 memory cycle,<br>RAS and CAS high | | | 2 | | 2 | | 2 | mA | | ICC2 | | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS),<br>After 1 memory cycle, | '45160 | | 1 | | 1 | | 1 | mA | | | | RAS and CAS high | '45160P | 1 | 200 | | 200 | <u> </u> | 200 | μΑ | | lcc3‡ | Average refresh<br>current (RAS-only<br>or CBR) | V <sub>CC</sub> = 5.5 V, Minimum cycle,<br>(RAS-only),<br>RAS cycling, CAS high (CBR o<br>RAS low after CAS low | nly), | | 160 | | 140 | | 120 | mA | | ICC4 <sup>†§</sup> | Average page<br>current | VCC = 5.5 V, tpC = minimum,<br>RAS low, CAS cycling | | | 160 | | 140 | | 120 | mA | | ICC5 <sup>¶</sup> | Battery back-up<br>operating current<br>(equivalent refesh<br>time is 64 ms).<br>CBR only. | t <sub>RC</sub> = 125 μs, t <sub>RAS</sub> ≤ 1 μs,<br>V <sub>CC</sub> − 0.2 V ≤ V <sub>IH</sub> ≤ 6.5 V,<br>0 V ≤ V <sub>IL</sub> ≤ 0.2 V, <del>W</del> and <del>OE</del> = V <sub>IH</sub> ,<br>Address and Data stable | | | 300 | | 300 | | 300 | μА | | CC6 <sup>†¶</sup> | Self refresh | CAS < 0.2 V, RAS < 0.2 V,<br>tras and tras > 1000 ms | | | 200 | | 200 | | 200 | μΑ | <sup>†</sup> Measured with outputs open. # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz# (see Note 3) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | . 2 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | СО | Output capacitance | | | 7 | pF | <sup>#</sup> Capacitance measurements are made on a sample basis only. NOTE 3: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. <sup>‡</sup> Measured with a maximum of one address change while RAS = VIL. <sup>§</sup> Measured with a maximum of one address change while $\overline{xCAS} = V_{IH}$ . <sup>¶</sup> For TMS45160P only. SMHS160B-AUGUST 1992-REVISED DECEMBER 1992 # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | TMS45160- | TMS45160-80<br>TMS45160P-80 | | TMS45160-10<br>TMS45160P-10 | | UNIT | | |------|--------------------------------------------------|-----------|-----------------------------|---|-----------------------------|---------|------|----| | | · | MIN | MIN MAX | | | MIN MAX | | | | tCAC | Access time from xCAS low | | 20 | | 20 | | 25 | ns | | taa | Access time from column address | | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 70 | | 80 | | 100 | ns | | tOEA | Access time from OE low | | 20 | | 20 | | 25 | ns | | tCPA | Access time from column precharge | | 40 | | 45 | | 50 | ns | | tCLZ | Delay time, xCAS low to output in low Z | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after xCAS high (see Note 4) | 0 | 20 | 0 | 20 | 0 | 25 | ns | | tOEZ | Output disable time after OE high (see Note 4) | 0 | 20 | 0 | 20 | 0 | 25 | ns | NOTE 4: tOFF and tOEZ are specified when the output is no longer driven. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | | PARAMETER | TMS45<br>TMS45 | 160-70<br>160P-70 | TMS45160-80<br>TMS45160P-80 | | | 160-10<br>160P-10 | UNIT | |-----------------|----------------------------------------------------|----------------|-------------------|-----------------------------|---------|-----|-------------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Read cycle time (see Note 6) | 130 | | 150 | | 180 | | ns | | twc | Write cycle time | 130 | | 150 | | 180 | | ns | | tRWC | Read-write/read-modify-write cycle time | 185 | | 205 | | 245 | | ns | | tPC | Page-mode read or write cycle time (see Note 7) | 45 | | 50 | | 55 | | ns | | tPRWC | Page-mode read-modify-write cycle time | 90 | | 105 | | 120 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 8) | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 8) | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | tCAS | Pulse duration, xCAS low (see Note 9) | 20 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, xCAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 50 | | 60 | | 70 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 20 | | ns | | tASC | Column-address setup time before XCAS low | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data setup time before W low (see Note 10) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before xCAS low | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before xCAS high | 20 | | 20 | | 25 | | ns | Continued next page. NOTES: 5. Timing measurements are referenced to $V_{IL}$ max and $V_{IH}$ min. - 6. All cycle times assume t<sub>T</sub> = 5 ns. - 7. tpc > tcp min + tcas min + 2t7. - 8. In a read-modify-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>RAS</sub>). - 9. In a read-modify-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Depending on the user's transition times, this may require additional xCAS low time (t<sub>CAS</sub>). - 10. Later of CAS or W in write operations. SMHS160B-AUGUST 1992-REVISED DECEMBER 1992 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) (see Note 5) | | | TMS4510 | | TMS4510 | | TMS4510<br>TMS4510 | | UNIT | |------------------|-------------------------------------------------------|---------|-----|---------|-----|--------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRWL | W-low setup time before RAS high | 20 | | 20 | | 25 | | ns | | twcs | W-low setup time before xCAS low (see Note 12) | 0 | | 0 | | 0 | , | ns | | <sup>†</sup> CAH | Column-address hold time after XCAS low (see Note 10) | 15 | | 15 | | 20 | | ns | | tDHR | Data hold time after RAS low (see Note 13) | 35 | | 35 | | 45 | | ns | | tDH | Data hold time after xCAS low (see Note 10) | 15 | | 15 | | 20 | | ns | | <sup>t</sup> AR | Column-address hold time after RAS low (see Note 13) | 35 | | 35 | | 45 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 15 | | ns | | tRCH | Read hold time after xCAS high (see Note 14) | 0 | | 0 | | 0 | | ns | | trrh | Read hold time after RAS high (see Note 14) | 0 | | 0 | | 0 | | ns | | tWCH | Write hold time after XCAS low (see Note 12) | 15 | | 15 | | 20 | | ns | | twcn | Write hold time after RAS low (see Note 13) | 35 | | 35 | | 45 | | ns | | tCLCH | Hold time, XCAS low to CAS high | 5 | | 5 | | 5 | | ns | | tAWD | Delay time, column address to W low (see Note 15) | 65 | | 70 | | 80 | | ns | | tCHR | Delay time, RAS low to CAS high (see Note 11) | 15 | | 20 | | 20 | | ns | | tCRP | Delay time, xCAS high to RAS low | 0 | | 0 | | 0 | | ns | | tcsH | Delay time, RAS low to XCAS high | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, xCAS low to RAS low (see Note 11) | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, xCAS low to W low (see Note 15) | 50 | | 50 | | 60 | | ns | | tOEH | OE command hold time | 20 | | 20 | | 25 | | ns | | tOED | Delay time, OE high before data at DQ | 20 | | 20 | | 25 | | ns | | tROH | Delay time, OE low to RAS high | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column address (see Note 16) | 15 | 35 | 15 | 40 | 20 | 55 | ns | | tRAL | Delay time, column address to RAS high | 35 | | 40 | | 45 | | ns | | tCAL | Delay time, column address to xCAS high | 35 | | 40 | | 45 | | ns | | tRCD | Delay time, RAS low to XCAS low (see Note 16) | 20 | 50 | 20 | 60 | 25 | 75 | ns | | tRPC | Delay time, RAS high to xCAS low (see Note 11) | 0 | | 0 | | 0 | | ns | ### Continued next page. NOTES: 5. Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. 10. Later of xCAS or W in write operations. - 11. xCAS-before-RAS refresh only. - 12. Early write operation only. - The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. Read-modify-write operation only. - 16. Maximum value specified only to assure access time. timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) (see Note 5) | , | | | | | TMS45160-80<br>TMS45160P-80 | | TMS44160-10<br>TMS45160P-10 | | |------------------|---------------------------------------------------|------|-----|------|-----------------------------|------|-----------------------------|----| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRSH | Delay time, xCAS low to RAS high | 20 | | 20 | | 25 | | ns | | <sup>t</sup> RWD | Delay time, RAS low to W low (see Note 15) | 100 | | 110 | | 135 | | ns | | <sup>t</sup> CPR | xCAS precharge before self refresh | 0 | | 0 | | 0 | | ns | | tRPS | RAS precharge after self refresh | 130 | | 150 | | 180 | | ns | | †RASS | Self refresh entry from RAS low | 100 | | 100 | | 100 | | μs | | <sup>t</sup> REF | Refresh time interval (TMS45160 only) | 1 | 8 | | 8 | | 8 | ms | | tREF | Refresh time interval, low power (TMS45160P only) | | 64 | | 64 | | 64 | ms | | tCHS | xCAS low hold time after RAS high | - 50 | | - 50 | | - 50 | | ns | | tŢ | Transition time | 2 | 50 | 2 | 50 | 2 | 50 | ns | NOTES: 5. Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. 15. Read-modify-write operation only. Figure 1. Load Circuits for Timing Parameters SMHS160R\_ALIGHST 1992\_REVISED DECEMBER 1992 # PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. tCAC is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. Figure 2. Read Cycle NOTES: A. In order to hold the address latched by the first $\overline{\text{xCAS}}$ going low, the parameter t<sub>CLCH</sub> must be met. B. Later of xCAS or W in write operations C. xCAS order is arbitrary. Figure 3. Write Cycle # PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. B. xCAS order is arbitrary. Figure 4. Early Write Cycle Timing NOTES: A. In order to hold the address latched by the first $\overline{\text{xCAS}}$ going low, the parameter to LCH must be met. - B. xCAS order is arbitrary. - C. Output may go from high-impedance to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle # PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first $\overline{\text{xCAS}}$ going low, the parameter t<sub>CLCH</sub> must be met. B. t<sub>CAC</sub> is measured from $\overline{\text{xCAS}}$ to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A write cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. - F. Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing #### PARAMETER MEASUREMENT INFORMATION tRP RAS **tRASP tRSH UCAS** tCRP **tPC** <sup>t</sup>RCD tcp tcsh **LCAS** tCAS **tASR** tCAH <sup>t</sup>AR †CAL tasc → **tRAL** H- tRAH Row X Don't Care X Column A0-A8 Column Don't Care **tRAD** t<sub>CWL</sub> twp ---▶ (see Note E) **tRWL** twcn twch Don't Care Don't Care Don't Care tDHR DQ8-DQ15 Valid In Valid In t<sub>DH</sub> (see Note D) DQ0-DQ7 Valid In Valid In tOED NOTES: A. In order to hold the address latched by the first XCAS going low, the parameter to LCH must be met. B. xCAS order is arbitrary. ŌĒ - C. A read cycle or read-modify-write cycle can be mixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. - D. Referenced to xCAS or W, whichever occurs last. Figure 7. Enhanced Page-Mode Write Cycle Timing # PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. tCAC is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write cycle timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing NOTE A: All xCAS must be high. Figure 9. RAS-Only Refresh Timing Figure 10. Hidden Refresh Cycle # PARAMETER MEASUREMENT INFORMATION NOTES: A. Any xCAS may be used. B. 512 CBR cycles must be used for CBR counter test. Figure 11. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 12. Self Refresh Timing # device symbolization DZ PACKAGE SMHS165B-OCTOBER 1992-REVISED DECEMBER 1992 DGE PACKAGE | This | data | sheet | is | applio | cable | to | all | |------|---------|----------|--------|--------|-------|------|-----| | TMS | 45165/F | s symb | olize | d with | Revi | sion | "B" | | and | subseq | uent rev | visior | ns as | descr | ibed | on | | page | 23. | | | | | | | | _ | | | | | _ | | | - Organization . . . 262 144 × 16 - Single 5-V Supply (±10% Tolerance) - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ OR | |-------------|-------------|-------------|------------------------|--------------| | | TIME | TIME | TIME | WRITE | | | trac<br>Max | tCAC<br>MAX | t <sub>AA</sub><br>MAX | CYCLE<br>Min | | '45165/P-70 | 70 ns | 20 ns | 35 ns | 130 ns | | '45165/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | | '45165/P-10 | 100 ns | 25 ns | 45 ns | 180 ns | - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period . . . 512-Cycle Refresh in 8 ms (Max) 64 ms for Low Power With Self-Refresh Version (TMS45165P) - 3-State Unlatched Output - Lower Power Dissipation - Texas Instruments EPIC<sup>™</sup> CMOS Process - All Inputs, Outputs and Clocks are TTL Compatible - High-Reliability Plastic 40-Lead 400-Mil-Wide Surface Mount (SOJ) Package, and 40/44-Lead Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range – 0°C to 70°C - Low-Power With Self-Refresh - Upper and Lower Byte Control During Write Operations | (TOP VIEW) | | | | (TOP VIEW) | | | | |--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------| | VCCI<br>DQ0I<br>DQ1I<br>DQ2I<br>DQ3I<br>VCCI<br>DQ5I<br>DQ5I<br>DQ5I<br>DQ5I<br>RASI<br>NCI<br>A1I<br>A2I<br>A3I<br>VCCI | 1 2 3 4 4 5 5 6 6 7 8 9 10 11 12 13 14 15 16 17 18 19 | 40 0 39 0 38 0 37 0 36 0 35 0 35 0 35 0 29 0 25 0 24 0 22 0 22 0 22 0 22 0 22 0 22 | VSS<br>DQ15<br>DQ14<br>DQ13<br>DQ12<br>VSS<br>DQ11<br>DQ10<br>DQ9<br>DQ8<br>NC<br>NC<br>CAS<br>OE<br>A8<br>A7<br>A6<br>A5<br>A4<br>VSS | VCC 0 DQ0 0 DQ1 0 DQ2 0 DQ3 0 VCC 0 DQ4 0 DQ5 0 DQ6 0 DQ7 0 NC 0 RAS 0 A10 A20 A30 VCC 0 | 1 2 3 4 5 5 6 7 8 9 10 13 14 15 16 17 18 19 20 21 | 44<br>43<br>42<br>41<br>40<br>39<br>38<br>37<br>36<br>35<br>31<br>30<br>29<br>28<br>27<br>26<br>25<br>24 | Vss DQ15 DQ14 DQ13 DQ12 Vss DQ11 DQ10 DQ9 DQ8 OE NC CAS OE A8 A7 A6 A5 A4 Vss | | | | | | l | | | | | PIN NOMENCLATURE | | | | | |------------------|------------------------|--|--|--| | A0-A8 | Address Inputs | | | | | CAS | Column-Address Strobe | | | | | DQ0-DQ15 | Data In/Data Out | | | | | ŌĒ | Output Enable | | | | | <u>LW</u> | Lower Write Enable | | | | | ŪW | Upper Write Enable | | | | | RAS | Row-Address Strobe | | | | | NC | No Internal Connection | | | | | V <sub>CC</sub> | 5-V Supply | | | | | V <sub>SS</sub> | Ground | | | | | | | | | | ## description The TMS45165 series are high-speed, 4 194 304-bit dynamic random access memories organized as 262 144 words of sixteen bits each. The TMS45165P series are high-speed, low-power with self-refresh, 4 194 304-bit dynamic random-access memories organized as 262 144 words by sixteen bits each. They employ state-of-the-art EPIC<sup>™</sup> (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. These devices feature maximum RAS access times of 70 ns, 80 ns, and 100 ns. Maximum power dissipation is as low as 660 mW operating and 11 mW standby on 100 ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. SMHS165B-OCTOBER 1992-REVISED DECEMBER 1992 The TMS45165 and TMS45165P are each offered in a 40-lead plastic surface mount SOJ (DZ suffix) package, and a 40/44-lead plastic surface mount TSOP (DGE suffix). These packages are characterized for operation from 0°C to 70°C. ## operation ### enhanced page mode Page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page-mode cycle time used. With minimum CAS page cycle time, all 512 columns specified by column addresses A0 through A8 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in these devices are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the TMS45165 and TMS45165P to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as column address is valid rather than when $\overline{CAS}$ transitions low. This performance improvement is referred to as enhanced page mode. Valid column address may be presented immediately after $t_{RAH}$ (row address hold time) has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{CAS}$ low) if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time $\overline{CAS}$ goes high, access time for the next cycle is determined by the later occurrence of $t_{CAC}$ or $t_{CPA}$ (access time from rising edge of the last $\overline{CAS}$ ). ## address (A0-A8) Eighteen address bits are required to decode 1 of 262 144 storage cell locations. Nine row-address bits are set up on pins A0 through A8 and latched onto the chip by the row-address strobe (RAS). Then nine column-address bits are set up on pins A0 through A8 and latched onto the chip by the column-address strobe (CAS). All addresses must be stable on or before the falling edge of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. In the TMS45165 and TMS45165P CAS is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffers. ## write enable (UW, LW) The read or write mode is selected through the upper or lower write-enable ( $\overline{UW}$ , $\overline{LW}$ ) input. $\overline{LW}$ controls DQ0–DQ7, and $\overline{UW}$ controls DQ8–DQ15. A logic high on the $\overline{UW}$ and $\overline{LW}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from the standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{UW}$ or $\overline{LW}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation with $\overline{OE}$ grounded. NOTE: Either $\overline{UW}$ or $\overline{LW}$ can be brought low in a given write cycle and only eight data bits will be written into. The user may bring both $\overline{UW}$ and $\overline{LW}$ low at the same time and all 16 data bits will be written into. ### data in (DQ0-DQ15) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of $\overline{CAS}$ , $\overline{UW}$ , or $\overline{LW}$ strobes data into the on-chip data latch. In an early write cycle, $\overline{UW}$ or $\overline{LW}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, $\overline{CAS}$ will already be low, thus the data will be strobed in by $\overline{UW}$ or $\overline{LW}$ with setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, $\overline{OE}$ must be high to bring the output buffers to high-impedance prior to impressing data on the I/O lines. The $\overline{LW}$ pin controls DQ0–DQ7. The $\overline{UW}$ pin controls DQ8–DQ15. SMHS165B-OCTOBER 1992-REVISED DECEMBER 1992 ### data out (DQ0-DQ15) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{\text{CAS}}$ and $\overline{\text{OE}}$ are brought low. In a read cycle the output becomes valid after the access time interval $t_{\text{CAC}}$ that begins with the negative transition of $\overline{\text{CAS}}$ as long as $t_{\text{RAC}}$ and $t_{\text{AA}}$ are satisfied. ## output enable (OE) $\overline{\text{OE}}$ controls the impedance of the output buffers. When $\overline{\text{OE}}$ is high, the buffers remain in the high-impedance state. Bringing $\overline{\text{OE}}$ low during a normal cycle activates the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ to be brought low for the output buffers to go into the low-impedance state, they remain in the low-impedance state until either $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ is brought high. # RAS-only refresh A refresh operation must be performed at least once every eight milliseconds (64 ms for TMS45165P) to retain data. This can be achieved by strobing each of the 512 rows (A0–A8). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{RAS}$ -only operation can be used by holding $\overline{CAS}$ at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{RAS}$ -only refresh. ## hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. ## CAS-before-RAS refresh (CBR) $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $\underline{\text{t}}_{\text{CSR}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $\underline{\text{t}}_{\text{CHR}}$ ). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . The external address is ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 300 $\mu$ A refresh current is available on the TMS45165P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels must be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} = 0.2 \text{ V}$ ). ### self-refresh (TMS45165P) The self-refresh mode is entered by dropping $\overline{CAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{CAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu s$ . The chip is then refreshed internally by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy $t_{CHS}$ . ### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power-up to the full $V_{CC}$ level. ## TMS45165, TMS45165P 262 144-WORD BY 16-BIT HIGH-SPEED DYNAMIC RANDOM-ACCESS MEMORIES SMHS165B-OCTOBER 1992-REVISED DECEMBER 1992 ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown correspond to the DZ package. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Not | te 1) | – 1 V to 7 V | |------------------------------------------|---------------------------------------|-----------------| | Supply voltage range on V <sub>CC</sub> | · · · · · · · · · · · · · · · · · · · | – 1 V to 7 V | | Short circuit output current | | 50 mA | | Power dissipation | | 1 W | | Operating free-air temperature range | | 0°C to 70°C | | Storage temperature range | | - 55°C to 150°C | Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | Vss | Supply voltage | | 0 | | ٧ | | ViH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## TMS45165, TMS45165P 262 144-WORD BY 16-BIT HIGH-SPEED DYNAMIC RANDOM-ACCESS MEMORIES SMHS165B-OCTOBER 1992-REVISED DECEMBER 1992 # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | '45165-70<br>'45165P-70 | | '45165-80<br>'45165P-80 | | '45165-10<br>'45165P-10 | | UNIT | |--------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------|------|-------------------------|------|-------------------------|------|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | 0.4 | | 0.4 | V | | lj - | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V<br>All other pins = 0 V to V <sub>CC</sub> | 1 | | ± 10 | | ± 10 | | ± 10 | μА | | 10 | Output current (leakage) | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 0 to V <sub>CC</sub> , CAS high | | | ± 10 | | ± 10 | | ± 10 | μА | | lcc1 <sup>†</sup> | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | | 160 | | 140 | | 120 | mA | | | C. II | V <sub>IH</sub> = 2.4 V (TTL)<br>After 1 memory cycle,<br>RAS and CAS high | | | 2 | | 2 | | . 2 | mA | | ICC2 | Standby current | After 1 memory cycle, | '45165 | | 1 | | 1 | | 1 | mA | | | | | '45165P | | 200 | | 200 | | 200 | μА | | lcc3 | Average refresh current<br>(RAS-only or CBR)<br>(see Note 3) | VCC = 5.5 V, Minimum cycle,<br>(RAS-only), RAS cycling,<br>CAS high (CBR only)<br>RAS low after CAS low | | | 160 | | 140 | | 120 | mA | | ICC4 <sup>†</sup> | Average page current (see Note 4) | VCC = 5.5 V, tpC = minimur<br>RAS low, CAS cycling | n, | | 160 | | 140 | | 120 | mA | | lCC5 <sup>‡</sup> | Battery backup operating current (equivalent refresh time is 64 ms) (CBR only) | t <sub>RC</sub> = 125 µs, t <sub>RAS</sub> ≤ 1 µs,<br>V <sub>CC</sub> − 0.2 V ≤ V <sub>IH</sub> ≤ 6.5 V,<br>0 V ≤ V <sub>IL</sub> ≤ 0.2 V, <u>UW</u> , <u>LW</u> and<br><del>OE</del> =V <sub>IH</sub> , Address and Data stable | | | 300 | | 300 | | 300 | μΑ | | ICC6 <sup>†‡</sup> | Self refresh current | CAS < 0.2 V, RAS < 0.2 V,<br>Measured after tRASS minir | num | | 200 | | 200 | | 200 | μΑ | <sup>†</sup> Measured with outputs open. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN TYP | MAX | UNIT | |--------------------|---------------------------------------|---------|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | 7 | pF | | СО | Output capacitance | | 7 | pF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. For TMS45165P only. <sup>4.</sup> Measured with a maximum of one address change while CAS = VIH. # TMS45165, TMS45165P 262 144-WORD BY 16-BIT HIGH-SPEED DYNAMIC RANDOM-ACCESS MEMORIES SMHS165B-OCTOBER 1992-REVISED DECEMBER 1992 # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '45165-70<br>'46165P-70 | '45165-80<br>'46165P-80 | '45165-10<br>'46165P-10 | UNIT | |------------------|-------------------------------------------------|-------------------------|-------------------------|-------------------------|------| | | | | MIN MAX | MIN MAX | | | tCAC | Access time from CAS low | 20 | 20 | 25 | ns | | †AA | Access time from column address | 35 | 40 | 45 | ns | | tRAC | Access time from RAS low | 70 | 80 | 100 | ns | | <sup>t</sup> OEA | Access time from OE low | 20 | 20 | 25 | ns | | tCPA | Access time from column precharge | 40 | 45 | 50 | ns | | tCLZ | CAS low to output in low Z | 0 | 0 | 0 | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 20 | 0 20 | 0 25 | ns | | <sup>t</sup> OEZ | Output disable time after OE high (see Note 6) | 0 20 | 0 20 | 0 25 | ns | NOTE 6: toff and tofz are specified when the output is no longer driven. ## TMS45165, TMS45165P 262 144-WORD BY 16-BIT HIGH-SPEED DYNAMIC RANDOM-ACCESS MEMORIES SMHS165B-OCTOBER 1992-REVISED DECEMBER 1992 timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 7) | PARAMETER | | 1 | '45165-70<br>'45165P-70 | | -80<br>P-80 | '45165<br>'45165 | | UNIT | |-------------------|------------------------------------------------------|-----|-------------------------|-----|-------------|------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Read cycle time (see Note 8) | 130 | | 150 | | 180 | | ns | | twc | Write cycle time | 130 | | 150 | | 180 | | ns | | tRWC | Read-modify-write cycle time | 185 | | 205 | 100 | 245 | | ns | | tPC | Page-mode read or write cycle time (see Note 9) | 45 | | -50 | | 55 | | ņs | | <sup>t</sup> PRWC | Page-mode read-modify-write cycle time | 90 | | 105 | - | 120 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 11) | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | t <sub>RAS</sub> | Non-page-mode pulse duration, RAS low (see Note 11) | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | t <sub>CAS</sub> | Pulse duration, CAS low (see Note 10) | 20 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 50 | | 60 | | 70 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 20 | | ns | | tASC | Column-address setup time before CAS low | 0 | | . 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0, | | 0 | | ns | | tos | Data setup time before xW low (see Note 12) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | xW-low setup time before CAS high | 20 | | 20 | 11. | 25 | | ns | | <sup>t</sup> RWL | xW-low setup time before RAS high | 20 | | 20 | | 25 | | ns | | twcs | xW-low setup time before CAS low (see Note 13) | 0 | | 0 | | 0 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low (see Note 12) | 15 | | 15 | | 20 | | ns | | tDHR | Data hold time after RAS low (see Note 15) | 35 | | 35 | | 45 | | ns | | <sup>t</sup> DH | Data hold time after CAS low (see Note 12) | 15 | | 15 | | 20 | | · ns | | tAR | Column-address hold time after RAS low (see Note 15) | 35 | | 35 | • | 45 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 15 | | ns | | tRCH | Read hold time after CAS high (see Note 16) | 0 | | 0 | | . 0 | | ns | | tRRH | Read hold time after RAS high (see Note 16) | 0 | | 0 | | 0 | | ns | NOTES: 7. Timing measurements are referenced to VII max and VIH min. - All cycle times assume t<sub>T</sub> = 5 ns. - 9. tpc > tcp min + tcas min + 2tr. - 10. In a read-modify-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (t<sub>CAS</sub>). - 11. In a read-modify-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>RAS</sub>). - Later of CAS or xW in write operations. - 13. Early write operation only. - 14. CAS-before-RAS refresh only. - 15. The minimum value is measured when $t_{\mbox{RCD}}$ is set to $t_{\mbox{RCD}}$ min as a reference. - 16. Either tRRH or tRCH must be satisfied for a read cycle. ## TMS45165, TMS45165P 262 144-WORD BY 16-BIT HIGH-SPEED **DYNAMIC RANDOM-ACCESS MEMORIES** timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 7) (concluded) | PARAMETER | | '45165-<br>'45165F | | '45165-80<br>'45165P-80 | | '45165-10<br>'45165P-10 | | UNIT | | |-----------|-----------------------------------------------------|--------------------|-----|-------------------------|-----|-------------------------|-----|------|--| | | | | MAX | MIN | MAX | MIN | MAX | | | | twch | Write hold time after CAS low (see Note 13) | 15 | | 15 | | 20 | | ns | | | twcn | Write hold time after RAS low (see Note 15) | 35 | | 35 | | 45 | | ns | | | tAWD | Delay time, column address to xW low (see Note 17) | 65 | | 70 | | 80 | | ns | | | tCHR | Delay time, RAS low to CAS high (see Note 14) | 15 | | 20 | | 20 | | ns | | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | | tCSH | Delay time, RAS low to CAS high | 70 | | 80 | | 100 | | ns | | | tCSR | Delay time, CAS low to RAS low (see Note 14) | 10 | | 10 | | 10 | | ns | | | tcwD | Delay time, CAS low to xW low (see Note 17) | 50 | | 50 | | 60 | | ns | | | tOEH | OE command hold time | 20 | | 20 | | 25 | | ns | | | tOED | Delay time, OE high before data at DQ | 20 | | 20 | | 25 | | ns | | | tROH | Delay time, OE low to RAS high | 10 | | 10 | | 10 | | ns | | | tRAD | Delay time, RAS low to column address (see Note 18) | 15 | 35 | 15 | 40 | 20 | 55 | ns | | | tRAL | Delay time, column address to RAS high | . 35 | | 40 | | 45 | | ns | | | tCAL | Delay time, column address to CAS high | 35 | | 40 | | 45 | | ns | | | tRCD | Delay time, RAS low to CAS low (see Note 18) | 20 | 50 | 20 | 60 | 25 | 75 | ns | | | tRPC | Delay time, RAS high to CAS low (see Note 14) | 0 | | 0 | | 0 | | ns | | | tRSH | Delay time, CAS low to RAS high | 20 | | 20 | | 25 | | ns | | | tRWD | Delay time, RAS low to xW low (see Note 17) | 100 | | 110 | | 135 | | ns | | | tCPR | CAS precharge before self refresh | 0 | | 0 | | 0 | | ns | | | tRPS | RAS precharge after self refresh | 130 | | 150 | | 180 | | ns | | | tRASS | Self-refresh entry from RAS low | 100 | | 100 | | 100 | | μs | | | tREF | Refresh time interval (TMS45165 only) | | 8 | | 8 | | 8 | ms | | | tREF | Refresh time interval, low power (TMS45165P only) | | 64 | | 64 | | 64 | ms | | | tCHS | CAS low hold time after RAS high | - 50 | | - 50 | | 50 | | ns | | | tτ | Transition time | 2 | 50 | 2 | 50 | 2 | 50 | ns | | NOTES: 7. Timing measurements are referenced to VIL max and VIH min. - 13. Early write operation only.14. CAS-before-RAS refresh only - 15. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. - 17. Read-modify-write operation only. - 18. Maximum value specified only to assure access time. Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from high-impedance to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing <sup>†</sup> Either UW or UW may be brought low and the user can write into eight DQ locations, or UW and UW may be brought low at the same time and all 16 DQ locations will be written into. Figure 3. Early Write Cycle Timing <sup>‡</sup> All DQ pins remain in the HI-Z state for an early write cycle. † Either UW or LW may be brought low and the user can write into eight DQ locations, or UW and LW may be brought low at the same time and all 16 DQ locations will be written into. NOTE A: Later of $\overline{\text{CAS}}$ or $\overline{\text{xW}}$ in write operations. Figure 4. Write Cycle Timing $<sup>\</sup>ddagger$ All DQ pins remain in the HI-Z state while $\overline{\text{OE}}$ is high. <sup>†</sup> Either UW or W may be brought low and the user can write into eight DQ locations, or UW and W may be brought low at the same time and all 16 DQ locations will be written into. Figure 5. Read-Modify-Write Cycle Timing <sup>‡</sup> All DQ pins remain in the HI-Z state for an early write cycle. NOTES: A. Output may go from high impedance to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. C. A write cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Later of $\overline{CAS}$ or $\overline{xW}$ in write operations. B. A read cycle or read-modify-write cycle can be mixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from high impedance to an invalid data state prior to the specified access time. - B. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write cycle timing specifications are not violated. - C. Access time is tCPA or tAA dependent. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing Figure 9. RAS-Only Refresh Timing Figure 10. Hidden Refresh Cycle ## TMS45165, TMS45165P 262 144-WORD BY 16-BIT HIGH-SPEED DYNAMIC RANDOM-ACCESS MEMORIES SMHS165B-OCTOBER 1992-REVISED DECEMBER 1992 NOTE A: 512 CBR cycles must be used for CBR counter test. Figure 11. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 12. Self Refresh Timing # TMS45165, TMS45165P 262 144-WORD BY 16-BIT HIGH-SPEED DYNAMIC RANDOM-ACCESS MEMORIES SMHS165B-OCTOBER 1992-REVISED DECEMBER 1992 ## device symbolization This data sheet is applicable to all TMS416100s symbolized with Revision "A" and subsequent revisions as described on page 22. - Organization . . . 16 777 216 × 1 - Single 5-V Power Supply (10% Tolerance) - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ | |--------------|-----------------|-----------------|-----------------------------|----------------| | | TIME | TIME | TIME | OR WRITE | | | (trac)<br>(MAX) | (tCAC)<br>(MAX) | (t <sub>AA</sub> )<br>(MAX) | CYCLE<br>(MIN) | | TMS416100-60 | 60 ns | 15 ns | 30 ns | 110 ns | | TMS416100-70 | 70 ns | 18 ns | 35 ns | 130 ns | | TMS416100-80 | 80 ns | 20 ns | 40 ns | 150 ns | - Enhanced Page Mode Operation for Faster Memory Access - CAS-Before-RAS Refresh - Long Refresh Period . . . 4096 Cycle Refresh in 64 ms - 3-State Unlatched Output - Low Power Dissipation - All Inputs, Outputs and Clocks are TTL Compatible - Operating Free-Air Temperature Range 0°C to 70°C ## description The TMS416100 series are high-speed, 16 777 216-bit dynamic random-access memories, organized as 16 777 216 words of one bit each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum RAS access times of 60 ns, 70 ns, and 80 ns. All inputs, outputs, and clocks are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS416100 is offered in 400-mil 24/28-pin surface mount SOJ (DZ suffix) and 400-mil 24/28-pin surface mount thin SOP (DGC and DGD suffixes) packages. This device is characterized for operation from 0°C to 70°C. | DGC PA | CKAGET | DGD PA | CKAGE† | |-----------------|-----------------------------------------------------|--------|-----------------------------------------------------------------| | (ТОР | VIEW) | (TOP | VIEW) | | V <sub>CC</sub> | 28 Vss<br>27 Q<br>26 NC<br>25 CAS<br>24 NC<br>23 A9 | Vss | 28 V <sub>CC</sub><br>27 D<br>26 NC<br>25 W<br>24 RAS<br>23 A11 | | A10 | 20 A8 19 A7 18 A6 17 A5 16 A4 15 Vss | A8 | 20 A10 19 A0 18 A1 17 A2 16 A3 15 V <sub>CC</sub> | <sup>†</sup> The packages shown are for pinout reference only. | PIN NOMENCLATURE | | | | | | |------------------|-----------------------|--|--|--|--| | A0-A11 | Address Inputs | | | | | | CAS | Column-Address Strobe | | | | | | D | Data In | | | | | | Q | Data Out | | | | | | NC . | No Connection | | | | | | RAS | Row-Address Strobe | | | | | | W | Write Enable | | | | | | Vcc | 5-V Supply | | | | | | V <sub>SS</sub> | Ground | | | | | EPIC is a trademark of Texas Instruments Incorporated. Texas Instruments #### SMKS610B-NOVEMBER 1990-REVISED JANUARY 1993 #### operation #### enhanced page mode Enhanced page-mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to set up and strobe row addresses for the same page is eliminated. The maximum number of columns that can be addressed is determined by t<sub>RAS</sub>, the maximum RAS-low width. The column address buffers in this CMOS device are activated on the falling edge of $\overline{RAS}$ . They act as a transparent or flow-through latch, while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the addresses into these buffers and also serves as an output enable. This feature allows the TMS416100 to operate at a higher data bandwidth than conventional page-mode parts since retrieval begins as soon as the column address is valid, rather than when $\overline{CAS}$ transitions low. The performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{CAS}$ low), if $t_{CAS}$ have been satisfied. In the event that the column address for the next cycle is valid at the time $\overline{CAS}$ goes high, access time is determined by the later occurrence of $t_{CPA}$ or $t_{CAC}$ . #### address (A0-A11) Twenty-four address bits are required to decode 1 of 16 777 216 storage cell locations. Twelve row-address bits are set up on inputs A0 through A11 and latched during a normal access and during RAS-only refresh as the device requires 4096 refresh cycles. Twelve column-address bits are set on inputs A0–A11 and latched onto the chip by CAS. All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select, activating the output buffer, as well as latching the address bits into the column buffer. #### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle, permitting common I/O operation. #### data in (D) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the fallling edge of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ strobes data into the on-chip data latch. In an early write cycle, $\overline{\text{W}}$ is brought low prior to $\overline{\text{CAS}}$ and the data is strobed in by $\overline{\text{CAS}}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{\text{CAS}}$ will already be low, thus the data will be strobed in by $\overline{\text{W}}$ with setup and hold times referenced to this signal. #### data out (Q) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. The output is in the high-impedance (floating) state until CAS is brought low. In a read cycle, the output becomes valid at the latest occurrence of t<sub>RAC</sub>, t<sub>AA</sub>, t<sub>CAC</sub>, or t<sub>CPA</sub> and remains valid while CAS is low. CAS going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output does not change, but retains the state just read. #### refresh A refresh operation must be performed at least once every 64 ms to retain data. This can be achieved by strobing each of the 4096 rows (A0–A11). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{RAS}$ -only operation can be used by holding $\overline{CAS}$ at the high (inactive) level, thus conserving power since the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{RAS}$ -only refresh. Hidden refresh may be performed by holding $\overline{CAS}$ at $V_{IL}$ after a read operation and cycling $\overline{RAS}$ after a specified precharge period, similar to a $\overline{RAS}$ -only refresh cycle except with $\overline{CAS}$ held low. Valid data is maintained at the output throughout the hidden refresh cycle. An internal address provides the refresh address during hidden refresh. #### CAS-before-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $t_{\text{CSP}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $t_{\text{CHR}}$ ). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . For this mode of refresh, the external addresses are ignored and the refresh address is generated internally. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. #### test mode The test mode is initiated with a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycle while simultaneously holding the $\overline{\text{W}}$ input low (WCBR). The initiate cycle performs an internal refresh cycle while internally setting the device to perform parallel read or write on subsequent cycles. While in test mode, any desired data sequence can be performed on the device. The device exits the test mode if a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ (CBR) refresh cycle with $\overline{\text{W}}$ input held high, or a $\overline{\text{RAS}}$ -only refresh (ROR) cycle is performed. Test mode causes the part to be internally reconfigured into a $1024K \times 16$ bit device with 16-bit parallel read and write data path. Column addresses CA0, CA1, CA10, and CA11 are not used. During a read cycle all 16 bits of the internal data bus are compared. If all bits are the same data state, the output pin will go high. If one or more bits disagree, the output pin will go low. Test time in test mode can thus be reduced by a factor of 16, compared to normal memory mode. † The states of W, Data-in, and Address are defined by the type of cycle used during test mode. Figure 1. Test Mode Cycle<sup>†</sup> SMKS610B-NOVEMBER 1990-REVISED JANUARY 1993 ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown are for the 24/28 pin SOJ package (DZ suffix) and the 24/28-pin thin SOP package (DGC suffix). ## functional block diagram absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | solute maximum ratings över oper | ating free-air temperature range (unless otherwise noted) | |--------------------------------------|-----------------------------------------------------------| | Voltage range on any pin (see Note1) | – 1 V to 7 V | | Voltage range, V <sub>CC</sub> | 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | – 55°C to 125°C | | Oldrage temperature range | | ## recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |----------------|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | V | | T <sub>A</sub> | Operating free-air temperature | 0 | | 70 | ů | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | DADAMETED | | TEGT COMPLETIONS | TMS4161 | 00-60 | TMS4161 | 00-70 | TMS4161 | | | |----------------|----------------------------------------------------------------|-------------------------------------------------------------------------|---------|-------|---------|-------|---------|------|------| | | PARAMETER | TEST CONDITIONS | MIN MAX | | MIN MAX | | MIN MAX | | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | 2.4 | | 2.4 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | l <sub>i</sub> | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | μА | | Ю | Output current (leakage) | VO = 0 to VCC,<br>CAS high | | ± 10 | | ± 10 | | ± 10 | μА | | lcc1 | Read or write cycle current (see Notes 3 and 5) | Minimum cycle,<br>V <sub>CC</sub> = 5.5 V | | 90 | | 80 | | 70 | mA | | ICC2 | | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | 2 | | 2 | | 2 | mA | | | Standby current | After 1 memory cycle, RAS and CAS high, VIH = VCC -0.2 V (CMOS) | | 1 | | 1 | | 1 | mA | | ІССЗ | Average refresh current (RAS-only or CBR) (see Notes 3 and 5)‡ | RAS cycling, CAS high<br>(RAS-only); RAS low after<br>CAS low (CBR) | | 90 | | 80 | | 70 | mA | | ICC4 | Average page current (see Notes 4 and 5)‡ | RAS low, CAS cycling | | 70 | | 60 | | 50 | mA | | ICC7 | Standby current output enable (see Note 5)‡ | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub> ,<br>Data out = enabled | | 5 | | 5 | | 5 | mA | <sup>‡</sup> Minimum cycle, VCC = 5.5 V. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . - 4. Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . - 5. Measured with no load connected. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### SMKS610B-NOVEMBER 1990-REVISED JANUARY 1993 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 6) | | PARAMETER | MIN TYP MAX | UNIT | |--------------------|---------------------------------------|-------------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 5 | pF | | C <sub>i(D)</sub> | Input capacitance, data inputs | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 7 | pF | | Ci(W) | Input capacitance, write-enable input | 7 | pF | | CO | Output capacitance | 7 | pF | NOTE 6: $V_{CC}$ equal to 5 V ± 0.5 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER · | | TMS416100-60 | | TMS416100-70 | | TMS416100-80 | | UNIT | |------------------|-------------------------------------------------|--------------|-----|--------------|-----|--------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | t <sub>AA</sub> | Access time from column-address | | 30 | | 35 | | 40 | ns | | tCAC_ | Access time from CAS low | | 15 | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | †RAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | toH | Output disable start of CAS high | 3 | | 3 | | 3 | | ns | | <sup>t</sup> OFF | Output disable time after CAS high (see Note 7) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 7: topp is specified when the output is no longer driven. ### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | TMS416100-60 | | TMS4 | TMS416100-70 TMS416100-80 | | 16100-80 | LIMIT | |------------------|--------------------------------------------------------------|--------------|---------|------|---------------------------|-----|----------|-------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tRC | Random read or write cycle (see Note 8) | 110 | | 130 | | 150 | | ns | | tRWC | Read-write cycle time | 130 | | 153 | | 175 | | ns | | tPC | Page-mode read or write cycle time (see Note 9) | 40 | | 45 | | 50 | | ns | | tPRWC | Page-mode read-write cycle time | 60 | | 68 | | 75 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 10) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 10) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low (see Note 11) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 12) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | †CWL | W low setup time before CAS high | 15 | | 18 | | 20 | | ns | | <sup>t</sup> RWL | W low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | ns | | twsR | W high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | twrs | W low setup time (test mode only) | 10 | | 10 | | 10 | | ns | | tCAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time (see Note 11) | 10 | | 15 | | 15 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 13) | 5 | | 5 | | 5 | | ns | | †WCH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | ns | | twhr. | W high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tWTH | W low hold time (test mode only) | 10 | | 10 | | 10 | | ns | ## Continued next page. NOTES: 8. All cycle times assume $t_T = 5$ ns. - 9. To assure $t_{PC}$ min, $t_{ASC}$ should be greater than or equal to $t_{CP}$ . - 10. In a read-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. 11. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. 12. Referenced to the later of CAS or W in write operations. - 13. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. ## DYNAMIC RANDOM-ACCESS MEMORY SMKS610B-NOVEMBER 1990-REVISED JANUARY 1993 timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) | | | TMS416100-60 | | TMS41 | 100-70 | -70 TMS416100-80 | | UNIT | |-------------------|------------------------------------------------------------------------------|--------------|-----|-------|--------|------------------|-----|------| | | , | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tAWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 30 | | 35 | | 40 | | ns | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low (Read-write operation only) | 15 | | 18 | | 20 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 14) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | t <sub>RAL</sub> | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | †CAL | Delay time, column address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 14) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | t <sub>RWD</sub> | Delay time, RAS low to W low (Read-write operation only) | 60 | | 70 | • | 80 | | ns | | <sup>t</sup> CPRH | RAS hold time form CAS precharge | 35 | | 40 | | 45 | | ns | | tCPW | Delay time, W from CAS precharge | 35 | | 40 | | 45 | | ns | | t <sub>TAA</sub> | Access time from address (test mode) | 35 | | 40 | | 45 | | ns | | <sup>t</sup> TCPA | Access time from column precharge (test mode) | 40 | | 45 | | 50 | | ns | | †TRAC | Access time from RAS (test mode) | 65 | | 75 . | | 85 | | ns | | tREF | Refresh time interval | | 64 | | 64 | | 64 | ms | | ۲T | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTE 14: The maximum value is specified only to assure access time. Figure 2. Load Circuits for Timing Parameters NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 3. Read Cycle Timing Figure 4. Early Write Cycle Timing Figure 5. Write Cycle Timing NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 6. Read-Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. Figure 7. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to $\overline{CAS}$ or $\overline{W}$ , whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycles as long as read and read-write timing specifications are not violated Figure 8. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 9. Enhanced Page-Mode Read-Write Cycle Timing Figure 10. RAS-Only Refresh Timing Figure 11. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 12. Hidden Refresh Cycle (Read) Timing Figure 13. Hidden Refresh Cycle (Write) Timing Figure 15. Test Mode Exit Cycle (CAS-Before-RAS Refresh Cycle) ### device symbolization #### TMS416400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY DZ PACKAGE† SMKS640B-NOVEMBER 1990-REVISED JANUARY 1993 This data sheet is applicable to all TMS416400s symbolized with Revision "A" and subsequent revisions as described on page 25. - Organization . . . 4 194 304 × 4 - Single 5-V Power Supply (10% Tolerance) - Performance Ranges: | | ACCESS<br>TIME<br><sup>t</sup> RAC<br>(MAX) | ACCESS<br>TIME<br>tCAC<br>(MAX) | ACCESS<br>TIME<br>tAA<br>(MAX) | READ<br>OR WRITE<br>CYCLE<br>(MIN) | |--------------|---------------------------------------------|---------------------------------|--------------------------------|------------------------------------| | TMS416400-60 | 60 ns | 15 ns | 30 ns | 110 ns | | TMS416400-70 | 70 ns | 18 ns | ` 35 ns | 130 ns | | TMS416400-80 | 80 ns | 20 ns | 40 ns | 150 ns | - Enhanced Page Mode Operation for Faster Memory Access - CAS-before-RAS Refresh - Long Refresh Period . . . 4096 Cycles Refresh in 64 ms - 3-State Unlatched Output - Low Power Dissipation - All Inputs, Outputs, and Clocks are TTL Compatible - Operating Free-Air Temperature Range 0°C to 70°C #### description The TMS416400 series are high-speed 16 777 216-bit dynamic random-access memories, organized as 4 194 304-bit words by four bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum RAS access times of 60 ns, 70 ns, and 80 ns. All inputs, outputs, and clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS416400 is offered in 400-mil 24/28-pin surface mount SOJ (DZ suffix) and 400-mil 28/24-pin surface mount thin SOP (DGC and DGD suffixes) packages. This device is characterized for operation from 0°C to 70°C. | | CKAGE†<br>VIEW) | DGD PA<br>(TOP | | |--------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------| | V <sub>CC</sub> [ 1<br>DQ1 [ 2<br>DQ2 [ 3<br>W [ 4<br>RAS [ 5<br>A11 [ 6 | 28 Vss<br>27 DQ4<br>26 DQ3<br>25 CAS<br>24 OE<br>23 A9 | V <sub>SS</sub> [ 28<br>DQ4 [ 27<br>DQ3 [ 26<br>CAS [ 25<br>OE [ 24<br>A9 [ 23 | 1 VCC<br>2 DQ1<br>3 DQ2<br>4 W<br>5 RAS<br>6 A11 | | A10 | 20 A8 19 A7 18 A6 17 A5 16 A4 15 Vss | A8 | 9 A10<br>10 A0<br>11 A1<br>12 A2<br>13 A3<br>14 V <sub>CC</sub> | <sup>†</sup> The packages shown are for pinout reference only. | PIN | PIN NOMENCLATURE | | | | | | | |--------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | A0-A11<br>CAS<br>DQ1-DQ4<br>OE<br>RAS<br>W | Address Inputs Column-Address Strobe Data In/Data Out Output Enable Row-Address Strobe Write Enable | | | | | | | | V <sub>CC</sub><br>V <sub>SS</sub> | 5-V Supply<br>Ground | | | | | | | #### TMS416400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SMKS640B-NOVEMBER 1990-REVISED JANUARY 1993 #### operation #### enhanced page mode Page mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to set up and strobe row addresses for the same page is eliminated. The maximum number of columns that can be addressed is determined by t<sub>RAS</sub>, the maximum RAS low width. The Column Address Buffers in this CMOS device are activated on the falling edge of RAS. They act as a transparent or flow-through latch, while CAS is high. The falling edge of CAS latches the addresses into these buffers and also serves as an output enable. This feature allows the TMS416400 to operate at a higher data bandwidth than conventional page-mode parts, since retrieval begins as soon as the column address is valid, rather than when $\overline{CAS}$ transitions low. The performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after t<sub>CAC</sub> max (access time from $\overline{CAS}$ low), if t<sub>AA</sub> max (access time from column address) and t<sub>RAS</sub> have been satisfied. In the event that the column address for the next cycle is valid at the time $\overline{CAS}$ goes high, access time is determined by the later occurrence of t<sub>CRA</sub> or t<sub>CAC</sub>. #### address (A0-A11) Twenty-two address bits are required to decode 1 of 4 194 304 storage cell locations. Twelve row-address bits are set on inputs A0 through A11 and latched onto the chip by the Row Address Strobe $\overline{\text{RAS}}$ . Ten column-address bits are set on A0 through A9. CA10 and CA11 are not used. Row address A11 is required during a normal access and during $\overline{\text{RAS}}$ only refresh as the device requires 4096 refresh cycles. All addresses must be stable on or before the falling edges of $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ . $\overline{\text{RAS}}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{\text{CAS}}$ is used as a chip select, activating the output buffer, as well as latching the address bits into the column buffer. #### write enable (W) The read or write mode is selected through the write-enable $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. #### data-in/data-out (DQ1-DQ4) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In the early-write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed write or read-modify write cycle, $\overline{CAS}$ will already be low, thus data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fan-out of two Series 74 TTL loads. The output is in the high-impedance (floating) state until $\overline{CAS}$ is brought low. In a read cycle the output becomes valid at the latest occurrence of $t_{RAC}$ , $t_{AA}$ , $t_{CAC}$ , or $t_{CPA}$ and remains valid while $\overline{CAS}$ is low. $\overline{CAS}$ going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output does not change, but retains the state just read. #### output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{CAS}$ to be brought low for the output buffers to go into the low-impedance state. Once in the low-impedance state, they will remain for the low-impedance state until either $\overline{OE}$ or $\overline{CAS}$ is brought high. #### refresh A refresh operation must be performed at least once every sixty-four milliseconds to retain data. This can be achieved by strobing each of the 4096 rows (A0–A11). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding $\overline{\text{CAS}}$ at a high (inactive) level, thus conserving power since the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. Hidden refresh may be performed by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after the specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle except with $\overline{\text{CAS}}$ held low. Valid data is maintained at the output throughout the hidden refresh cycle. An internal refresh address provides the refresh address during hidden refresh. #### CAS-before-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $t_{\text{CSR}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $t_{\text{CHR}}$ ). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . For this mode of refresh, the external addresses are ignored and the refresh address is generated internally. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. SMKS640B-NOVEMBER 1990-REVISED JANUARY 1993 #### test mode The test mode is initiated with a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycle while simultaneously holding the $\overline{\text{W}}$ input low (WCBR). The initiate cycle performs an internal refresh cycle while internally setting the device to perform parallel read or write on subsequent cycles. While in test mode, any desired data sequence can be performed on the device. The device exits test mode if a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ (CBR) refresh cycle, with $\overline{\text{W}}$ input held high, or a $\overline{\text{RAS}}$ -only refresh (ROR) cycle is performed. The part is configured as $1024K \times 4 \times 4$ bit device in test mode, where each DQ pin has a separate 4-bit parallel read and write data bus where CA0 and CA1 are ignored. During a read cycle, the 4 internal bits are compared for each DQ pin separately. If the 4 bits agree, the DQ pin will go high, if not, the DQ pin will go low. All 4 bits are written to the state of their respective DQ pin during a parallel write. Thus, each DQ pin is independent of the other and any data pattern desired may be written on each DQ pin. Test time is thus reduced by a factor of 4 for this series. † The states of W, Data-in, and Address are defined by the type of cycle used during test mode. Figure 1. Test Mode Cycle<sup>†</sup> ### logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers are for the DZ package. #### functional block diagram <sup>†</sup> Column Address 10 and Column Address 11 are not used. absolute maximum ratings over operating free-air temperature† | _ | - intermination ration go over, operation g in termiporation e | | |---|----------------------------------------------------------------|---| | | Voltage on any pin (see Note 1) | ٧ | | | Voltage range on V <sub>CC</sub> — 1 V to 7 | | | | Short circuit output current | A | | | Power dissipation | Ν | | | Operating free-air temperature range | С | | | Storage temperature range | С | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage . | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | - 1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | ပံ့ | NOTE 2: Then algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST TMS416400-60 | | TMS416 | 400-70 | TMS416 | | | | |-----------|----------------------------------------------------------------|----------------------------------------------------------------------------|-----|--------|--------|--------|-----|------|------| | | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ٧ | | lj . | Input current (leakage)‡ | V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to<br>VCC | | ± 10 | | ± 10 | | ± 10 | μА | | ю | Output current (leakage)‡ | $V_O = 0$ to $V_{CC}$ , $\overline{CAS}$ high | | ± 10 | | ± 10 | | ± 10 | μΑ | | lCC1 | Read or write cycle current (see Notes 3 and 5) | Minimum cycle,<br>V <sub>CC</sub> = 5.5 V | | 90 | | 80 | | 70 | mA | | | | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | 2 | | 2 | | 2 | mA | | ICC2 | Standby current | After 1 memory cycle,<br>RAS and CAS high,<br>VIH = VCC - 0.05 V<br>(CMOS) | | 1 | | 1 | - | 1 | mA | | lCC3 | Average refresh current (RAS-only or CBR) (see Notes 3 and 5)‡ | RAS cycling CAS high<br>(RAS-only), RAS low<br>after CAS low (CBR) | | 90 | | 80 | | 70 | mA | | ICC4 | Average page current (see Notes 4 and 5)‡ | RAS low, CAS cycling | | 70 | | 60 | | 50 | mA | | lCC7 | Standby current output enable‡ (see Note 5) | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub> ,<br>Data out = enabled | | 5 | | 5 | | 5 | mA | <sup>‡</sup> Minimum cycle, V<sub>CC</sub> = 5.5 V. NOTES: 3. Measured with a maximum of one address change while RAS = VIL. - 4. Measured with a maximum of one adddress change while $\overline{CAS} = \overline{V_{IH}}$ . - 5. Measured with no load connected. SMKS640B-NOVEMBER 1990-REVISED JANUARY 1993 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 6) | | PARAMETER | | | TYP | MAX | UNIT | |--------------------|---------------------------------------|---|--|-------|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | ***** | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | , | | | 7 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | | 7 | pF | | СО | Output capacitance | | | | 7 | pF | NOTE 6: $V_{CC}$ equal to 5.0 V $\pm$ 0.5 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | TMS416 | TMS416400-60 | | TMS416400-70 | | TMS416400-80 | | |------------------|-------------------------------------------------|--------|--------------|-----|--------------|-----|--------------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | <sup>t</sup> OEA | Access time from OE low | | 15 | | 18 | | 20 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns . | | tон | Output disable start of CAS high | . 3 | | 3 | | 3 | | ns | | tоно | Output disable time start of OE high | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 7) | 0 | 15 | 0 | 18 | 0 | 20 | ns | | tOEZ | Output disable time after OE high (see Note 7) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 7: toff is specified when the output is no longer driven. SMKS640B-NOVEMBER 1990-REVISED JANUARY 1993 # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | TMS4 | TMS416400-60 | | 16400-70 | TMS416400-80 | | UNIT | |-------------------|--------------------------------------------------------------|------|--------------|-----|----------|--------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tRC | Random read or write cycle (see Note 8) | 110 | | 130 | | 150 | | ns | | tRWC | Read-write cycle time | 155 | | 181 | | 205 | | ns | | tPC | Page-mode read or write cycle time (see Note 9) | 40 | | 45 | | 50 | | ns | | t <sub>PRWC</sub> | Page-mode read-write cycle time | 85 | | 96 | | 105 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 10) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | t <sub>RAS</sub> | Non-page-mode pulse duration, RAS low (see Note 10) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low (see Note 11) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | twp | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data setup time (see Note 12) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 15 | | 18 | | 20 | | ns | | tRWL | W low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | ns | | twsR | W high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | twrs | W low setup time (test-mode only) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | tDH | Data hold time (see Note 12) | 10 | | 15 | | 15 | | ns | | tRAH | Row-address hold time after RAS low | . 10 | | 10 | | 10 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RRH | Read hold time after RAS high (see Note 13) | 5 | | 5 | | 5 | | ns | | tWCH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | ns | | twhr. | W high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tWTH | W low hold time (test mode only) | 10 | | 10 | | 10 | | ns | Continued next page. NOTES: 8. All cycle times assume $t_T = 5$ ns. - 9. To assure tpc min, tASC should be greater than or equal to tcp. - In a read-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Referenced to the later of CAS or W in write operations. - 13. Either tare or tach must be satisfied for a read cycle. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | TMS41 | TMS416400-60 | | 6400-70 | TMS41 | 6400-80 | UNIT | |--------|------------------------------------------------------------------------------|-------|--------------|-----|---------|-------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tAWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 55 | | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5, | | 5 | | 5 | | ns | | tcsH · | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tcwp | Delay time, CAS low to W low (Read-write operation only) | 40 | | 46 | | 50 | | ns | | tOEH | OE command hold time | 15 | | 18 | - | 20 | | ns | | tOED | OE to data delay | 15 | | 18 | | 20 | | ns | | tROH | RAS hold time referenced to OE | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 14) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | tCAL | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 14) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | tRWD | Delay time, RAS low to W low (Read-write operation only) | 85 | | 98 | | 110 | | ns | | tCPRH | RAS hold time from CAS precharge | 35 | | 40 | | 45 | | ns | | tCPW | Delay time, W from CAS precharge | 60 | | 68 | | 75 | | ns | | tTAA | Access time from address (test mode) | 35 | | 40 | | 45 | | ns | | TCPA | Access time from column precharge (test mode) | 40 | | 45 | | 50 | | ns | | TRAC | Access time from RAS (test mode) | 65 | | 75 | | 85 | | ns | | tREF | Refresh time interval | | 64 | | 64 | | 64 | ms | | ŧт | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTE 14: The maximum value is specified only to assure access time. Figure 2. Load Circuits for Timing Parameters NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 3. Read Cycle Timing Figure 4. Early Write Cycle Timing Figure 5. Write Cycle Timing NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 6. Read-Write Cycle Timing SMKS640B-NOVEMBER 1990-REVISED JANUARY 1993 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. Figure 7. Enhanced Page-Mode Read Cycle Timing SMKS640B-NOVEMBER 1990-REVISED JANUARY 1993 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Referenced to CAS or W, whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycle as long as read and read-write timing specifications are not violated. Figure 8. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 9. Enhanced Page-Mode Read-Write Cycle Timing Figure 10. RAS-Only Refresh Timing tRC - tRAS VIH RAS $v_{\text{IL}}$ tRPC t<sub>CHR</sub> $V_{IH}$ CAS $v_{lL}$ twsR VIL VIH DQ1-DQ4 Figure 11. Automatic (CAS-before-RAS) Refresh Cycle Timing · HI-Z $V_{IL}$ Figure 12. Hidden Refresh Cycle (Read) Figure 13. Hidden Refresh Cycle (Write) Figure 14. Test Mode Entry Cycle Figure 15. Test Mode Exit Cycle (CAS-before-RAS Refresh Cycle) SMKS640B-NOVEMBER 1990-REVISED JANUARY 1993 #### device symbolization DZ PACKAGE† SMKS740A-JULY 1991-REVISED DECEMBER 1992 This data sheet is applicable to all TMS417400s symbolized with Revision "A" and subsequent revisions as described on page 23. - Organization . . . 4 194 304 × 4 - Single 5-V Power Supply (10% Tolerance) - Performance Ranges: | | ACCESS<br>TIME<br>tRAC | ACCESS<br>TIME<br>tCAC | ACCESS<br>TIME<br>tAA | READ<br>OR WRITE<br>CYCLE | |--------------|------------------------|------------------------|-----------------------|---------------------------| | | (MAX) | (MAX) | (MAX) | (MIN) | | TMS416400-60 | 60 ns | 15 ns | 30 hs | 110 ns | | TMS416400-70 | 70 ns | 18 ns | 35 ns | 130 ns | | TMS416400-80 | 80 ns | 20 ns | 40 ns | 150 ns | - Enhanced Page Mode Operation for Faster Memory Access - CAS-before-RAS Refresh - Long Refresh Period . . . 2048 Cycles Refresh in 32 ms - 3-State Unlatched Output - Low Power Dissipation - All Inputs, Outputs, and Clocks are TTL Compatible - Operating Free-Air Temperature Range 0°C to 70°C #### description The TMS417400 series are high-speed 16 777 216-bit dynamic random-access memories, organized as 4 194 304-bit words by four bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum RAS access times of 60 ns, 70 ns, and 80 ns. All inputs, outputs, and clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS417400 is offered in 400-mil 28/24-pin surface mount SOJ (DZ suffix) and 400-mil 28/24-pin surface mount thin SOP (DGC and DGD suffixes) packages. This device is characterized for operation from 0°C to 70°C. <sup>†</sup> The packages shown are for pinout reference only. | PIN NOMENCLATURE | | | | | | |------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--| | A0-A10 CAS DQ1-DQ4 NC OE RAS | Address Inputs Column-Address Strobe Data In/Data Out No Internal Connection Output Enable Row-Address Strobe | | | | | | W<br>VCC<br>Vss | Write Enable<br>5-V Supply<br>Ground | | | | | #### TMS417400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SMKS740A-JULY 1991-REVISED DECEMBER 1992 #### operation #### enhanced page mode Page mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to set up and strobe row addresses for the same page is eliminated. The maximum number of columns that can be addressed is determined by t<sub>RAS</sub>, the maximum RAS low width. The Column Address Buffers in this CMOS device are activated on the falling edge of $\overline{RAS}$ . They act as a transparent or flow-through latch, while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the addresses into these buffers and also serves as an output enable. This feature allows the TMS417400 to operate at a higher data bandwidth than conventional page-mode parts, since retrieval begins as soon as the column address is valid, rather than when $\overline{\text{CAS}}$ transitions low. The performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{\text{CAS}}$ . In this case, data is obtained after t<sub>CAC</sub> max (access time from $\overline{\text{CAS}}$ low), if t<sub>AA</sub> max (access time from column address) and t<sub>RAS</sub> have been satisfied. In the event that the column address for the next cycle is valid at the time $\overline{\text{CAS}}$ goes high, access time is determined by the later occurrence of t<sub>CPA</sub> or t<sub>CAC</sub>. #### address (A0-A10) Twenty-two address bits are required to decode 1 of 4 194 304 storage cell locations. Twelve row-address bits are set on inputs A0 through A10 and latched onto the chip by the Row Address Strobe RAS. Eleven column-address bits are set on A0 through A10. All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select, activating the output buffer, as well as latching the address bits into the column buffer. #### write enable (W) The read or write mode is selected through the write-enable $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. #### data-in/data-out (DQ1-DQ4) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In the early-write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed write or read-modify write cycle, $\overline{CAS}$ will already be low, thus data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fan-out of two Series 74 TTL loads. The output is in the high-impedance (floating) state until $\overline{CAS}$ is brought low. In a read cycle the output becomes valid at the latest occurrence of $t_{RAC}$ , $t_{AA}$ , $t_{CAC}$ , or $t_{CPA}$ and remains valid while $\overline{CAS}$ is low. $\overline{CAS}$ going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output does not change, but retains the state just read. #### output enable (OE) $\overline{\text{OE}}$ controls the impedance of the output buffers. When $\overline{\text{OE}}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{\text{OE}}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ to be brought low for the output buffers to go into the low-impedance state. Once in the low-impedance state, they will remain for the low-impedance state until either $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ is brought high. #### TMS417400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SMKS740A-JULY 1991-REVISED DECEMBER 1992 #### refresh A refresh operation must be performed at least once every thirty-two milliseconds to retain data. This can be achieved by strobing each of the 2048 rows (A0–A10). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding $\overline{\text{CAS}}$ at a high (inactive) level, thus conserving power since the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. Hidden refresh may be performed by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after the specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle except with $\overline{\text{CAS}}$ held low. Valid data is maintained at the output throughout the hidden refresh cycle. An internal refresh address provides the refresh address during hidden refresh. #### CAS-before-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $t_{\text{CSR}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $t_{\text{CHR}}$ ). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . For this mode of refresh, the external addresses are ignored and the refresh address is generated internally. #### power up To achieve proper device operation, an initial pause of 200 $\mu$ s followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. SMKS740A-JULY 1991-REVISED DECEMBER 1992 #### test mode The test mode is initiated with a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycle while simultaneously holding the $\overline{\text{W}}$ input low (WCBR). The initiate cycle performs an internal refresh cycle while internally setting the device to perform parallel read or write on subsequent cycles. While in test mode, any desired data sequence can be performed on the device. The device exits test mode if a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ (CBR) refresh cycle, with $\overline{\text{W}}$ input held high, or a $\overline{\text{RAS}}$ -only refresh (ROR) cycle is performed. The part is configured as $1024K \times 4 \times 4$ bit device in test mode, where each DQ pin has a separate 4-bit parallel read and write data bus where CA0 and CA1 are ignored. During a read cycle, the 4 internal bits are compared for each DQ pin separately. If the 4 bits agree, the DQ pin will go high, if not, the DQ pin will go low. All 4 bits are written to the state of their respective DQ pin during a parallel write. Thus, each DQ pin is independent of the other and any data pattern desired may be written on each DQ pin. Test time is thus reduced by a factor of 4 for this series. † The states of W, Data-in, and Address are defined by the type of cycle used during test mode. Figure 1. Test Mode Cycle ### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown correspond to the DZ package. #### functional block diagram absolute maximum ratings over operating free-air temperature<sup>†</sup> | 5 1 | - | | |--------------------------------------|---|---------------------| | Voltage on any pin (see Note 1) | | <br>– 1 V to 7 V | | Voltage range on V <sub>CC</sub> | | <br>– 1 V to 7 V | | Short circuit output current | | <br>50 mA | | Power dissipation | | <br>1 W | | Operating free-air temperature range | | 0°C to 70°C | | Storage temperature range | | <br>- 55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | V <sub>IL</sub> | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: Then algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | BARAMETER | TEST | TMS417400-60 | | TMS417400-70 | | TMS417400-80 | | | |--------------|----------------------------------------------------------------|-----------------------------------------------------------------------|--------------|------|--------------|------|--------------|------|------| | PARAMETER | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | 1 <sub>OH</sub> = -5 mA | 2.4 | | 2.4 | | 2.4 | | V | | Vol | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | ij | Input current (leakage)‡ | V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to<br>VCC | | ± 10 | | ± 10 | | ± 10 | μΑ | | ю | Output current (leakage)‡ | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>CAS high | | ± 10 | | ± 10 | | ± 10 | μΑ | | lCC1 | Read or write cycle current (see Notes 3 and 5) | Minimum cycle,<br>V <sub>CC</sub> = 5.5 V | | 120 | | 110 | | 100 | mA | | | | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | 2 | | 2 | | 2 | `mA | | ICC2 Standby | Standby current | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 1 | | 1 | · | 1 | mA | | ІССЗ | Average refresh current (RAS-only or CBR) (see Notes 3 and 5)‡ | RAS cycling CAS high<br>(RAS-only), RAS low<br>after CAS low (CBR) | | 120 | | 110 | | 100 | mA | | ICC4 | Average page current (see Notes 4 and 5)‡ | RAS low, CAS cycling | | 70 | | 60 | | 50 | mA | | ICC7 | Standby current output enable (see Note 5)‡ | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub> ,<br>Data out = enabled | | 5 | | 5 | | 5 | mA | <sup>‡</sup> Minimum cycle, V<sub>CC</sub> = 5.5 V. <sup>5.</sup> ICC MAX is specified with no load connected. NOTE 1: All voltage values in this data sheet are with respect to VSS. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . <sup>4.</sup> Measured with a maximum of one adddress change while $\overline{CAS} = \overline{V_{IH}}$ . #### TMS417400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SMKS740A-JULY 1991-REVISED DECEMBER 1992 #### capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 6) | | PARAMETER | | | UNIT | |--------------------|---------------------------------------|---|---|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | · | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | 7 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | 7 | pF | | СО | Output capacitance | | 7 | pF | NOTE 6: $V_{CC}$ equal to 5.0 V $\pm$ 0.5 V and the bias on pins under test is 0 V. #### switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | DADAMETED | TMS41 | TMS417400-60 | | TMS417400-70 | | TMS417400-80 | | |------------------|-------------------------------------------------|-------|--------------|-----|--------------|-----|--------------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | †AA | Access time from column-address | | 30 | | 35 | | 40 | ns | | †CAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | †RAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tOEA: | Access time from OE low | | 15 | | 18 | | 20 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tон | Output disable start of CAS high | 3 | | 3 | | 3 | | ns | | tOHO | Output disable time start of OE high | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 7) | 0 | 15 | 0 | 18 | 0 | 20 | ns | | tOEZ | Output disable time after OE high (see Note 7) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 7: tope is specified when the output is no longer driven. # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | TMS4 | TMS417400-60 | | TMS417400-70 | | TMS417400-80 | | |-------------------|--------------------------------------------------------------|------|--------------|-----|--------------|-----|--------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tRC | Random read or write cycle (see Note 8) | 110 | | 130 | | 150 | | ns | | tRWC | Read-write cycle time | 155 | | 181 | | 205 | | ns | | t <sub>PC</sub> | Page-mode read or write cycle time (see Note 9) | 40 | | 45 | | 50 | | ns | | tPRWC | Page-mode read-write cycle time | 85 | | 96 | | 105 | | ns | | <sup>t</sup> RASP | Page-mode pulse duration, RAS low (see Note 10) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | t <sub>RAS</sub> | Non-page-mode pulse duration, RAS low (see Note 10) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low (see Note 11) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | twp | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tos | Data setup time (see Note 12) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup before CAS low | 0 | | 0 | | 0 | | ns | | tcwL | W-low setup time before CAS high | 15 | | 18 | | 20 | | ns | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | ns | | twsR | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | twrs | W-low setup time (test-mode only) | 10 | | 10 | | 10 | | ns | | t <sub>CAH</sub> | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time (see Note 12) | 10 | | 15 | | 15 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | tRCH : | Read hold time after CAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RRH | Read hold time after RAS high (see Note 13) | 5 | | 5 | | 5 | | ns | | twcн | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | ns | | twhr | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tWTH . | W-low hold time (test mode only) | 10 | | 10 | | 10 | | ns | #### Continued next page. - NOTES: 8. All cycle times assume t<sub>T</sub> = 5 ns. 9. To guarantee t<sub>PC</sub> min, t<sub>ASC</sub> should be greater than or equal to t<sub>CP</sub>. - In a read-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Referenced to the later of CAS or W in write operations. - 13. Either tRRH or tRCH must be satisfied for a read cycle. #### TMS417400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SMKS740A-JULY 1991–REVISED DECEMBER 1992 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | TMS41 | TMS417400-60 | | TMS417400-70 | | 0 TMS417400-80 | | |-------------------|------------------------------------------------------------------------------------|-------|--------------|-----|--------------|------|----------------|------| | | • | MIN | MAX | MIN | MAX | MIN | MAX | | | tAWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 55 | | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | ns - | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low (Read-write operation only) | 40 | | 46 | | 50 | | ns | | <sup>t</sup> OEH | OE command hold time | 15 | | 18 | | 20 | | ns | | tOED | OE to data delay | 15 | | 18 | | 20 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | 10 | | 10 | | 10 | | ns | | t <sub>RAD</sub> | Delay time, RAS low to column-address (see Note 14) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | t <sub>RAL</sub> | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | tCAL | Delay time, column-address to CAS high | 30 | | 35 | | 40 | • | ns | | tRCD | Delay time, RAS low to CAS low (see Note 14) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | t <sub>RPC</sub> | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RSH | Delay time, CAS low to RAS high | 15 | * | 18 | | 20 | | ns | | tRWD | Delay time, $\overline{RAS}$ low to $\overline{W}$ low (Read-write operation only) | 85 | | 98 | | 110 | | ns | | tCPRH | RAS hold time from CAS precharge | 35 | | 40 | | ٠ 45 | | ns | | tCPW | Delay time, W from CAS precharge | 60 | | 68 | | 75 | *** | ns | | t <sub>TAA</sub> | Access time from address (test mode) | 35 | | 40 | | 45 | | ns | | <sup>†</sup> TCPA | Access time from column precharge (test mode) | 40 | | 45 | | 50 | | ns | | <sup>t</sup> TRAC | Access time from RAS( test mode) | 65 | | 75 | | 85 | | ns | | <sup>t</sup> REF | Refresh time interval | | 32 | | 32 | | 32 | ms | | tŢ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTE 14: The maximum value is specified only to assure access time. Figure 2. Load Circuits for Timing Parameters NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 3. Read Cycle Timing Figure 4. Early Write Cycle Timing Figure 5. Write Cycle Timing NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 6. Read-Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. Figure 7. Enhanced Page-Mode Read Cycle Timing SMKS740A-JULY 1991-REVISED DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Referenced to CAS or W, whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycle as long as read and read-write timing specifications are not violated. Figure 8. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 9. Enhanced Page-Mode Read-Write Cycle Timing Figure 12. Hidden Refresh Cycle (Read) Figure 13. Hidden Refresh Cycle (Write) Figure 14. Test Mode Entry Cycle #### device symbolization #### TMS416100 16 777 216-BIT TMS416400 4 194 304-WORD BY 4-BIT TMS417400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM ACCESS MEMORIES SMKS003-DECEMBER 1992 This Product Preview is Applicable to All TMS416100/P, TMS416400/P, and TMS417400/P Devices Symbolized With Revision "B" and Subsequent Revisions as Described on Page 4. - Organization: - 16 777 216 × 1 TMS416100, TMS416100P 4 194 304 × 4 TMS416400 , TMS416400P 4 194 304 × 4 TMS417400, TMS417400P - High Reliability Plastic 300-Mil 24/26-Lead Surface Mount (SOJ) Package, 24/26-Lead Thin Small Outline Package, and Reverse Thin Small Outline Package - Low Power Dissipation - 500 μA CMOS Standby Current (TMS416100P, TMS416400P, TMS417400P) - 500 μA Self-Refresh Current (TMS416100P, TMS416400P, TMS417400P) - 500 µA Extended Refresh Battery Backup Current (TMS416100P, TMS416400P, TMS417400P) - 3-State Unlatched Output - All Inputs, Outputs, and Clocks Are TTL Compatible - Enhanced Page Mode Operation for Faster Memory Access - Long Refresh Period - 4096-Cycle Refresh in 64 ms (TMS416100, TMS416400) - 2048-Cycle Refresh in 32 ms (TMS417400) - 256 ms for Extended Refresh Version (TMS416100P, TMS416400P, TMS417400P) - Single 5 V Power Supply (10% Tolerance) - CAS-Before-RAS Refresh - Operating Free-Air Temperature Range 0°C to 70°C #### • Performance Ranges: | | ACCESS<br>TIME<br><sup>t</sup> RAC<br>(MAX) | ACCESS<br>TIME<br><sup>1</sup> CAC<br>(MAX) | ACCESS<br>TIME<br><sup>†</sup> AA<br>(MAX) | READ<br>OR WRITE<br>CYCLE<br>(MIN) | ICC1<br>OPERATING<br>CURRENT<br>(MIN) | ICC3<br>REFRESH<br>CURRENT<br>(MIN) | |----------------|---------------------------------------------|---------------------------------------------|--------------------------------------------|------------------------------------|---------------------------------------|-------------------------------------| | TMS416100/P-60 | 60 ns | 15 ns | 30 ns | 110 ns | 80 mA | 80 mA | | TMS416100/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | 70 mA | 70 mA | | TMS416100/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | 60 mA | 60 mA | | TMS416400/P-60 | 60 ns | . 15 ns | 30 ns | 110 ns | 80 mA | 80 mA | | TMS416400/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | 70 mA | 70 mA | | TMS416400/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | 60 mA | 60 mA | | TMS417400/P-60 | 60 ns | 15 ns | 30 ns | 110 ns | 110 mA | 110 mA | | TMS417400/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | 100 mA | 100 mA | | TMS417400/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | 90 mA | 90 mA | #### description The TMS416100, TMS416400, TMS417400 series are high-speed, 16 777 216-bit dynamic random-access memories, organized as either 16 777 216 words of one bit each (TMS416100) or 4 194 304 words of four bits each (TMS416400, TMS417400). The TMS416100P, TMS416400P, and TMS417400P series are high-speed, self-refresh and extended-refresh, 16 777 216-bit DRAMS, organized as either 16 777 216 words of one bit each (TMS416100P) or 4 194 304 words of four bits each (TMS416400P, TMS417400P). The TMS416100/P, TMS416400/P, and TMS417400/P are offered in a 300-mil 24/26-lead plastic surface mount SOJ package (DJ suffix), a 24/26-lead plastic small outline package (DGA suffix), and a 24/26-lead plastic small outline package, reverse form (DGB suffix). All packages are characterized for operation from 0°C to 70°C. | 003-DECEMBER 199 | 92 | | | | | |----------------------|--------------------------------|----------------------|-----------------------------------------|-----------------|------------------------| | | TMSA | 16100 | | | | | DJ, DGA PA | | DGB PAC | KAGET | | | | (ТОР | | (TOP \ | | | | | | <del></del> | _ <del>``</del> | <del></del> | | | | V <sub>CC</sub> ☐ 1 | 26 🔲 V <sub>SS</sub> | V <sub>SS</sub> 🗌 26 | ¹□ V <sub>CC</sub> | | | | D 🗌 2 | 25 🗌 Q | Q 🗌 25 | 2 D | PINI | NOMENCLATURE | | NС∏з | 24 NC | NC | з∏ NC | | | | ⊽∏₄ | 23 CAS | CAS 23 | ₄∏ ₩ | A0-A11 | Address Inputs | | RAS∏5 | 22 T NC | NC ☐ 22 | 5∏ RAS | CAS | Column-Address Strobe | | A11 6 | 21 A9 | A9 21 | 6 A11 | D | Data In | | /'''''''''''' | -:P~ | ~~~~~ | P~'' | NC | No Internal Connection | | A10 🗆 8 | 19 A8 | A8 19 | 8 A10 | <u> </u> | Data Out | | = = | | | | RAS | Row-Address Strobe | | A0 ∐ 9 | 18 A7 | A7 🔲 18 | 9 A0 | √₩ | Write Enable | | A1 📗 10 | 17 A6 | A6∐ 17 | 10 A1 | Vcc | 5-V Supply | | A2 ∐ 11 | 16∐ A5 | A5∐ 16 | 11 🔲 A2 | V <sub>SS</sub> | Ground | | A3 🔲 12 | 15 🗌 A4 | A4 🔲 15 | 12 🗌 A3 | L | | | V <sub>CC</sub> | 14∏ V <sub>SS</sub> | V <sub>SS</sub> | 13 ∨ <sub>CC</sub> | | | | | | | | | | | | TMS4 | 16400 | | | | | DJ, DGA PA | ACKAGES† | DGB PAC | KAGE† | | | | (ТОР 1 | | (TOP \ | (IEW) | | • | | | <del></del> | | — <u>—</u> | | | | V <sub>CC</sub> ∐1 | 26 🔲 V <sub>SS</sub> | V <sub>SS</sub> 26 | 1 | | | | DQ1 🗌 2 | 25 DQ4 | DQ4 🗌 25 | 2 DQ1 | PINI | NOMENCLATURE | | DQ2 🗌 3 | 24 🗌 DQ3 | DQ3 🗌 24 | 3∏ DQ2 | <del></del> | | | ₩ 🗖 4 | 23 CAS | CAS 23 | 4 ₩ | A0A11 | Address Inputs | | RAS 5 | 22 \( \overline{\overline{OE}} | ŌE | 5Ñ RAS | CAS | Column-Address Strobe | | A11 ☐ 6 | 21 A9 | A9 | 6 A11 | DQ1-DQ4 | Data In/Data Out | | тЧ | H | · - 4 - · | P'''' | ŌĒ | Output Enable | | A10 🗆 8 | 19 A8 | A8 🗖 19 | 8 A10 | RAS | Row-Address Strobe | | AO H 9 | 18 A7 | = = | <b>=</b> | W | Write Enable | | = | · <b>=</b> | <u></u> | · E | Vcc | 5-V Supply | | A1 📙 10 | 17 🔲 A6 | A6∐ 17 | 10 A1 | V <sub>SS</sub> | Ground | | A2 🔲 11 | 16 A5 | . A5∐ 16 | 11 🔲 A2 | <u> </u> | | | A3 🗌 12 | 15 🗌 A4 | A4 ∐ 15 | 12 🗌 A3 | | | | V <sub>CC</sub> ☐ 13 | 14∐ V <sub>SS</sub> | V <sub>SS</sub> | 13□ V <sub>CC</sub> | | | | | | L | | | | | • | TMS4 | 17400 | | | | | DJ, DGA PA | | DGB PAC | | | 10 m | | (ТОР У | VIEW) | (TOP V | (IEW) | | | | v :=[- | | , La | Jhv | | | | V <sub>CC</sub> 1 | 26 V <sub>SS</sub> | V <sub>SS</sub> | ¹□ V <sub>CC</sub> | r | | | DQ1 ∐ 2 | 25 DQ4 | DQ4 📗 25 | 2 DQ1 | PINI | NOMENCLATURE | | DQ2∐3 | 24 DQ3 | DQ3 🗌 24 | 3 DQ2 | 40.440 | | | ₩ 🔲 4 | 23 🔲 CAS | CAS 23 | 4□ ₩ | A0-A10 | Address Inputs | | RAS 🗌 5 | 22 OE | ŌE | 5 RAS | CAS | Column-Address Strobe | | ис∏е | 21 A9 | A9 ☐ 21 | 6∏ NC | DQ1-DQ4 | Data In/Data Out | | 4 | | | | NC | No Internal Connection | | A10 8 | 19 A8 | A8 🗆 19 | 8 A10 | ŌĒ | Output Enable | | AO II 9 | 18 A7 | A7 18 | 9 A0 | RAS | Row-Address Strobe | | | . = | | = = = = = = = = = = = = = = = = = = = = | W | Write Enable | | A1 ∐ 10 | 17 A6 | A6 ∐ 17 | 10 A1 | Vcc | 5-V Supply | | A2∐ 11 | 16∐ A5 | A5 ∐ 16 | 11 A2 | Vss | Ground | | A3 ∐ 12 | 15[] A4 | A4 🗌 15 | 12[] A3 | | | | Voo∏ 13 | 14 T Voc | Vcc ☐ 14 | 13 Voc | | | <sup>†</sup> The packages shown are for pinout reference only. 14 VSS V<sub>CC</sub> ☐ 13 Vss∐ # TMS416100 16 777 216-BIT TMS416400 4 194 304-WORD BY 4-BIT TMS417400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM ACCESS MEMORIES SMKS003-DECEMBER 1992 #### device symbolization \_\_ \_\_ \_\_\_ SMKS660-DECEMBER 1992 DO DAOKAGET | • | Organization | . 1 | 048 | 576 | × | 16 | |---|--------------|-----|-----|-----|---|----| |---|--------------|-----|-----|-----|---|----| - Single 5-V Supply (10% Tolerance) - Performance Ranges: | | ACCESS<br>TIME<br>trac<br>MAX | ACCESS<br>TIME<br>tCAC<br>MAX | ACCESS<br>TIME<br>tAA<br>MAX | READ OR<br>WRITE<br>CYCLE<br>MIN | |--------------|-------------------------------|-------------------------------|------------------------------|----------------------------------| | '416160/P-60 | 60 ns | 15 ns | 30 ns | 110 ns | | '416160/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | | '416160/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period . . . 4096-Cycle Refresh in 64 ms (Max) 512 ms Max for Low-Power, Self-Refresh Version (TMS416160P) - 3-State Unlatched Output - Low Power Dissipation - Self-Refresh with Low Power - All Inputs, Outputs, and Clocks are TTL Compatible - High-Reliability Plastic 42-Lead 400-Mil-Wide Surface Mount (SOJ) Package, and 44/50-Lead Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range 0°C to 70°C - Texas Instruments EPIC<sup>™</sup> CMOS Process | de | SC | riı | oti | on | |----|----|-----|-----|----| The TMS416160 series are high-speed, 16 777 216-bit dynamic random-access memories organized as 1 048 576 words of sixteen bits each. | RE PAC | KAGE† | DC PA | CKAGET | | | |-----------------------|--------------------------------------------------|-----------------------|----------------------|--|--| | (TOP V | /IEW) | (TOP VIEW) | | | | | r T | <del>, </del> | | <del></del> | | | | Vcc[]1 | 42]] V <sub>SS</sub> | Vcc[] 1 <sup>0</sup> | 50 VSS | | | | DQ0[] 2 | 41 DQ15 | DQ0[] 2 | 49]] DQ15 | | | | DQ1[] 3 | 40 DQ14 | DQ1[] 3 | 48 DQ14 | | | | DQ2[] 4 | 39 DQ13 | DQ2[] 4 | 47 DQ13 | | | | DQ3[] 5 | 38]] DQ12 | DQ3[] 5 | 46] DQ12 | | | | V <sub>CC</sub> [] 6 | 37 🕽 V <sub>SS</sub> | Vcc <b>[</b> ] 6 | 45 🕽 V <sub>SS</sub> | | | | DQ4[] 7 | 36 DQ11 | DQ4[] 7 | 44 DQ11 | | | | DQ5[] 8 | 35 DQ10 | DQ5[] 8 | 43 DQ10 | | | | DQ6[] 9 | 34 🛛 DQ9 | DQ6[] 9 | 42 DQ9 | | | | DQ7[] 10 | 33 🛭 DQ8 | DQ7[] 10 | 41 DQ8 | | | | NC[] 11 | 32 NC | NC[] 11 | 40 NC | | | | NC 12 | 31 TCAS | 7 | Г | | | | ₩[] 13 | 30 UCAS | | | | | | RAS 14 | 29 J OE | ĺ | | | | | A11 15 | 28 🗍 A9 | NC[ 15 | 36 NC | | | | A10 16 | 27 A8 | NC 16 | 35 LCAS | | | | A0 7 17 | 26 A7 | ₩[] 17 | 34 UCAS | | | | A1 18 | 25 <b>[</b> ] A6 | RAS 18 | 33 🛮 OE | | | | A2 19 | 24 <b>[</b> ] A5 | A11 🛚 19 | 32 🗍 A9 | | | | A3 🔂 20 | 23 🛭 A4 | A10 20 | 31 🛭 A8 | | | | V <sub>CC</sub> [] 21 | 22 V <sub>SS</sub> | A0 21 | 30 🗍 A7 | | | | ٦ | | A1 🛮 22 | 29 🗍 A6 | | | | | | A2 🗍 23 | 28 🗍 A5 | | | | | | A3 🗍 24 | 27 🖥 A4 | | | | | | V <sub>CC</sub> [] 25 | 26 V <sub>SS</sub> | | | | | | | | | | | + | | | | | | † Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | | | |------------------|-----------------------------|--|--|--|--| | A0-A11 | Address Inputs | | | | | | DQ0-DQ15 | Data In/Data Out | | | | | | LCAS . | Lower Column-Address Strobe | | | | | | UCAS | Upper Column-Address Strobe | | | | | | NC | No Internal Connection | | | | | | ŌĒ | Output Enable | | | | | | RAS | Row-Address Strobe | | | | | | $\overline{w}$ | Write Enable | | | | | | Vcc | 5-V Supply | | | | | | VSS | Ground | | | | | The TMS416160P series are high-speed, low-power, self-refresh, 16 777 216-bit dynamic random-access memories organized as 1 048 576 words of sixteen bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. These devices feature maximum $\overline{RAS}$ access times of 60 ns, 70 ns, and 80 ns. Maximum power dissipation is as low as 385 mW operating and 11 mW standby on 80 ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. SMKS660-DECEMBER 1992 The TMS416160 and TMS416160P are each offered in a 42-lead plastic surface mount SOJ (RE suffix) package, and a 44/50-lead plastic surface mount TSOP (DC suffix). These packages are characterized for operation from 0°C to 70°C. #### operation #### dual CAS Two CAS pins (LCAS–UCAS) are provided to give independent control of the sixteen data I/O pins (DQ0–DQ15), with LCAS corresponding to DQ0–DQ7 and UCAS corresponding to DQ8–DQ15. For read or write cycles, the column address is latched on the first xCAS falling edge. Each xCAS pin going low enables its corresponding DQ pin with data coming from the column address to be latched on the first falling xCAS edge. All address setup and hold parameters are referenced to the first falling xCAS edge. The delay time from xCAS low to valid data out (see parameter t<sub>CAC</sub>) is measured from each individual CAS to its corresponding DQx pin. In order to latch in a new column address, all $\overline{\text{XCAS}}$ pins must be brought high. The column precharge time (see parameter $t_{CP}$ ) is measured from the last $\overline{\text{XCAS}}$ rising edge to the first falling $\overline{\text{XCAS}}$ edge of the new cycle. Keeping a column address valid while toggling $\overline{\text{XCAS}}$ requires a minimum setup time, $t_{CLCH}$ . During $t_{CLCH}$ , at least one $\overline{\text{XCAS}}$ must be brought low before the other $\overline{\text{XCAS}}$ is taken high. For early write cycles, the data is latched on the first falling $\overline{xCAS}$ edge. Only the DQs that have the corresponding $\overline{xCAS}$ low will be written into. Each $\overline{xCAS}$ will have to meet $t_{CAS}$ minimum in order to ensure writing into the storage cell. In order to latch a new address and new data, all $\overline{xCAS}$ pins need to come high and meet $t_{CP}$ . #### enhanced page mode Page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the XCAS page-mode cycle time used. With minimum XCAS page cycle time, all 256 columns specified by column addresses A0 through A7 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{xCAS}$ is high. The falling edge of the first $\overline{xCAS}$ latches the column addresses. This feature allows the devices to operate at a higher data bandwidth than conventional page-mode parts, because data retrieval begins as soon as column address is valid rather than when $\overline{xCAS}$ transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after $t_{RAH}$ (row address hold time) has been satisfied, usually well in advance of the falling edge of $\overline{xCAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{xCAS}$ low) if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time $\overline{xCAS}$ goes high, minimum access time for the next cycle is determined by $t_{CPA}$ (access time from rising edge of the last $\overline{xCAS}$ ). #### address (A0-A11) Twenty address bits are required to decode 1 of 1 048 576 storage cell locations. Twelve row-address bits are set up on pins A0 through A11 and latched onto the chip by $\overline{RAS}$ . Then, eight column-address bits are set up on pins A0 through A7 and latched onto the chip by the first $\overline{xCAS}$ . All addresses must be stable on or before the falling edge of $\overline{RAS}$ and $\overline{xCAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{xCAS}$ is used as a chip select, activating its corresponding output buffer and latching the address bits into the column-address buffers. SMKS660-DECEMBER 1992 #### write enable (W) The read or write mode is selected through the $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from the standard TTL circuits without a pullup resistor. The data inputs are disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{xCAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation with $\overline{OE}$ grounded. #### data in (DQ0-DQ15) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of $\overline{xCAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early-write cycle, $\overline{W}$ is brought low prior to $\overline{xCAS}$ and the data is strobed in by the first occurring $\overline{xCAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{xCAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{OE}$ must be high to bring the output buffers to high impedance prior to impressing data on the I/O lines. #### data out (DQ0-DQ15) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{xCAS}$ and $\overline{OE}$ are brought low. In a read cycle, the output becomes valid after the access time interval $t_{CAC}$ (which begins with the negative transition of $\overline{xCAS}$ ) as long as $t_{BAC}$ and $t_{AA}$ are satisfied. #### output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{xCAS}$ to be brought low for the output buffers to go into low-impedance state, they will remain in the low-impedance state until either $\overline{OE}$ or $\overline{xCAS}$ is brought high. #### RAS-only refresh A refresh operation must be performed at least once every sixty-four milliseconds (512 ms for TMS416160P) to retain data. This can be achieved by strobing each of the 4096 rows (A0–A11). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding all $\overline{\text{xCAS}}$ at the high (inactive) level, thus conserving power as the output buffers remain in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. #### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{xCAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. #### xCAS-before-RAS refresh $\overline{xCAS}$ -before- $\overline{RAS}$ refresh is utilized by bringing at least one $\overline{xCAS}$ low earlier than $\overline{RAS}$ (see parameter $t_{CSR}$ ) and holding it low after $\overline{RAS}$ falls (see parameter $t_{CHR}$ ). For successive $\overline{xCAS}$ -before- $\overline{RAS}$ refresh cycles, $\overline{xCAS}$ can remain low while cycling $\overline{RAS}$ . The external address is ignored and the refresh address is generated internally. The external address is also ignored during the hidden refresh option. A low-power battery-backup refresh mode that requires less than 500 $\mu$ A refresh current is available on the TMS416160P. Data integrity is maintained using xCAS-before-RAS refresh with a period of 125 $\mu$ s while holding RAS low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels (V<sub>IL</sub> < 0.2 V, V<sub>IH</sub> > V<sub>CC</sub> - 0.2 V). SMKS660-DECEMBER 1992 #### self refresh (TMS416160P) The self-refresh mode is entered by dropping $\overline{xCAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{xCAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu s$ . The chip is then refreshed internally by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode both $\overline{RAS}$ and $\overline{xCAS}$ are brought high to satisfy t<sub>CHS</sub>. Upon exiting self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. The burst refresh ensures the DRAM is fully refreshed. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power up to the full $V_{CC}$ level. #### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown correspond to the RE package. SMKS660-DECEMBER 1992 #### functional block diagram #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range on any pin (see Note 1) | | – 1 V to 7 V | |----------------------------------------------|---------------------------------------|--------------| | Supply voltage range on V <sub>CC</sub> | | - 1 V to 7 V | | Short circuit output current | • • • • • • • • • • • • • • • • • • • | 50 mA | | Power dissipation | | 1 W | | Operating free-air temperature range | | 0°C to 70°C | | Storage temperature range | – 55 | 5°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|----------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | Vss | Supply voltage | | 0 | | V | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | <b>V</b> | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | '416160<br>'416160 | | '416160-70<br>'416160P-70 | | '416160-80<br>'416160P-80 | | UNIT | |--------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|------|---------------------------|------|---------------------------|-----------------------------------------------|--------------------| | | | | | MIN | MAX | MIN | MAX | MIN | MIN MAX 2.4 0.4 ± 10 μ 70 m 2 m 1 m | | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VoL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | , | | 0.4 | | 0.4 | | 0.4 | V | | lį | Input current<br>(leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ± 10 | | ± 10 | | ± 10 | μА | | Ю | Output current (leakage) | $V_{CC} = 5.5 \text{ V}, V_O = 0 \text{ to } V_{CC}, \overline{\text{xC}}$ | AS high | | ± 10 | | ± 10 | | ± 10 | μА | | lcc1 <sup>†‡</sup> | Read or write cycle current | V <sub>CC</sub> = 5.5 V, Minimum cycle | | | 90 | | 80 | | 70 | mA | | ICC2 | Observation | V <sub>IH</sub> = 2.4 V (TTL),<br>After 1 memory cycle,<br>RAS and xCAS high | | | 2 | | 2 | | ` 2 | V<br>V<br>μΑ<br>μΑ | | | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS),<br>After 1 memory cycle, | '416160 | | 1 | | 1 | | 1 | mA | | | | RAS and xCAS high | '416160P | | 500 | | 500 | | 500 | μΑ | | lCC3 <sup>‡</sup> | Average refresh current (RAS-only or CBR) | V <sub>CC</sub> = 5.5 V, Minimum cycle,<br>RAS cycling, xCAS high (RAS on<br>RAS low after xCAS low (CBR) | ly) | | 90 | | 80 | | 70 | mA | | ICC4 <sup>†§</sup> | Average page current | V <sub>CC</sub> = 5.5 V, t <sub>PC</sub> = minimum,<br>RAS low, xCAS cycling | | | 90 | | 80 | | 70 | mA | | CC6 <sup>¶</sup> | Self refresh | CAS < 0.2 V, RAS < 0.2 V,<br>Measured after t <sub>RASS</sub> minimum | | | 500 | | 500 | | 500 | μΑ | | ICC7 <sup>†</sup> | Standby current, outputs enabled | RAS = V <sub>IH</sub> , xCAS = V <sub>IL</sub> ,<br>Data out = enabled | | | 5 | | 5 | | 5 | mA | | ICC10 <sup>¶</sup> | Battery back-up<br>operating current<br>(equivalent refresh<br>time is 512 ms).<br>CBR only. | $t_{RC}$ = 125 $\mu$ s, $t_{RAS} \le 1$ $\mu$ s,<br>$V_{CC}$ - 0.2 $V \le V_{IH} \le 6.5$ $V$ ,<br>$0$ $V \le V_{IL} \le 0.2$ $V$ , $\overline{W}$ and $\overline{OE} = V_{I}$<br>Address and Data stable | H, | | 500 | | 500 | , | 500 | μА | <sup>†</sup> Measured with outputs open. <sup>‡</sup> Measured with a maximum of one address change while RAS = VIL. <sup>§</sup> Measured with a maximum of one address change while $\overline{xCAS} = V_{IH}$ . <sup>¶</sup> For TMS416160P only. SMKS660-DECEMBER 1992 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 3) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | - 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | CO. | Output capacitance | | | - 7 | pF | NOTE 3: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. # PRODUCT PREVIEW ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '416166<br>'41616 | | '416160-70<br>'416160P-70 | | '416160-80<br>'416160P-80 | | UNIT | |------------------|--------------------------------------------------|-------------------|-----|---------------------------|-----|---------------------------|-----|------| | | ' | MIN | MAX | MIN | MAX | MIN | MAX | | | tCAC | Access time from xCAS low | | 15 | | 18 | | 20 | ns | | tAA | Access time from column address | | 30 | | 35 | | 40 | ns | | †RAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | <sup>t</sup> OEA | Access time from OE low | | 15 | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tCLZ | Delay time, XCAS low to output in low Z | 0 | | 0 | | 0 | ì | ns | | tон | Output data hold time (from xCAS) | 3 | | 3 | | 3 | | ns | | tоно | Output data hold time (from OE) | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after XCAS high (see Note 4) | 0 | 15 | 0 | 18 | 0 | 20 | ns | | tOEZ | Output disable time after OE high (see Note 4) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 4: toff and tofz are specified when the output is no longer driven. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | | | | '416160-60<br>'416160P-60 | | 0-70<br>0P-70 | '416160-80<br>'416160P-80 | | UNIT | |------------------|----------------------------------------------------|-----|---------------------------|-----|---------------|---------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Read cycle time (see Note 6) | 110 | | 130 | | 150 | | ns | | twc | Write cycle time | 110 | | 130 | | 150 | | ns | | tRWC | Read-write/read-modify-write cycle time | 155 | | 181 | | 205 | | ns | | tPRWC | Page-mode read-modify-write cycle time | 85 | | 96 | | 105 | | ns | | †RASP | Page-mode pulse duration, RAS low (see Note 8) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | †RAS | Non-page-mode pulse duration, RAS low (see Note 8) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, xCAS low (see Note 9) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, xCAS high (precharge) | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before xCAS low | 0 | | 0 | | 0 | | ns | | <sup>t</sup> ASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data setup time before W low (see Note 10) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before xCAS low | 0 | • | 0 | | 0 | | ns | | tCWL | W-low setup time before xCAS high | 15 | | 18 | | 20 | | ns | NOTES: 5. Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. - 6. All cycle times assume t<sub>T</sub> = 5 ns. - 7. tpc > tcp min + tcas min + 2tr. - 8. In a read-modify-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>RAS</sub>). - In a read-modify-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Depending on the user's transition times, this may require additional xCAS low time (t<sub>CAS</sub>). - 10. Reference to the first xCAS or W, whichever occurs last. SMKS660-DECEMBER 1992 timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) (see Note 5) | | | | '416160-60<br>'416160P-60 | | )-70<br>)P-70 | '416160-80<br>'416160P-80 | | UNIT | |-------------------|-----------------------------------------------------|------|---------------------------|-----|---------------|---------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W-low setup time before xCAS low | .0 | | 0 | | 0 | | ns | | tCAH | Column-address hold time after xCAS low | 10 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time after xCAS low (see Note 10) | 10 | | 15 | | 15 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RCH | Read hold time after xCAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | trrh | Read hold time after RAS high (see Note 13) | 5 | | 5 | | 5 | | ns | | tWCH | Write hold time after XCAS low (see Note 12) | 15 | | 15 | | 15 | | ns | | tCLCH | Hold time, xCAS low to xCAS high | 5 | | 5- | | 5 | | ns | | tAWD | Delay time, column address to W low (see Note 14) | 55 | | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to xCAS high (see Note 11) | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, xCAS high to RAS low | 5 | | 5 | | 5 | | ns | | tCSH | Delay time, RAS low to xCAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, xCAS low to RAS low (see Note 11) | . 10 | | 10 | | 10 | | ns | | tCWD | Delay time, xCAS low to W low (see Note 14) | 40 | | 46 | | 50 | | ns | | <sup>t</sup> OEH | OE command hold time | 15 | | 18 | | 20 | | ns | | tOED | Delay time, OE high before data at DQ | 15 | | 18 | | 20 | | ns | | tROH | Delay time, OE low to RAS high | 10 | | -10 | | 10 | | ns | | tRAD | Delay time, RAS low to column address (see Note 15) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | †RAL | Delay time, column address to RAS high | 30 | | 35 | | 40 | | ns . | | †CAL | Delay time, column address to xCAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to xCAS low (see Note 15) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to xCAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, xCAS low to RAS high | 15 | | 18 | | 20 | | ns | | tRWD | Delay time, RAS low to W low (see Note 14) | 85 | | 98 | | 110 | | ns | | tCPW | Delay time, W from xCAS precharge | 60 | | 68 | | 75 | | ns | | <sup>t</sup> CPRH | RAS hold time from xCAS precharge | 35 | | 40 | | 45 | | ns | | tCPR | xCAS precharge before self refresh | 0 | | 0 | | 0 | | ns | | tRPS | RAS precharge after self refresh | 110 | | 130 | | 150 | | ns | NOTES: 5. Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. - 10. Reference to the first xCAS or W, whichever occurs last. - 11. xCAS-before-RAS refresh only. - 12. Early write operation only. - 13. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. - 14. Read-modify-write operation only. - 15. Maximum value specified only to assure access time. SMKS660-DECEMBER 1992 timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) (see Note 5) | | | '41616<br>'41616 | | '41616<br>'41616 | | | '416160-80<br>'416160P-80 | | |------------------|----------------------------------------------------|------------------|-----|------------------|-----|------|---------------------------|----| | <u> </u> | · | MIN | MAX | MIN | MAX | MIN | MAX | | | tRASS | Self refresh entry from RAS low | 100 | | 100 | | 100 | | μs | | tCHS | xCAS low hold time after RAS high (self refresh) | - 50 | | - 50 | | - 50 | | ns | | tREF | Refresh time interval (TMS416160) | | 64 | | 64 | | 64 | ms | | <sup>t</sup> REF | Refresh time interval, low power (TMS416160P only) | | 512 | | 512 | | 512 | ms | | tΤ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTES: 5. Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. Figure 1. Load Circuits for Timing Parameters NOTES: A. In order to hold the address latched by the first $\overline{\text{xCAS}}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. tCAC is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. · Figure 2. Read Cycle Timing NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. B. xCAS order is arbitrary. C. Reference to the first $\overline{xCAS}$ or $\overline{W}$ , whichever occurs last. Figure 3. Write Cycle Timing SMKS660-DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION twc RAS **t**RAS ŧΤ tRCD tCSH **t**CRP - tCAS **UCAS** tRSH **tCLCH** (see Note A) **LCAS** tRAD → tCP t<sub>ASR</sub> **tRAH tASC** tCAL. t<sub>RAL</sub> Column Row Don't Care **tCAH** twcs twch $\overline{\mathbf{w}}$ tCWL t<sub>RWL</sub> twp Don't Care Valid Data In DQ0-DQ15 - toh tos -ŌĒ NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. B. $\overline{xCAS}$ order is arbitrary. Figure 4. Early Write Cycle Timing NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. B. xCAS order is arbitrary. C. $t_{CAC}$ in measured from $\overline{x_{CAS}}$ to its corresponding DQx. D. Output might go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle Timing SMKS660-DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. t<sub>CAC</sub> is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A write cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. - F. Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing #### PARAMETER MEASUREMENT INFORMATION tpp RAS **TRASP tRSH UCAS tCPRH** tCLCH. tpC (see Note A) tRCD . tCP tCRP tCSH LCAS **tCAS t**ASR <sup>t</sup>CAH tasc → t<sub>CAL</sub> **4**- trah **tRAL** VVVVVVV Don't Care A0-A11 💢 Column Don't Care Row Column <sup>t</sup>RAD tCWL twp (see Note D) <sup>t</sup>RWL twc<sub>H</sub> Don't Care Don't Care Don't Care DQ8-DQ15 Valid In <sup>t</sup>DH (see Note D) DQ0-DQ7 Valld In Valid in tOED NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter to Loh must be met. - B. xCAS order is arbitrary. - C. A read cycle or read-modify-write cycle can be mixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. - D. Referenced to the first $\overline{xCAS}$ or $\overline{W}$ , whichever occurs last. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter to LCH must be met. - B. tCAC is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write cycle timing specifications are not violated. - F. Access time is tCPA or tAA dependent. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing PRODUCT PREVIEW NOTE A: All xCAS must be high... Figure 9. RAS-Only Refresh Timing Figure 10. Hidden Refresh Cycle Timing NOTES: A. Any xCAS may be used. Figure 11. Automatic (CAS-Before-RAS) Refresh Cycle Timing CHICEGO DECEMBER 1000 #### PARAMETER MEASUREMENT INFORMATION Figure 12. Self Refresh Timing #### device symbolization SMKS266-DECEMBER 1992 | • | Organization | | | 1 | 048 | 576 | × | 16 | | |---|--------------|--|--|---|-----|-----|---|----|--| |---|--------------|--|--|---|-----|-----|---|----|--| - Single 3.3-V Supply (± 0.3 V Tolerance) - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ OR | |--------------|------------------|--------|-----------------|---------| | | TIME | TIME | TIME | WRITE | | | <sup>t</sup> RAC | tCAC | t <sub>AA</sub> | CYCLE | | | MAX | MAX | MAX | MIN | | '426160/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | | '426160/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | - **Enhanced Page Mode Operation With** CAS-Before-RAS Refresh - Long Refresh Period . . . 4096-Cycle Refresh in 64 ms (Max) 512 ms Max for Low-Power, Self-Refresh Version (TMS426160P) - 3-State Unlatched Output - Low Power Dissipation - 100 μA CMOS Standby - 100 µA Extended Refresh Battery Backup - Self-Refresh with Low Power - All Inputs, Outputs, and Clocks are TTL Compatible - **High-Reliability Plastic 42-Lead** 400-Mil-Wide Surface Mount (SOJ) Package, and 44/50-Lead Thin Small Outline Package (TSOP) - **Operating Free-Air Temperature Range** 0°C to 70°C - Texas Instruments EPIC™ CMOS Process #### description The TMS426160 series are high-speed, low voltage, 16 777 216-bit dynamic random-access memories organized as 1 048 576 words of sixteen bits each. | | ACKAGE†<br>P VIEW) | | C PACKAG<br>(TOP VIEW) | | |----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------| | VCC 1 1 DQ0 2 2 DQ1 3 DQ2 4 DQ3 5 VCC 6 DQ4 7 DQ5 8 DQ6 9 DQ7 10 NC 11 NC 11 NC 11 W 13 RAS 14 A11 15 A10 16 A0 17 A1 18 A2 19 A3 120 VCC 21 | 32 NC<br>31 CAS<br>30 UCAS<br>29 OE<br>28 A9<br>27 A8<br>26 A7<br>25 A6<br>24 A5<br>23 A4 | DQ1[<br>DQ2[<br>DQ3[<br>Vcc[<br>DQ4[<br>DQ5[<br>DQ6[<br>DQ7[ | 2 49 3 48 4 47 5 46 6 45 7 44 8 43 9 42 10 41 11 40 15 36 16 35 17 34 18 33 19 32 20 31 21 30 22 29 23 28 24 27 | V <sub>SS</sub><br>DQ11<br>DQ10 | † Packages are shown for pinout reference only. | F | PIN NOMENCLATURE | | | | | | | | |-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | A0-A11 DQ0-DQ15 LCAS UCAS NC OE RAS W VCC VSS | Address Inputs Data In/Data Out Lower Column-Address Strobe Upper Column-Address Strobe No Internal Connection Output Enable Row-Address Strobe Write Enable 3.3-V Supply Ground | | | | | | | | The TMS426160P series are high-speed, low voltage, low-power, self-refresh, 16 777 216-bit dynamic random-access memories organized as 1 048 576 words of sixteen bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. These devices feature maximum RAS access times of 70 ns and 80 ns. Maximum power dissipation is as low as 0.36 mW standby and battery backup on 80-ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. SMKS266-DECEMBER 1992 The TMS426160 and TMS426160P are each offered in a 42-lead plastic surface mount SOJ (RE suffix) package, and a 44/50-lead plastic surface mount TSOP (DC suffix). These packages are characterized for operation from 0°C to 70°C. #### operation #### dual CAS Two $\overline{\text{CAS}}$ pins ( $\overline{\text{LCAS}}$ – $\overline{\text{UCAS}}$ ) are provided to give independent control of the sixteen data I/O pins (DQ0–DQ15), with $\overline{\text{LCAS}}$ corresponding to DQ0–DQ7 and $\overline{\text{UCAS}}$ corresponding to DQ8–DQ15. For read or write cycles, the column address is latched on the first $\overline{\text{xCAS}}$ falling edge. Each $\overline{\text{xCAS}}$ pin going low enables its corresponding DQ pin with data coming from the column address to be latched on the first falling $\overline{\text{xCAS}}$ edge. All address setup and hold parameters are referenced to the first falling $\overline{\text{xCAS}}$ edge. The delay time from $\overline{\text{xCAS}}$ low to valid data out (see parameter $t_{\text{CAC}}$ ) is measured from each individual $\overline{\text{CAS}}$ to its corresponding DQx pin. In order to latch in a new column address, all $\overline{\text{XCAS}}$ pins must be brought high. The column precharge time (see parameter $t_{CP}$ ) is measured from the last $\overline{\text{XCAS}}$ rising edge to the first falling $\overline{\text{XCAS}}$ edge of the new cycle. Keeping a column address valid while toggling $\overline{\text{XCAS}}$ requires a minimum setup time, $t_{CLCH}$ . During $t_{CLCH}$ , at least one $\overline{\text{XCAS}}$ must be brought low before the other $\overline{\text{XCAS}}$ is taken high. For early write cycles, the data is latched on the first falling $\overline{xCAS}$ edge. Only the DQs that have the corresponding $\overline{xCAS}$ low will be written into. Each $\overline{xCAS}$ will have to meet $t_{CAS}$ minimum in order to ensure writing into the storage cell. In order to latch a new address and new data, all $\overline{xCAS}$ pins need to come high and meet $t_{CP}$ . #### enhanced page mode Page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the XCAS page-mode cycle time used. With minimum XCAS page cycle time, all 256 columns specified by column addresses A0 through A7 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{xCAS}$ is high. The falling edge of the first $\overline{xCAS}$ latches the column addresses. This feature allows the devices to operate at a higher data bandwidth than conventional page-mode parts, because data retrieval begins as soon as column address is valid rather than when $\overline{xCAS}$ transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after $t_{RAH}$ (row address hold time) has been satisfied, usually well in advance of the falling edge of $\overline{xCAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{xCAS}$ low) if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time $\overline{xCAS}$ goes high, minimum access time for the next cycle is determined by $t_{CPA}$ (access time from rising edge of the last $\overline{xCAS}$ ). #### address (A0-A11) Twenty address bits are required to decode 1 of 1 048 576 storage cell locations. Twelve row-address bits are set up on pins A0 through A11 and latched onto the chip by $\overline{RAS}$ . Then, eight column–address bits are set up on pins A0 through A7 and latched onto the chip by the first $\overline{xCAS}$ . All addresses must be stable on or before the falling edge of $\overline{RAS}$ and $\overline{xCAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{xCAS}$ is used as a chip select, activating its corresponding output buffer and latching the address bits into the column-address buffers. SMKS266-DECEMBER 1992 ### write enable (W) The read or write mode is selected through the $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from the standard TTL circuits without a pullup resistor. The data inputs are disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{xCAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation with $\overline{OE}$ grounded. #### data in (DQ0-DQ15) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of $\overline{xCAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early-write cycle, $\overline{W}$ is brought low prior to $\overline{xCAS}$ and the data is strobed in by the first occurring $\overline{xCAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{xCAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{OE}$ must be high to bring the output buffers to high impedance prior to impressing data on the I/O lines. #### data out (DQ0-DQ15) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{xCAS}$ and $\overline{OE}$ are brought low. In a read cycle, the output becomes valid after the access time interval $t_{CAC}$ (which begins with the negative transition of $\overline{xCAS}$ ) as long as $t_{RAC}$ and $t_{AA}$ are satisfied. #### output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{xCAS}$ to be brought low for the output buffers to go into low-impedance state, they will remain in the low-impedance state until either $\overline{OE}$ or $\overline{xCAS}$ is brought high. #### RAS-only refresh A refresh operation must be performed at least once every sixty-four milliseconds (512 ms for TMS426160P) to retain data. This can be achieved by strobing each of the 4096 rows (A0–A11). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding all $\overline{\text{xCAS}}$ at the high (inactive) level, thus conserving power as the output buffers remain in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. #### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{xCAS}}$ at $V_{IL}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. #### xCAS-before-RAS refresh $\overline{\text{xCAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing at least one $\overline{\text{xCAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $t_{\text{CSR}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $t_{\text{CHR}}$ ). For successive $\overline{\text{xCAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{xCAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . The external address is ignored and the refresh address is generated internally. The external address is also ignored during the hidden refresh option. A low-power battery-backup refresh mode that requires less than 100 $\mu$ A refresh current is available on the TMS426160P. Data integrity is maintained using xCAS-before-RAS refresh with a period of 125 $\mu$ s while holding RAS low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels (V<sub>IL</sub> < 0.2 V, V<sub>IH</sub> > V<sub>CC</sub> - 0.2 V). SMKS266-DECEMBER 1992 #### self refresh (TMS426160P) The self-refresh mode is entered by dropping $\overline{xCAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{xCAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed internally by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode both $\overline{RAS}$ and $\overline{xCAS}$ are brought high to satisfy t<sub>CHS</sub>. Upon exiting self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. The burst refresh ensures the DRAM is fully refreshed. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power up to the full $V_{CC}$ level. # logic symbol<sup>†</sup> <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown correspond to the RE package. SMKS266-DECEMBER 1992 #### functional block diagram # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | – 0.5 V to 4.6 V | |----------------------------------------------|------------------| | Supply voltage range on V <sub>CC</sub> | – 0.5 V to 4.6 V | | Short circuit output current | 50 mA | | | | | | 0°C to 70°C | | | - 55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | NOM MAX | UNIT | |-----|--------------------------------------|-------|----------------------|------| | Vcc | Supply voltage | 3.0 | 3.3 3.6 | V | | Vss | Supply voltage | | 0 | V | | VIH | High-level input voltage | 2.0 | V <sub>CC</sub> +0.3 | V | | VIL | Low-level input voltage (see Note 2) | - 0.3 | 0.8 | V | | TA | Operating free-air temperature | 0 | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. SMKS266-DECEMBER 1992 # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | '426160<br>'426160 | | '426160<br>'426160 | | UNIT | |---------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|------|--------------------|------|------| | | | 1 | MIN | MAX | MIN | MAX | | | | Vон | High-level output voltage | I <sub>OH</sub> = -2 mA | | 2.4 | | 2.4 | | v | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | İ | 0.4 | V | | Vон | Option | l <sub>OH</sub> = – 100 μA | | VCC-0. | 2 | VCC-0. | 2 | V | | VOL | Option | l <sub>OL</sub> = 100 μA | | | 0.2 | | 0.2 | ٧ | | 4 | Input current (leakage) | V <sub>CC</sub> = 3.6 V, V <sub>I</sub> = 0 to 3.9 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ± 10 | | ± 10 | μА | | Ю | Output current (leakage) | $V_{CC} = 3.6 \text{ V}, V_{O} = 0 \text{ to } V_{CC}, \overline{xC}$ | AS high | | ± 10 | | ± 10 | μА | | I <sub>CC1</sub> †‡ | Read or write cycle current | V <sub>CC</sub> = 3.6 V, Minimum cycle | | | 80 | | 70 | mA | | | | V <sub>IH</sub> = 2 V (LVTTL), After 1 memory cycle, RAS and xCAS high V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (LVCMOS), After 1 memory cycle, | | | 1 | | 1 | mA | | ICC2 | Standby current | | | | 300 | | 300 | μА | | | | RAS and xCAS high | '426160P | | 100 | | 100 | μΑ | | lcc3‡ | Average refresh current (RAS-only or CBR) | V <sub>CC</sub> = 3.6 V, Minimum cycle,<br>RAS cycling, xCAS high (RAS on<br>RAS low after xCAS low (CBR) | ly) | | 80 | | 70 | mA | | ICC4 <sup>†§</sup> | Average page current | VCC = 3.6 V, tpC = minimum,<br>RAS low, xCAS cycling | | | 80 | | 70 | mA | | ICC6¶ | Self refresh | CAS < 0.2 V, RAS < 0.2 V,<br>Measured after t <sub>RASS</sub> minimum | | | 100 | | 100 | μА | | ICC7 <sup>†</sup> | Standby current, outputs enabled | RAS = V <sub>IH</sub> , xCAS = V <sub>IL</sub> ,<br>Data out = enabled | | | 5 | | 5 | mA | | ICC10 <sup>¶</sup> | Battery back-up operating current (equivalent refresh time is 512 ms). CBR only. | $t_{RC}$ = 125 µs, $t_{RAS}$ ≤ 1 µs,<br>$V_{CC}$ - 0.2 $V$ ≤ $V_{ H}$ ≤ 3.9 $V$ ,<br>$0$ $V$ ≤ $V_{ L}$ ≤ 0.2 $V$ , $\overline{W}$ and $\overline{OE}$ = $V_{ L}$<br>Address and Data stable | H, | | 100 | | 100 | μA | <sup>†</sup> Measured with outputs open. <sup>‡</sup> Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . <sup>§</sup> Measured with a maximum of one address change while $\overline{xCAS} = V_{IH}$ . <sup>¶</sup> For TMS426160P only. SMKS266-DECEMBER 1992 # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ (see Note 3) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | СО | Output capacitance | | | 7 | pF | NOTE 3: V<sub>CC</sub> equal to 3.3 V $\pm$ 0.3 V and the bias on pins under test is 0 V. SMKS266-DECEMBER 1992 # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '426160-70<br>'426160P-70 | | '426160<br>'426160 | UNIT | | |------------------|--------------------------------------------------|---------------------------|-----|--------------------|------|----| | ļ | | MIN | MAX | MIN | MAX | | | tCAC | Access time from xCAS low | | 18 | | 20 | ns | | tAA | Access time from column address | | 35 | | 40 | ns | | tRAC | Access time from RAS low | | 70 | | 80 | ns | | <sup>t</sup> OEA | Access time from OE low | : " | 18 | | 20 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 40 | | 45 | ns | | tCLZ | Delay time, xCAS low to output in low Z | 0 | | 0 | | ns | | tон | Output data hold time (from xCAS) | 3 | | 3 | | ns | | tоно | Output data hold time (from $\overline{OE}$ ) | 3 | | 3 | | ns | | tOFF | Output disable time after xCAS high (see Note 4) | 0 | 18 | 0 | 20 | ns | | tOEZ | Output disable time after OE high (see Note 4) | 0 | 18 | . 0 | 20 | ns | NOTE 4: toff and tofz are specified when the output is no longer driven. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | | | '426160-70<br>'426160P-70 | | | | UNIT | |-------------------|----------------------------------------------------|---------------------------|---------|-----|---------|------| | | | MIN | MAX | MIN | MAX | | | tRC | Read cycle time (see Note 6) | 130 | | 150 | | ns | | twc | Write cycle time | 130 | | 150 | | ns | | tRWC | Read-write/read-modify-write cycle time | 181 | | 205 | | ns | | <sup>t</sup> PRWC | Page-mode read-modify-write cycle time | 96 | | 105 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 8) | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 8) | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, xCAS low (see Note 9) | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, xCAS high (precharge) | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | | 15 | | ns | | tASC | Column-address setup time before xCAS low | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | ns | | tDS | Data setup time before W low (see Note 10) | 0 | | 0 | | ns | | tRCS | Read setup time before xCAS low | 0 | | 0 | | ns | | tCWL | W-low setup time before xCAS high | 18 | | 20 | | ns | NOTES: 5. Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. - 6. All cycle times assume $t_T = 5$ ns. - 7. tpc > tcp min + tcas min + 2tT. - 8. In a read-modify-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>RAS</sub>). - 9. In a read-modify-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Depending on the user's transition times, this may require additional XCAS low time (t<sub>CAS</sub>). - 10. Reference to the first xCAS or W, whichever occurs last. SMKS266-DECEMBER 1992 timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) (see Note 5) | | | '426160-70<br>'426160P-70 | | '426160<br>'426160 | | UNIT | |------------------|-------------------------------------------------------------------------------------|---------------------------|-----|--------------------|-----|------| | | | MIN | MAX | MIN | MAX | | | t <sub>RWL</sub> | W-low setup time before RAS high | 18 | | 20 | | ns | | twcs | W-low setup time before xCAS low | 0 | | 0 | | ns | | <sup>t</sup> CAH | Column-address hold time after XCAS low | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time after xCAS low (see Note 10) | 15 | | 15 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | ns | | tRCH | Read hold time after xCAS high (see Note 13) | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 13) | 5 | | 5 | | ns | | twcH | Write hold time after XCAS low (see Note 12) | 15 | | 15 | | ns | | tCLCH | Hold time, XCAS low to XCAS high | 5 | | 5 | | ns | | tAWD | Delay time, column address to W low (see Note 14) | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to XCAS high (see Note 11) | 20 | | 20 | | ns | | tCRP | Delay time, xCAS high to RAS low | 5 | | 5 | • | ns | | tcsH | Delay time, RAS low to XCAS high | 70 | | 80 | | ns | | tCSR | Delay time, xCAS low to RAS low (see Note 11) | 10 | | 10 | | ns | | tCWD | Delay time, $\overline{\text{xCAS}}$ low to $\overline{\text{W}}$ low (see Note 14) | 46 | | 50 | | ns | | <sup>t</sup> OEH | OE command hold time | 18 | | 20 | | ns | | tOED - | Delay time, OE high before data at DQ | 18 | | 20 | | ns | | <sup>t</sup> ROH | Delay time, OE low to RAS high | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column address (see Note 15) | <sup>-</sup> 15 | 35 | 15 | 40 | ns | | t <sub>RAL</sub> | Delay time, column address to RAS high | 35 | | 40 | | ns | | tCAL | Delay time, column address to xCAS high | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to XCAS low (see Note 15) | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to XCAS low | 0 | | 0 | | ns | | tRSH | Delay time, xCAS low to RAS high | 18 | | 20 | | ns | | tRWD | Delay time, RAS low to W low (see Note 14) | 98 | | 110 | | ns | | tCPW | Delay time, W from xCAS precharge | 68 | | 75 | | ns | | tCPRH | RAS hold time from xCAS precharge | 40 | | 45 | | ns | | tCPR | xCAS precharge before self refresh | 0 | | 0 | | ns | | tRPS | RAS precharge after self refresh | 130 | | 150 | | ns | NOTES: 5. Timing measurements are referenced to VIL max and VIH min. - 10. Reference to the first xCAS or W, whichever occurs last. - 11. xCAS-before-RAS refresh only. - 12. Early write operation only. - 13. Either tare or tare must be satisfied for a read cycle. - 14. Read-modify-write operation only. - 15. Maximum value specified only to assure access time. SMKS266-DECEMBER 1992 timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) (see Note 5) | | | | '426160-70<br>'426160P-70 | | '42616<br>'42616 | UNIT | | |-------|----------------------------------------------------|---|---------------------------|-----|------------------|------|----| | | | М | IN | MAX | MIN | MAX | | | tRASS | Self refresh entry from RAS low | 1 | 00 | | 100 | | μs | | tCHS | xCAS low hold time after RAS high (self refresh) | | 50 | | - 50 | | ns | | tREF | Refresh time interval (TMS426160) | | | 64 | | 64 | ms | | tREF | Refresh time interval, low power (TMS426160P only) | | | 512 | | 512 | ms | | tŢ | Transition time | | 3 | 30 | 3 | 30 | ns | NOTE 5: Timing measurements are referenced to $V_{IL}$ max and $V_{IH}$ min. #### PARAMETER MEASUREMENT INFORMATION Figure 1. Load Circuits for Timing Parameters #### . PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter to LCH must be met. - B. $\underline{t_{CAC}}$ is measured from $\overline{x_{CAS}}$ to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. B. xCAS order is arbitrary. C. Reference to the first XCAS or W, whichever occurs last. Figure 3. Write Cycle Timing NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. B. xCAS order is arbitrary. Figure 4. Early Write Cycle Timing PRODUCT PREVIEW NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. xCAS order is arbitrary. - C. $t_{CAC}$ in measured from $\overline{x_{CAS}}$ to its corresponding DQx. - D. Output might go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle Timing - NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. t<sub>CAC</sub> is measured from $\overline{\text{xCAS}}$ to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A write cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. - F. Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing PRODUCT PREVIEW NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. xCAS order is arbitrary. - C. A read cycle or read-modify-write cycle can be mixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. - D. Referenced to the first xCAS or W, whichever occurs last. Figure 7. Enhanced Page-Mode Write Cycle Timing SMKS266-DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first XCAS going low, the parameter to Lorentz must be met. - B. $t_{CAC}$ is measured from $\overline{x_{CAS}}$ to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write cycle timing specifications are not violated. - F. Access time is topa or tag dependent. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing NOTE A: All XCAS must be high. Figure 9. RAS-Only Refresh Timing Figure 10. Hidden Refresh Cycle Timing #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Any xCAS may be used. Figure 11. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 12. Self Refresh Timing #### device symbolization RE PACKAGET SMKS860-DECEMBER 1992 DC PACKAGET | • | Organization | . 1 ( | 148 | 576 | × | 16 | |---|--------------|-------|-----|-----|---|----| | | Organization | | 770 | 310 | ^ | 10 | - Single 5-V Supply (10% Tolerance) - Performance Ranges: | | ACCESS<br>TIME<br>trac<br>MAX | ACCESS<br>TIME<br>tCAC<br>MAX | ACCESS<br>TIME<br>t <sub>AA</sub><br>MAX | READ OR<br>WRITE<br>CYCLE<br>MIN | |--------------|-------------------------------|-------------------------------|------------------------------------------|----------------------------------| | '418160/P-60 | 60 ns | 15 ns | 30 ns | 110 ns | | '418160/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | | '418160/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period . . . 1024-Cycle Refresh in 16 ms (Max) 128 ms Max for Low-Power, Self-Refresh Version (TMS418160P) - 3-State Unlatched Output - Low Power Dissipation - Self-Refresh With Low Power - All Inputs, Outputs, and Clocks are TTL Compatible - High-Reliability Plastic 42-Lead 400-Mil-Wide Surface Mount (SOJ) Package, and 44/50-Lead Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range 0°C to 70°C - Texas Instruments EPIC<sup>™</sup> CMOS Process ### description The TMS418160 series are high-speed, 16 777 216-bit dynamic random-access memories organized as 1 048 576 words of sixteen bits each. The TMS418160P series are high-speed, low-power, self-refresh, 16 777 216-bit dynamic random-access memories organized as 1 048 576 words of sixteen bits each. | | | | IEW) | |-------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------|----------------------------------------------------| | V <sub>CC</sub> [ 1<br>DQ0[ 2<br>DQ1[ 3<br>DQ2[ 4<br>DQ3[ 5 | 42] V <sub>SS</sub> 41] DQ15 40] DQ14 39] DQ13 38] DQ12 | V <sub>CC</sub> [ 1 O DQ0[ 2 DQ1[ 3 DQ2[ 4 DQ3[ 5 | 50 Vss<br>49 DQ15<br>48 DQ14<br>47 DQ13<br>46 DQ12 | | V <sub>CC</sub> [] 6<br>DQ4[] 7 | 37 🛚 V <sub>SS</sub><br>36 🗍 DQ11 | V <sub>CC</sub> [] 6<br>DQ4[] 7 | 45 V <sub>SS</sub><br>44 DQ11 | | DQ5[] 8 | 35 DQ10 | DQ5[] 8 | 43 DQ10 | | DQ6[] 9 | 34 🗍 DQ9 | DQ6[] 9 | 42 DQ9 | | DQ7[] 10 | 33 🛛 DQ8 | DQ7[] 10 | 41 DQ8 | | NC[] 11 | 32 NC | NC[] 11 | 40 NC | | NC[] 12 | 31 TCAS | | 1 | | ₩[] 13 | 30 TO UCAS | | | | RAS[ 14 | 29 J OE | | J | | NC[ 15 | 28 A9 | NC[] 15 | 36 NC | | NC[ 16 | 27 🛭 A8 | NC[] 16 | 35 LCAS | | A0[] 17 | 26 A7 | ₩[ 17 | 34 🛛 UCAS | | A1 18 | 25 A6 | RAS[] 18 | 33 🛛 ŌĒ | | A2[] 19 | 24 🛭 A5 | NC[] 19 | 32 🛮 A9 | | A3 <b>[</b> ] 20 | 23 A4 | NC[] 20 | 31 🛛 A8 | | V <sub>CC</sub> [] 21 | 22 V <sub>SS</sub> | A0[] 21 | 30 🛮 A7 | | <u> </u> | | A1 🛛 22 | 29 🛮 A6 | | • | | A2[ <b>]</b> 23 | 28 ] A5 | | | | A3 🛛 24 | 27 🛮 A4 | | | | V <sub>CC</sub> [] <sup>25</sup> | 26 V <sub>SS</sub> | | | | <u> </u> | | † Packages are shown for pinout reference only | PIN NOMENCLATURE | | | | | | |----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | A0-A9 DQ0-DQ15 LCAS UCAS NC OE RAS W VCC VSS | Address Inputs Data In/Data Out Lower Column-Address Strobe Upper Column-Address Strobe No Internal Connection Output Enable Row-Address Strobe Write Enable 5-V Supply Ground | | | | | They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. These devices feature maximum $\overline{RAS}$ access times of 60 ns, 70 ns, and 80 ns. Maximum power dissipation is as low as 11 mW standby on 80 ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. SMKS860-DECEMBER 1992 The TMS418160 and TMS418160P are each offered in a 42-lead plastic surface mount SOJ (RE suffix) package, and a 44/50-lead plastic surface mount TSOP (DC suffix). These packages are characterized for operation from 0°C to 70°C. #### operation #### dual CAS Two $\overline{\text{CAS}}$ pins ( $\overline{\text{LCAS}}$ – $\overline{\text{UCAS}}$ ) are provided to give independent control of the sixteen data I/O pins (DQ0–DQ15), with $\overline{\text{LCAS}}$ corresponding to DQ0–DQ7 and $\overline{\text{UCAS}}$ corresponding to DQ8–DQ15. For read or write cycles, the column address is latched on the first $\overline{\text{xCAS}}$ falling edge. Each $\overline{\text{xCAS}}$ pin going low enables its corresponding DQ pin with data coming from the column address to be latched on the first falling $\overline{\text{xCAS}}$ edge. All address setup and hold parameters are referenced to the first falling $\overline{\text{xCAS}}$ edge. The delay time from $\overline{\text{xCAS}}$ low to valid data out (see parameter $t_{\text{CAC}}$ ) is measured from each individual $\overline{\text{CAS}}$ to its corresponding DQx pin. In order to latch in a new column address, all $\overline{\text{XCAS}}$ pins must be brought high. The column precharge time (see parameter $t_{CP}$ ) is measured from the last $\overline{\text{XCAS}}$ rising edge to the first falling $\overline{\text{XCAS}}$ edge of the new cycle. Keeping a column address valid while toggling $\overline{\text{XCAS}}$ requires a minimum setup time, $t_{CLCH}$ . During $t_{CLCH}$ , at least one $\overline{\text{XCAS}}$ must be brought low before the other $\overline{\text{XCAS}}$ is taken high. For early write cycles, the data is latched on the first falling $\overline{xCAS}$ edge. Only the DQs that have the corresponding $\overline{xCAS}$ low will be written into. Each $\overline{xCAS}$ will have to meet $t_{CAS}$ minimum in order to ensure writing into the storage cell. In order to latch a new address and new data, all $\overline{xCAS}$ pins need to come high and meet $t_{CP}$ . #### enhanced page mode Page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the XCAS page-mode cycle time used. With minimum XCAS page cycle time, all 1024 columns specified by column addresses A0 through A9 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{xCAS}$ is high. The falling edge of the first $\overline{xCAS}$ latches the column addresses. This feature allows the devices to operate at a higher data bandwidth than conventional page-mode parts, because data retrieval begins as soon as column address is valid rather than when $\overline{xCAS}$ transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after $t_{RAH}$ (row address hold time) has been satisfied, usually well in advance of the falling edge of $\overline{xCAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{xCAS}$ low) if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time $\overline{xCAS}$ goes high, minimum access time for the next cycle is determined by $t_{CPA}$ (access time from rising edge of the last $\overline{xCAS}$ ). #### address (A0-A9) Twenty address bits are required to decode 1 of 1 048 576 storage cell locations. Ten row-address bits are set up on pins A0 through A9 and latched onto the chip by RAS. Then, ten column–address bits are set up on pins A0 through A9 and latched onto the chip by the first XCAS. All addresses must be stable on or before the falling edge of RAS and XCAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. XCAS is used as a chip select, activating its corresponding output buffer and latching the address bits into the column-address buffers. SMKS860-DECEMBER 1992 #### write enable (W) The read or write mode is selected through the $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from the standard TTL circuits without a pullup resistor. The data inputs are disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{xCAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation with $\overline{OE}$ grounded. #### data in (DQ0-DQ15) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of $\overline{xCAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early-write cycle, $\overline{W}$ is brought low prior to $\overline{xCAS}$ and the data is strobed in by the first occurring $\overline{xCAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{xCAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{OE}$ must be high to bring the output buffers to high impedance prior to impressing data on the I/O lines. #### data out (DQ0-DQ15) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{xCAS}$ and $\overline{OE}$ are brought low. In a read cycle, the output becomes valid after the access time interval $t_{CAC}$ (which begins with the negative transition of $\overline{xCAS}$ ) as long as $t_{RAC}$ and $t_{AA}$ are satisfied. #### output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{xCAS}$ to be brought low for the output buffers to go into low-impedance state, they will remain in the low-impedance state until either $\overline{OE}$ or $\overline{xCAS}$ is brought high. #### RAS-only refresh A refresh operation must be performed at least once every sixteen milliseconds (128 ms for TMS418160P) to retain data. This can be achieved by strobing each of the 1024 rows (A0–A9). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{RAS}$ -only operation can be used by holding all $\overline{xCAS}$ at the high (inactive) level, thus conserving power as the output buffers remain in the high-impedance state. Externally generated addresses must be used for a $\overline{RAS}$ -only refresh. #### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{RAS}}$ at $V_{IL}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. #### xCAS-before-RAS refresh $\overline{\text{xCAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing at least one $\overline{\text{xCAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $t_{\text{CSR}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $t_{\text{CHR}}$ ). For successive $\overline{\text{xCAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{xCAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . The external address is ignored and the refresh address is generated internally. The external address is also ignored during the hidden refresh option. A low-power battery-backup refresh mode that requires less than 500 $\mu$ A refresh current is available on the TMS418160P. Data integrity is maintained using xCAS-before-RAS refresh with a period of 125 $\mu$ s while holding RAS low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels (V<sub>IL</sub> < 0.2 V, V<sub>IH</sub> > V<sub>CC</sub> - 0.2 V). self refresh (TMS418160P) The self-refresh mode is entered by dropping $\overline{xCAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{xCAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu s$ . The chip is then refreshed internally by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode both $\overline{RAS}$ and $\overline{xCAS}$ are brought high to satisfy $t_{CHS}$ . Upon exiting self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. The burst refresh ensures the DRAM is fully refreshed. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power-up to the full $V_{CC}$ level. # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown correspond to the RE package. SMKS860-DECEMBER 1992 #### functional block diagram #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | 1 V to 7 V | |----------------------------------------------|---------------| | Supply voltage range on V <sub>CC</sub> | 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | . 0°C to 70°C | | Storage temperature range – | 55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | - MIN | NOM | MAX | UNIT | |-----------------|--------------------------------------|---------|-----|-------|------| | | · | · MIIIV | NOW | IVIAA | UNII | | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VSS | Supply voltage | | 0 | | > | | V <sub>IH</sub> | High-level input voltage | 2.4 | | 6.5 | ٧ | | V <sub>IL</sub> | Low-level input voltage (see Note 2) | | | 0.8 | V | | TA | Operating free-air temperature | - 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. #### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | - | '418160-60<br>'418160P-60 | | '418160-70<br>'418160P-70 | | '418160-80<br>'418160P-80 | | UNIT | |--------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------|------|---------------------------|------|---------------------------|------|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VoL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | 0.4 | | 0.4 | ٧ | | Ц | Input current<br>(leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ± 10 | | ± 10 | | ± 10 | μΑ | | ю | Output current (leakage) | $V_{CC} = 5.5 \text{ V}, V_{O} = 0 \text{ to } V_{CC}, \overline{\text{xC}}$ | CC = 5.5 V, V <sub>O</sub> = 0 to V <sub>CC</sub> , <del>xCAS</del> high | | ± 10 | | ± 10 | | ± 10 | μΑ | | lcc1 <sup>†‡</sup> | Read or write cycle current | CC = 5.5 V, Minimum cycle | | | TBD | | TBD | | TBD | mA | | | 2 | V <sub>IH</sub> = 2.4 V (TTL),<br>After 1 memory cycle,<br>RAS and xCAS high | | | 2 | | 2 | 2 | 2 | mA | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS) ,<br>After 1 memory cycle,<br>RAS and xCAS high | '418160 | | 1 | | 1 | | 1 | mA | | | | | '418160P | | 500 | | 500 | | 500 | μΑ | | ICC3‡ | Average refresh current (RAS-only or CBR) | VCC = 5.5 V, Minimum cycle,<br>RAS cycling, xCAS high (RAS on<br>RAS low after xCAS low (CBR) | CC = 5.5 V, Minimum cycle, S cycling, xCAS high (RAS only) | | TBD | | TBD | | TBD | mA | | ICC4 <sup>†§</sup> | Average page current | VCC = 5.5 V, tpC = minimum,<br>RAS low, xCAS cycling | | | TBD | | TBD | | TBD | mA | | lCC6 <sup>¶</sup> | Self refresh | xCAS < 0.2 V, RAS < 0.2 V,<br>Measured after t <sub>RASS</sub> minimum | | | 500 | | 500 | | 500 | μА | | ICC7 <sup>†</sup> | Standby current, outputs enabled | RAS = V <sub>IH</sub> , xCAS = V <sub>IL</sub> ,<br>Data out = enabled | | i | 5 | | 5 | • | 5 | mA | | ICC10 <sup>¶</sup> | Battery back-up<br>operating current<br>(equivalent refresh<br>time is 128 ms).<br>CBR only. | $t_{RC}$ = 125 $\mu$ s, $t_{RAS}$ $\leq$ 1 $\mu$ s, $V_{CC}$ = 0.2 $V \leq V_{ H} \leq$ 6.5 $V$ , $0.7 \leq V_{ L} \leq 0.2 V$ , $\overline{W}$ and $\overline{OE} = V_{ L}$ Address and Data stable | н. | | 500 | | 500 | | 500 | μΑ | <sup>†</sup> Measured with outputs open. <sup>‡</sup> Measured with a maximum of one address change while RAS = V<sub>IL</sub>. § Measured with a maximum of one address change while XCAS = V<sub>IH</sub>. <sup>¶</sup> For TMS418160P only. SMKS860\_DECEMBER 1002 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 3) | · | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | СО | Output capacitance | | | 7 | pF | NOTE 3: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. ### switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '418160<br>'418160 | | '418160<br>'418160 | | | | UNIT | |------------------|--------------------------------------------------|--------------------|-----|--------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------| | | | MIN | MAX | MIN | MAX | MIN MAX B 20 C 40 C 80 C 80 C 90 9 | | | | tCAC | Access time from XCAS low | | 15 | | 18 | | 20 | ns | | tAA | Access time from column address | | 30 | | 35 | | 40 | ns | | tRAC ' | Access time from RAS low | | 60 | | 70 | - | 80 | ns | | <sup>t</sup> OEA | Access time from OE low | | 15 | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tCLZ | Delay time, xCAS low to output in low Z | 0 | | 0 | | 0 | | ns | | tон | Output data hold time (from xCAS) | 3 | | 3 | | 3 | | ns | | tоно | Output data hold time (from OE) | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after xCAS high (see Note 4) | 0 | 15 | 0 | 18 | 0 | 20 | ns | | tOEZ | Output disable time after OE high (see Note 4) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 4: toff and tofz are specified when the output is no longer driven. #### timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | | | '418160-60<br>'418160P-60 | | '41816<br>'41816 | i0-70<br>i0P-70 | '41816<br>'41816 | | UNIT | |-------------------|----------------------------------------------------|---------------------------|---------|------------------|-----------------|------------------|---------|------| | į . | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Read cycle time (see Note 6) | 110 | | 130 | | 150 | | ns | | twc | Write cycle time | 110 | | 130 | | 150 | | ns | | tRWC | Read-write/read-modify-write cycle time | 155 | | 181 | | 205 | | ns | | tPC | Page-mode read or write cycle time (see Note 7) | 40 | | 45 | | 50 | | ns | | <sup>t</sup> PRWC | Page-mode read-modify-write cycle time | 85 | | 96 | | 105 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 8) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 8) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, xCAS low (see Note 9) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, xCAS high (precharge) | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before XCAS low | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time before W low (see Note 10) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before XCAS low | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before xCAS high | 15 | | 18 | | 20 | | ns | NOTES: 5. Timing measurements are referenced to VII max and VIH min. - 6. All cycle times assume t<sub>T</sub> = 5 ns. - 7. tpc > tcp min + tcas min + 2tT. - 8. In a read-modify-write cycle, tRWD and tRWL must be observed. Depending on the user's transition times, this may require additional RAS low time (tRAS). - 9. In a read-modify-write cycle, town and town must be observed. Depending on the user's transition times, this may require additional xCAS low time (t<sub>CAS</sub>). 10. Reference to the first xCAS or W, whichever occurs last. SMKS860-DECEMBER 1992 timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) (see Note 5) | | | '418160-60<br>'418160P-60 | | '418160<br>'418160 | | '418160-80<br>'418160P-80 | | UNIT | |-------|-----------------------------------------------------------------------|---------------------------|-----|--------------------|-----|---------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W-low setup time before xCAS low (see Note 12) | 0 | | 0 | | 0 | | ns | | tCAH | Column-address hold time after XCAS low | 10 | | 15 | | 15 | | ns | | tDH | Data hold time after xCAS low (see Note 10) | 10 | | 15 | | 15 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after XCAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 13) | 5 | | 5 | | 5 | | ns | | twch | Write hold time after XCAS low (see Note 12) | 15 | | 15 | | 15 | | ns | | tCLCH | Hold time, xCAS low to xCAS high | 5 | | 5 | | 5 | | ns | | tAWD | Delay time, column address to W low (see Note 14) | 55 | | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to xCAS high (see Note 11) | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, XCAS high to RAS low | 5 | | 5 | | 5 | | ns | | tcsH | Delay time, RAS low to xCAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, xCAS low to RAS low (see Note 11) | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, $\overline{xCAS}$ low to $\overline{W}$ low (see Note 14) | 40 | | 46 | | 50 | | ns | | tOEH | OE command hold time | 15 | | 18 | | 20 | | ns | | tOED | Delay time, OE high before data at DQ | 15 | | 18 | | 20 | | ns | | tROH | Delay time, OE low to RAS high | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column address (see Note 15) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | tRAL | Delay time, column address to RAS high | 30 | | 35 | | 40 | | ns | | tCAL | Delay time, column address to xCAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to xCAS low (see Note 15) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to xCAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, XCAS low to RAS high | 15 | | 18 | | 20 | | ns | | tRWD | Delay time, RAS low to W low (see Note 14) | 85 | | 98 | | 110 | | ns | | tCPW | Delay time, W from xCAS precharge | 60 | | 68 | | 75 | | ns | | tCPRH | RAS hold time from xCAS precharge | 35 | | 40 | | 45 | | ns | | tCPR | xCAS precharge before self refresh | 0 | | 0 | | 0 | | ns | | tRPS | RAS precharge after self refresh | 110 | | 130 | | 150 | | ns | NOTES: 5. Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. 10. Reference to the first xCAS or W, whichever occurs last. - 11. xCAS-before-RAS refresh only. - 12. Early write operation only. - 13. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. - 14. Read-modify-write operation only. - 15. Maximum value specified only to assure access time. timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) (see Note 5) | | | | | | | | '418160-80<br>'418160P-80 | | |-------|----------------------------------------------------|------|-----|------|-----|------|---------------------------|----| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | †RASS | Self refresh entry from RAS low | 100 | | 100 | | 100 | | μS | | tchs | xCAS low hold time after RAS high (self refresh) | - 50 | | - 50 | | - 50 | | ns | | tREF | Refresh time interval (TMS418160 only) | i i | 16 | | 16 | | 16 | ms | | tREF | Refresh time interval, low power (TMS418160P only) | | 128 | | 128 | | 128 | ms | | tŢ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTES: 5. Timing measurements are referenced to V<sub>II</sub> max and V<sub>IH</sub> min. ## PARAMETER MEASUREMENT INFORMATION Figure 1. Load Circuits for Timing Parameters NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. B. tCAC is measured from xCAS to its corresponding DQx. C. xCAS order is arbitrary. D. Output may go from high-impedance to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing PRODUCT PREVIEW NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter to Local must be met. B. xCAS order is arbitrary. C. Reference to the first XCAS or W, whichever occurs last. Figure 3. Write Cycle Timing CHICOGO DECEMBEDACO ## PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter to Hold the address latched by the first xCAS going low, the parameter to Hold the address latched by the first xCAS going low, the parameter to Hold the address latched by the first xCAS going low, the parameter to Hold the address latched by the first xCAS going low, the parameter to Hold the address latched by the first xCAS going low, the parameter to Hold the address latched by the first xCAS going low, the parameter to Hold the address latched by the first xCAS going low, the parameter to Hold the address latched by the first xCAS going low, the parameter to Hold the address latched by the first xCAS going low, the parameter to Hold the address latched by the first xCAS going low, the parameter to Hold the Address latched by the first xCAS going low, the parameter to Hold the Address latched by the first xCAS going low, the parameter to Hold the Address latched by the first xCAS going low, the parameter to Hold the Address latched by the first xCAS going low, the parameter to Hold the Address latched by the Hold the Hold the Address latched by the Hold B. xCAS order is arbitrary. Figure 4. Early Write Cycle Timing NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter t<sub>CLCH</sub> must be met. - B. xCAS order is arbitrary. - C. tCAC in measured from xCAS to its corresponding DQx. - D. Output might go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle Timing NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter tolor must be met. - B. tCAC is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A write cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. - F. Access time is topa or taa dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing PRODUCT PREVIEW SMKS860-DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. xCAS order is arbitrary. - C. A read cycle or read-modify-write cycle can be mixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. - D. Referenced to the first XCAS or W, whichever occurs last. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. In order to hold the address latched by the first XCAS going low, the parameter tolor must be met. - B. tCAC is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write cycle timing specifications are not violated. - F. Access time is tCPA or tAA dependent. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing NOTE A: All xCAS must be high. Figure 9. RAS-Only Refresh Timing Figure 10. Hidden Refresh Cycle Timing NOTES: A. Any xCAS may be used. Figure 11. Automatic (CAS-Before-RAS) Refresh Cycle Timing SMKS860-DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION Figure 12. Self Refresh Timing ## device symbolization SMKS286-DECEMBER 1992 - Organization . . . 1 048 576 × 16 - Single 3.3-V Supply (±0.3V Tolerance) - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ OR | |--------------|--------|--------|--------|---------| | | TIME | TIME | TIME | WRITE | | | tRAC | tCAC | taa | CYCLE | | | MAX | MAX | Max | MIN | | '428160/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | | '428160/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period . . . 1024-Cycle Refresh in 16 ms (Max) 128 ms Max for Low-Power, Self-Refresh Version (TMS428160P) - 3-State Unlatched Output - Low Power Dissipation - 100 μA CMOS Standby - 100 μA Extended Refresh Battery Backup - Self-Refresh With Low Power - All Inputs, Outputs, and Clocks are TTL Compatible - High-Reliability Plastic 42-Lead 400-Mil-Wide Surface Mount (SOJ) Package, and 44/50-Lead Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range 0°C to 70°C - Texas Instruments EPIC<sup>™</sup> CMOS Process #### description The TMS428160 series are high-speed, low voltage, 16 777 216-bit dynamic random-access memories organized as 1 048 576 words of sixteen bits each. The TMS428160P series are high-speed, low voltage, low-power, self-refresh, 16 777 216-bit dynamic random-access memories organized as 1 048 576 words of sixteen bits each. | RE PACI | | | C PACKAO<br>(TOP VIEW | | |------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCC 1 1 DQ0 2 DQ1 3 DQ2 4 DQ3 5 VCC 6 DQ4 7 DQ5 8 DQ6 9 DQ7 10 NC 11 NC 12 W 13 RAS 14 NC 15 NC 16 A0 17 A1 18 A2 19 A3 120 VCC 21 | 42 Vss<br>41 DQ15<br>40 DQ14<br>39 DQ13<br>38 DQ12<br>37 Vss<br>36 DQ11<br>35 DQ10<br>34 DQ9<br>33 DQ8<br>32 NC<br>31 CAS<br>30 UCAS<br>29 OE<br>28 A9<br>27 A8<br>26 A7<br>25 A6<br>24 A5<br>23 Vss | Vcc[ DQ0[ DQ1[ DQ2[ DQ3[ Vcc[ DQ4[ DQ5[ DQ7[ NC[ NC[ RAS[ NC[ A1[ A2[ A3[ Vcc[ A3[ Vcc[ NC[ A3[ A3[ NC[ A3[ A3[ A] NC[ A3[ A3[ A] NC[ A] NC[ A3[ A] A] NC[ A3[ A] A] NC[ A3[ A] A] NC[ A] A] NC[ A] A] NC[ A] A] NC[ A] A] A] A] A] A] A] A] A] A | 2 44<br>3 44<br>4 47<br>5 46<br>6 45<br>7 44<br>8 45<br>9 42<br>10 41<br>11 40<br>15 36<br>16 35<br>17 34<br>18 35<br>19 32<br>20 31<br>21 30<br>22 25<br>23 28 | B DQ14 P DQ13 B DQ12 B DQ12 B DQ10 B DQ10 B DQ9 D DQ8 | † Packages are shown for pinout reference only | Р | IN NOMENCLATURE | |----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A9 DQ0-DQ15 LCAS UCAS NC OE RAS W VCC VSS | Address Inputs Data In/Data Out Lower Column-Address Strobe Upper Column-Address Strobe No Internal Connection Output Enable Row-Address Strobe Write Enable 3.3-V Supply Ground | They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. These devices feature maximum RAS access times of 70 ns and 80 ns. Maximum power dissipation is as low as 0.36 mW standby and battery backup on 80-ns devices. EPIC is a trademark of Texas Instruments Incorporated. SMKS286-DECEMBER 1992 All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS428160 and TMS428160P are each offered in a 42-lead plastic surface mount SOJ (RE suffix) package, and a 44/50-lead plastic surface mount TSOP (DC suffix). These packages are characterized for operation from 0°C to 70°C. #### operation #### dual CAS Two CAS pins (LCAS–UCAS) are provided to give independent control of the sixteen data I/O pins (DQ0–DQ15), with LCAS corresponding to DQ0–DQ7 and UCAS corresponding to DQ8–DQ15. For read or write cycles, the column address is latched on the first xCAS falling edge. Each xCAS pin going low enables its corresponding DQ pin with data coming from the column address to be latched on the first falling xCAS edge. All address setup and hold parameters are referenced to the first falling xCAS edge. The delay time from xCAS low to valid data out (see parameter t<sub>CAC</sub>) is measured from each individual CAS to its corresponding DQx pin. In order to latch in a new column address, all $\overline{\text{XCAS}}$ pins must be brought high. The column precharge time (see parameter $t_{CP}$ ) is measured from the last $\overline{\text{xCAS}}$ rising edge to the first falling $\overline{\text{xCAS}}$ edge of the new cycle. Keeping a column address valid while toggling $\overline{\text{xCAS}}$ requires a minimum setup time, $t_{CLCH}$ . During $t_{CLCH}$ , at least one $\overline{\text{xCAS}}$ must be brought low before the other $\overline{\text{xCAS}}$ is taken high. For early write cycles, the data is latched on the first falling $\overline{xCAS}$ edge. Only the DQs that have the corresponding $\overline{xCAS}$ low will be written into. Each $\overline{xCAS}$ will have to meet $t_{CAS}$ minimum in order to ensure writing into the storage cell. In order to latch a new address and new data, all $\overline{xCAS}$ pins need to come high and meet $t_{CP}$ . #### enhanced page mode Page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the XCAS page-mode cycle time used. With minimum XCAS page cycle time, all 1024 columns specified by column addresses A0 through A9 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{xCAS}$ is high. The falling edge of the first $\overline{xCAS}$ latches the column addresses. This feature allows the devices to operate at a higher data bandwidth than conventional page-mode parts, because data retrieval begins as soon as column address is valid rather than when $\overline{xCAS}$ transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after $t_{RAH}$ (row address hold time) has been satisfied, usually well in advance of the falling edge of $\overline{xCAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{xCAS}$ low) if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time $\overline{xCAS}$ goes high, minimum access time for the next cycle is determined by $t_{CPA}$ (access time from rising edge of the last $\overline{xCAS}$ ). #### address (A0-A9) Twenty address bits are required to decode 1 of 1 048 576 storage cell locations. Ten row-address bits are set up on pins A0 through A9 and latched onto the chip by RAS. Then, ten column–address bits are set up on pins A0 through A9 and latched onto the chip by the first xCAS. All addresses must be stable on or before the falling edge of RAS and xCAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. xCAS is used as a chip select, activating its corresponding output buffer and latching the address bits into the column-address buffers. SMKS286-DECEMBER 1992 ## write enable (W) The read or write mode is selected through the $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from the standard TTL circuits without a pullup resistor. The data inputs are disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{XCAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation with $\overline{OE}$ grounded. #### data in (DQ0-DQ15) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of $\overline{xCAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early-write cycle, $\overline{W}$ is brought low prior to $\overline{xCAS}$ and the data is strobed in by the first occurring $\overline{xCAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{xCAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{OE}$ must be high to bring the output buffers to high impedance prior to impressing data on the I/O lines. #### data out (DQ0-DQ15) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{xCAS}$ and $\overline{OE}$ are brought low. In a read cycle, the output becomes valid after the access time interval $t_{CAC}$ (which begins with the negative transition of $\overline{xCAS}$ ) as long as $t_{RAC}$ and $t_{AA}$ are satisfied. #### output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{xCAS}$ to be brought low for the output buffers to go into low-impedance state, they will remain in the low-impedance state until either $\overline{OE}$ or $\overline{xCAS}$ is brought high. #### RAS-only refresh A refresh operation must be performed at least once every sixteen milliseconds (128 ms for TMS428160P) to retain data. This can be achieved by strobing each of the 1024 rows (A0–A9). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{RAS}$ -only operation can be used by holding all $\overline{xCAS}$ at the high (inactive) level, thus conserving power as the output buffers remain in the high-impedance state. Externally generated addresses must be used for a $\overline{RAS}$ -only refresh. #### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{RAS}}$ at $V_{IL}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. #### xCAS-before-RAS refresh $\overline{\text{xCAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing at least one $\overline{\text{xCAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter t<sub>CSR</sub>) and holding it low after $\overline{\text{RAS}}$ falls (see parameter t<sub>CHR</sub>). For successive $\overline{\text{xCAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{xCAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . The external address is ignored and the refresh address is generated internally. The external address is also ignored during the hidden refresh option. A low-power battery-backup refresh mode that requires less than 100 $\mu$ A refresh current is available on the TMS428160P. Data integrity is maintained using xCAS-before-RAS refresh with a period of 125 $\mu$ s while holding RAS low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels (V<sub>IL</sub> < 0.2 V, V<sub>IH</sub> > V<sub>CC</sub> - 0.2 V). ## self refresh (TMS428160P) SMKS286-DECEMBER 1992 The self-refresh mode is entered by dropping $\overline{xCAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{xCAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu s$ . The chip is then refreshed internally by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode both $\overline{RAS}$ and $\overline{xCAS}$ are brought high to satisfy t<sub>CHS</sub>. Upon exiting self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. The burst refresh ensures the DRAM is fully refreshed. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power-up to the full $V_{CC}$ level. ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown correspond to the RE package. SMKS286-DECEMBER 1992 #### functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | 0.5 V to 4.6 V | |----------------------------------------------|------------------| | Supply voltage range on V <sub>CC</sub> | – 0.5 V to 4.6 V | | Short circuit output current | 50 mA | | Power dissipation | | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | – 55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|------|-----|--------|------| | Vcc | Supply voltage . | 3.0 | 3.3 | 3.6 | ٧ | | Vss | Supply voltage · | | 0 | | ٧ | | VIH | High-level input voltage | 2.0 | V | CC+0.3 | ٧ | | VIL | Low-level input voltage (see Note 2) | -0.3 | | 0.8 | ٧ | | TA | Operating free-air temperature | 7 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. #### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | '428160<br>'428160 | | '428160<br>'428160 | | UNIT | |--------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|------|--------------------|------|------| | | | | | MIN | MAX | MIN | MAX | | | VOH | High-level output voltage | I <sub>OH</sub> = -2 mA | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | | 0.4 | ٧ | | Vон | Option | I <sub>OH</sub> = - 100 μA | | Vcc-0 | ).2 | Vcc-0 | ).2 | ٧ | | VOL | Option | I <sub>OL</sub> = 100 μA | | | 0.2 | | 0.2 | | | f <sub>J</sub> | Input current (leakage) | V <sub>CC</sub> = 3.6 V, V <sub>I</sub> = 0 to 3.9 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ± 10 | | ± 10 | μА | | Ю | Output current (leakage) | $V_{CC} = 3.6 \text{ V}, V_{O} = 0 \text{ to } V_{CC}, \overline{xC}$ | AS high | | ± 10 | | ± 10 | μΑ | | Icc1 <sup>†‡</sup> | Read or write cycle current | V <sub>CC</sub> = 3.6 V, Minimum cycle | | | TBD | | TBD | mA | | | Olerathy | V <sub>IH</sub> = 2 V (LVTTL),<br>After 1 memory cycle,<br>RAS and xCAS high | | | 1 | | 1 | mA | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (LVCMOS) ,<br>After 1 memory cycle, | '428160 | | 300 | | 300 | μА | | | | RAS and xCAS high | '428160P | | 100 | | 100 | μА | | lCC3‡ | Average refresh current (RAS-only or CBR) | V <sub>CC</sub> = 3.6 V, Minimum cycle,<br>RAS cycling, xCAS high (RAS on<br>RAS low after xCAS low (CBR) | ly) | | TBD | | TBD | mA | | ICC4 <sup>†§</sup> | Average page current | VCC = 3.6 V, tpC = minimum,<br>RAS low, xCAS cycling | | | TBD | | TBD | mA | | ICC6¶ | Self refresh | xCAS < 0.2 V, RAS < 0.2 V,<br>Measured after t <sub>RASS</sub> minimum | | | 100 | | 100 | μA | | ICC7 <sup>†</sup> | Standby current, outputs enabled | RAS = V <sub>IH</sub> , xCAS = V <sub>IL</sub> ,<br>Data out = enabled | | ` | 5 | | 5 | mA | | ICC10¶ | Battery back-up operating current (equivalent refresh time is 128 ms). CBR only. | $t_{RC}$ = 125 µs, $t_{RAS} \le 1$ µs,<br>$V_{CC}$ = 0.2 $V \le V_{ H} \le 3.9$ V,<br>$0 \ V \le V_{ L} \le 0.2$ V, $\overline{W}$ and $\overline{OE} = V_{ L}$<br>Address and Data stable | H <sub>'</sub> | | 100 | | 100 | μΑ | <sup>†</sup> Measured with outputs open. <sup>‡</sup> Measured with a maximum of one address change while $\overline{RAS} = V_{|L}$ . § Measured with a maximum of one address change while $\overline{xCAS} = V_{|H}$ . <sup>¶</sup> For TMS428160P only. capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 3) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | СО | Output capacitance | | | 7 | рF | NOTE 3: $V_{CC}$ equal to 3.3 V $\pm$ 0.3 V and the bias on pins under test is 0 V. #### switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | Access time from XCAS low Access time from column address Access time from OE low Access time from OE low Access time from column precharge Delay time, XCAS low to output in low Z Output data hold time (from XCAS) Output data hold time (from OE) | '428160-70<br>'428160P-70 | | '428160-80<br>'428160P-80 | | UNIT | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----|---------------------------|-----|------| | | | MIN | MAX | MIN | MAX | | | tCAC | Access time from XCAS low | | 18 | | 20 | ns | | tAA | Access time from column address | | 35 | | 40 | ns | | tRAC | Access time from RAS low | | 70 | | 80 | ns | | <sup>t</sup> OEA | Access time from OE low | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 40 | | 45 | ns | | tCLZ | Delay time, xCAS low to output in low Z | 0 | | 0 | | ns | | tон | Output data hold time (from xCAS) | 3 | | 3 | | ns | | tоно | Output data hold time (from $\overline{OE}$ ) | 3 | | 3 | | ns | | tOFF | Output disable time after xCAS high (see Note 4) | 0 | 18 | 0 | 20 | ns | | tOEZ | Output disable time after OE high (see Note 4) | 0 | 18 | 0 | 20 | ns | NOTE 4: toff and tofz are specified when the output is no longer driven. #### timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | | | '42816<br>'42816 | | '42816<br>'42816 | 60-80<br>60P-80 | UNIT | |-------|----------------------------------------------------|------------------|---------|------------------|-----------------|------| | | | MIN | MAX | MIN | MAX | | | tRC | Read cycle time (see Note 6) | 130 | | 150 | | ns | | twc | Write cycle time | 130 | | 150 | | ns | | tRWC | Read-write/read-modify-write cycle time | 181 | | 205 | | ns | | tPC | Page-mode read or write cycle time (see Note 7) | 45 | | 50 | | ns | | tPRWC | Page-mode read-modify-write cycle time | 96 | | 105 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 8) | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 8) | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, xCAS low (see Note 9) | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, XCAS high (precharge) | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 50 | | 60 | | ns | | twp | Write pulse duration | 15 | | 15 | | ns | | tASC | Column-address setup time before xCAS low | . 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | ns | | tDS | Data setup time before W low (see Note 10) | 0 | | 0 | | ns | | tRCS | Read setup time before $\overline{xCAS}$ low | . 0 | | 0 | | ns | | tCWL | W-low setup time before xCAS high | 18 | | 20 | | ns | - NOTES: 5. Timing measurements are referenced to $V_{IL}$ max and $V_{IH}$ min. - 6. All cycle times assume t<sub>T</sub> = 5 ns. - 7. tpc > tcp min + tcas min + 2tT. - 8. In a read-modify-write cycle, tRWD and tRWL must be observed. Depending on the user's transition times, this may require additional RAS low time (tRAS). - 9. In a read-modify-write cycle, town and town must be observed. Depending on the user's transition times, this may require additional xCAS low time (tCAS). - 10. Reference to the first xCAS or W, whichever occurs last. timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) (see Note 5) | | | 1 | '428160-70<br>'428160P-70 | | 0-80<br>0P-80 | UNIT | |------------------|-------------------------------------------------------------------------------------|-----|---------------------------|------|---------------|------| | | | MIN | MAX | MIN | MAX | | | tRWL | W-low setup time before RAS high | 18 | | 20 | | ns | | twcs | W-low setup time before xCAS low (see Note 12) | 0 | | 0 | | ns | | <sup>t</sup> CAH | Column-address hold time after XCAS low | 15 | | 15 | | ns | | tDH | Data hold time after xCAS low (see Note 10) | 15 | | 15 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | ns | | tRCH | Read hold time after xCAS high (see Note 13) | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 13) | 5 | | 5 | | ns | | tWCH | Write hold time after xCAS low (see Note 12) | 15 | | 15 | | ns | | tCLCH | Hold time, XCAS low to XCAS high | 5 | | 5 | | ns | | tAWD | Delay time, column address to W low (see Note 14) | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to xCAS high (see Note 11) | 20 | | 20 | | ns | | tCRP | Delay time, XCAS high to RAS low | 5 | | 5 | | ns | | tcsh | Delay time, RAS low to xCAS high | 70 | | 80 | | ns | | tCSR | Delay time, xCAS low to RAS low (see Note 11) | 10 | | 10 | | ns | | tCWD | Delay time, $\overline{\text{xCAS}}$ low to $\overline{\text{W}}$ low (see Note 14) | 46 | | . 50 | | ns | | <sup>t</sup> OEH | OE command hold time | 18 | | 20 | | ns | | tOED | Delay time, OE high before data at DQ | 18 | | 20 | | ns | | <sup>t</sup> ROH | Delay time, OE low to RAS high | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column address (see Note 15) | 15 | 35 | 15 | 40 | ns | | t <sub>RAL</sub> | Delay time, column address to RAS high | 35 | | 40 | | ns | | tCAL | Delay time, column address to xCAS high | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to xCAS low (see Note 15) | 20 | 52 | 20 | 60 | . ns | | <sup>t</sup> RPC | Delay time, RAS high to xCAS low | 0 | | 0 | | ns | | tRSH | Delay time, xCAS low to RAS high | 18 | | 20 | | ns | | tRWD | Delay time, RAS low to W low (see Note 14) | 98 | | 110 | | ns | | tCPW | Delay time, W from xCAS precharge | 68 | | 75 | | ns | | tCPRH | RAS hold time from xCAS precharge | 40 | | 45 | | ns | | tCPR | xCAS precharge before self refresh | 0 | | 0 | | ns | | tRPS | RAS precharge after self refresh | 130 | | 150 | | ns | NOTES: 5. Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. - 10. Reference to the first xCAS or W, whichever occurs last. - 11. xCAS-before-RAS refresh only. - 12. Early write operation only. - 13. Either $t_{\mbox{\scriptsize RRH}}$ or $t_{\mbox{\scriptsize RCH}}$ must be satisfied for a read cycle. - 14. Read-modify-write operation only. - 15. Maximum value specified only to assure access time. SMKS286-DECEMBER 1992 timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) (see Note 5) | | | '428160-70<br>'428160P-70 | | '428160-80<br>'428160P-80 | | UNIT | |-------|----------------------------------------------------|---------------------------|-----|---------------------------|-----|------| | | | MIN | MAX | MIN | MAX | | | tRASS | Self refresh entry from RAS low | 100 | | 100 | | μS | | tCHS | xCAS low hold time after RAS high (self refresh) | - 50 | | - 50 | | ns | | tREF | Refresh time interval (TMS428160 only) | | 16 | | 16 | ms | | tREF | Refresh time interval, low power (TMS428160P only) | | 128 | | 128 | ms | | tŢ | Transition time | 3 | 30 | 3 | 30 | ns | NOTE 5: Timing measurements are referenced to VIL max and VIH min. #### PARAMETER MEASUREMENT INFORMATION Figure 1. Load Circuits for Timing Parameters SMKS286-DECEMBER 1992 ## PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. t<sub>CAC</sub> is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter to LCH must be met. B. xCAS order is arbitrary. C. Reference to the first XCAS or W, whichever occurs last. Figure 3. Write Cycle Timing # SMKS286-DECEMBER 1992 NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. B. xCAS order is arbitrary. Figure 4. Early Write Cycle Timing NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. xCAS order is arbitrary. - C. t<sub>CAC</sub> in measured from $\overline{\text{xCAS}}$ to its corresponding DQx. - D. Output might go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle Timing - NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter to LCH must be met. - B. $t_{CAC}$ is measured from $\overline{x_{CAS}}$ to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A write cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. - F. Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing PRODUCT PREVIEW NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter to CLCH must be met. - B. xCAS order is arbitrary. - C. A read cycle or read-modify-write cycle can be mixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. - D. Referenced to the first xCAS or W, whichever occurs last. Figure 7. Enhanced Page-Mode Write Cycle Timing SMKS286-DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first XCAS going low, the parameter to LCH must be met. - B. tCAC is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write cycle timing specifications are not violated. - F. Access time is topa or taa dependent. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing NOTE A: All xCAS must be high. Figure 9. RAS-Only Refresh Timing Figure 10. Hidden Refresh Cycle Timing NOTES: A. Any xCAS may be used. Figure 11. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 12. Self Refresh Timing # device symbolization # TMS416800, TMS416800P 2 097 152 WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMKS680-DECEMBER 1992 - Organization . . . 2 097 152 × 8 - Single 5-V Power Supply (±10% Tolerance) - Performance Ranges: | | ACCESS | <b>ACCESS</b> | ACCES | S READ | |--------------|------------------------------|-----------------|----------------|----------------| | | TIME | TIME | TIME | OR WRITE | | | (t <sub>RAC</sub> )<br>(MAX) | (tCAC)<br>(MAX) | (taa)<br>(MAX) | CYCLE<br>(MIN) | | '416800/P-60 | 60 ns | 15 ns | 30 ns | 110 ns | | '416800/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | | '416800/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period . . . - 4096-Cycle Refresh in 64 ms (Max) - 512 ms for Low Power, Self-Refresh Version (TMS416800P) - 3-State Unlatched Output - Low Power Dissipation - Self-Refresh With Low-Power - All Inputs/Outputs and Clocks are TTL Compatible - High-Reliability Plastic 28-Pin, J-Lead 400-Mil-Wide Surface Mount (SOJ) Package, and 32-Pin, Plastic Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range 0°C to 70°C - Texas Instruments EPIC<sup>™</sup> CMOS Process | DE PACKAGET | | DZ PACKAGE† | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--| | (TOP VIEW) | | (TOP VIEW) | | | | | VCC 1 1 0<br>DQ0 2<br>DQ1 3<br>DQ2 4<br>DQ3 5<br>NC 6<br>W 7<br>RAS 8<br>NC 9<br>A11 10<br>A10 11<br>A0 11<br>A1 11<br>A1 11<br>A3 115<br>VCC 16 | 32 ] Vss<br>31 ] DQ7<br>30 ] DQ6<br>29 ] DQ5<br>28 ] DQ4<br>27 ] OE<br>25 ] NC<br>24 ] NC<br>23 ] A9<br>22 ] A8<br>21 ] A7<br>20 ] A6<br>19 ] A5<br>18 ] A4<br>17 ] Vss | V <sub>CC</sub> | | | | † Packages are shown for pinout reference only. | | | _ | | | | | |------------------|------------------------|---|--|--|--|--| | PIN NOMENCLATURE | | | | | | | | A0-A11 | Address Inputs | | | | | | | CAS | Column-Address Strobe | | | | | | | DQ0-DQ7 | Data In/Data Out | | | | | | | NC | No Internal Connection | | | | | | | ŌĒ | Output Enable | | | | | | | RAS | Row-Address Strobe | | | | | | | ₩ | Write-Enable | | | | | | | Vcc | 5-V Supply | | | | | | | VSS | Ground | | | | | | ### description The TMS416800 series are high-speed 16 777 216-bit dynamic random-access memories, organized as 2 097 152 words of eight bits each. The TMS416800P series are high-speed, low-power, self-refresh, 16 777 216-bit dynamic random-access memories, organized as 2 097 152 words of eight bits each. They employ state-of-the-art EPIC<sup>™</sup> (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum $\overline{RAS}$ access times of 60 ns, 70 ns, and 80 ns. Maximum power dissipation is as low as 385 mW operating and 11 mW standby for 80 ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS416800 and TMS416800P series are offered in a 400-mil'28-lead plastic surface mount SOJ package (DZ suffix) and a 32-lead plastic surface mount TSOP package (DE suffix). These packages are characterized for operation from 0°C to 70°C. EPIC is a trademark of Texas Instruments Incorporated. # TMS416800, TMS416800P 2 097 152 WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMKS680\_DECEMBER 1992 ### operation ### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum $\overline{RAS}$ low time and the $\overline{CAS}$ page cycle time used. With minimum $\overline{CAS}$ page cycle time, all 512 columns specified by column addresses A0 through A8 can be accessed without intervening $\overline{RAS}$ cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of RAS. The buffers act as transparent or flow-through latches while CAS is high. The falling edge of CAS latches the column addresses. This feature allows the TMS416800 and TMS416800P to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as the column address is valid rather than when CAS transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of CAS. In this case, data is obtained after t<sub>CAC</sub> max (access time from CAS low), if t<sub>AA</sub> max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time CAS goes high, access time for the next cycle is determined by the later occurrence of t<sub>CAC</sub> or t<sub>CPA</sub> (access time from rising edge of CAS). ### address (A0-A11) Twenty-one address bits are required to decode 1 of 2 097 152 storage cell locations. Twelve row-address bits are set up on inputs A0 through A11 and latched onto the chip by the row-address strobe ( $\overline{RAS}$ ). The nine column-address bits are set up on pins A0 through A8 and latched onto the chip by the column-address strobe ( $\overline{CAS}$ ). All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. ### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. ### data in/out (DQ0-DQ7) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{CAS}$ and $\overline{OE}$ are brought low. In a read cycle the output becomes valid after all access times are satisfied. The output remains valid while $\overline{CAS}$ and $\overline{OE}$ are low. $\overline{CAS}$ or $\overline{OE}$ going high returns it to a high-impedance state. This is accomplished by bringing $\overline{OE}$ high prior to applying data, thus satisfying $t_{OED}$ . # TMS416800, TMS416800P 2 097 152 WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMKS680-DECEMBER 1992 ### output enable (OE) $\overline{\text{OE}}$ controls the impedance of the output buffers. When $\overline{\text{OE}}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{\text{OE}}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ to be brought low for the output buffers to go into the low-impedance state, they will remain in the low-impedance state until either $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ is brought high. ### refresh A refresh operation must be performed at least once every 64 milliseconds (512 ms for TMS416800P) to retain data. This can be achieved by strobing each of the 4096 rows (A0–A11). A normal read or write cycle will refresh all bits in each row that is selected. A RAS-only operation can be used by holding CAS at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a RAS-only refresh. ### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. ### CAS-before-RAS refresh CAS-before-RAS (CBR) refresh is utilized by bringing CAS low earlier than RAS (see parameter t<sub>CSR</sub>) and holding it low after RAS falls (see parameter t<sub>CHR</sub>). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 500 $\mu$ A refresh current is available on the TMS416800P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s while holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} - 0.2 \text{ V}$ ). ### self refresh (TMS416800P) The self-refresh mode is entered by dropping $\overline{\text{CAS}}$ low prior to $\overline{\text{RAS}}$ going low. Then $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ are brought high to satisfy t<sub>CHS</sub>. Upon exiting self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. The burst refresh ensures the DRAM is fully refreshed. ### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power-up to the full $V_{CC}$ level. # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown correspond to the DZ package. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | V to 7 V | |----------------------------------------------|----------| | Supply voltage range on V <sub>CC</sub> | V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | to 70°C | | Storage temperature range | o 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. ### recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-------------------|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | V <sub>IL</sub> · | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # TMS416800, TMS416800P 2 097 152 WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMKS680-DECEMBER 1992 # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITI | ONS | TMS416800-60<br>TMS416800P-60 | | TMS4168<br>TMS4168 | | TMS41686<br>TMS41686 | | UNIT | |--------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------|------|--------------------|------|----------------------|------|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | Vон | High-level output<br>voltage | I <sub>OH</sub> = – 5 mA | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output<br>voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | 0.4 | | 0.4 | ٧ | | կ | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6<br>All other pins = 0 to V <sub>C</sub> | | | ± 10 | | ± 10 | | ± 10 | μΑ | | Ю | Output current<br>(leakage) | $\frac{V_{CC}}{CAS}$ = 5.5 V, $V_{O}$ = 0 to | V <sub>CC</sub> = 5.5 V, V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>CAS high | | ± 10 | | ± 10 | | ± 10 | μА | | lcc1 <sup>†</sup> | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum | V <sub>CC</sub> = 5.5 V, Minimum cycle | | 90 | | 80 | | 70 | mA | | | | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | | , 2 | | 2 | | 2 | .mA | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V<br>(CMOS), | ′416800 | | 1 | | 1 | | 1 | mA | | | | After 1 memory cycle, RAS and CAS high | '416800P | | 500 | | 500 | | 500 | μА | | <sup>1</sup> CC3 | Average refresh<br>current (RAS-only or<br>CBR) (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum<br>RAS cycling, CAS high<br>(RAS-only); RAS low<br>after CAS low (CBR) | | · | 90 | | 80 | | 70 | mA | | lcc4 <sup>†</sup> | Average page current (see Note 4) | VCC = 5.5 V, tpC = Min<br>RAS low, CAS cycling | nimum, | | 90 | | 80 | | 70 | mA | | ICC10 <sup>‡</sup> | Battery backup<br>operating current<br>(equivalent refresh<br>time is 512 ms)<br>CBR only | t <sub>RC</sub> = 125 µs, t <sub>RAS</sub> ≤ 1 µs,<br>$V_{CC} - 0.2 V \le V_{IH} \le 6.5 V$ ,<br>$0 V \le V_{IL} \le 0.2 V$ ,<br>$\overline{W}$ and $\overline{OE} = V_{IH}$ ,<br>Address and Data stable | | | 500 | | 500 | | 500 | μΑ | | lCC6‡ | Self refresh current | | CAS ≤ 0.2 V, RAS < 0.2 V,<br>Measured after t <sub>RASS</sub> minimum | | 500 | | 500 | | 500 | μΑ | | lcc7 <sup>†</sup> | Standby current, outputs enabled | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub><br>Data out = Enabled | | | 5 | | 5 | | 5 | mA | <sup>†</sup> Measured with outputs open. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . 4. Measured with a maximum of one address change while CAS = VIH. For TMS416800P only. # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | - 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | рF | | СО | Output capacitance | | | 7 | pF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | TMS4168 | | TMS4168<br>TMS4168 | | TMS4168<br>TMS4168 | | UNIT | |------------------|-------------------------------------------------|---------|-----|--------------------|-----|--------------------|-----|------| | | · | | MAX | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tOEA | Access time from OE low | | 15 | | 18 | | 20 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOH | Output disable time, start of CAS high | 3 | | 3 | | 3 | | ns | | tоно | Output disable time, start of OE high | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | | tOEZ | Output disable time after OE high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 6: tOFF and tOEZ are specified when the output is no longer driven. # TMS416800, TMS416800P 2 097 152 WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMKS680-DECEMBER 1992 # timing requirements over recommended ranges of supply voltage and operating free-air temperature | I | | TMS416 | | TMS416 | | TMS416 | | UNIT | |------------------|--------------------------------------------------------------|--------|---------|--------|---------|--------|---------|------| | | • | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tRWC | Read-modify-write cycle time | 155 | | 181 | | 205 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | . 40 | | 45 | | 50 | | ns | | tPRWC | Page-mode read-modify-write cycle time | 85 | | 96 | | 105 | | ns | | †RASP | Page-mode pulse duration, RAS low (see Note 9) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 9) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | t <sub>CAS</sub> | Pulse duration, CAS low (see Note 10) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | t <sub>CP</sub> | Pulse duration, CAS high (CAS precharge) | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (RAS precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | ns | | t <sub>RWL</sub> | W-low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | ns | NOTES: 7. All cycle times assume $t_T = 5 \text{ ns}$ . 8. To assure tpc min, tASC should be greater than or equal to tcp. - 9. In a read-modify-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>RAS</sub>). - In a read-modify-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (t<sub>CAS</sub>). - 11. Referenced to the later of CAS or W in write operations. # TMS416800, TMS416800P 2 097 152 WORD BY 8-BIT **DYNAMIC RANDOM-ACCESS MEMORIES** SMKS680-DECEMBER 1992 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) | | PARAMETER | TMS4168 | | TMS4168<br>TMS4168 | | TMS4168<br>TMS4168 | | UNIT | |------------------|-------------------------------------------------------------------------------------------|---------|-----|--------------------|-----|--------------------|-----|------| | ŧ | | MIN | MAX | MIN | MAX | MIN | MAX | | | †CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | tDH | Data hold time (see Note 11) | 10 | | 15 | | 15 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 12) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 12) | 5 | | 5 | | 5 | | ns | | twch | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | ns | | tAWD | Delay time, column address to $\overline{W}$ low (Read-modify-write operation only) | 55 | | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low (Read-modify-write operation only) | 40 | | 46 | | 50 | | ns | | <sup>t</sup> OEH | OE command hold time | 15 | | 18 | | 20 | | ns | | tOED | OE to data delay | 15 | | 18 | | 20 | | ns | | tROH | RAS hold time referenced to OE | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 13) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | tCAL | Delay time, column address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 13) | 20 | 45 | 20 | 52 | 20 | 60 | ns . | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | tRWD | Delay time, $\overline{RAS}$ low to $\overline{W}$ low (Read-modify-write operation only) | 85 | | 98 | | 110 | | ns | | tCPW | Delay time, W from CAS precharge | 60 | | 68 | | 75 | | ns | | tCPRH | Hold time, RAS from CAS precharge | 35 | | 40 | | 45 | | ns | NOTES: 11. Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. - Either t<sub>RRH</sub> or T<sub>RCH</sub> must be satisfied for a read cycle. The maximum value is specified only to assure access time. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | PARAMETER | | TMS416800-60<br>TMS416800P-60 | | TMS416800-70<br>TMS416800P-70 | | TMS416800-80<br>TMS416800P-80 | | UNIT | |------------------|---------------------------------------------------|-------------------------------|-----|-------------------------------|-----|-------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | 1 | | tCPR | CAS precharge before self refresh | 0 | | 0 | | 0 | | ns | | tRPS | RAS precharge after self refresh | 110 | | 130 | | 150 | | ns | | tRASS | Self refresh entry from RAS low | 100 | | 100 | | 100 | | μs | | tCHS | CAS low hold time after RAS high (self-refresh) | - 50 | | - 50 | | - 50 | | ns | | t <sub>REF</sub> | Refresh time interval (TMS416800 only) | | 64 | | 64 | | 64 | ms | | t <sub>REF</sub> | Refresh time interval Low power (TMS416800P only) | | 512 | | 512 | | 512 | ms | | tŢ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing SMKS680-DECEMBER 1992 Figure 3. Early Write Cycle Timing NOTE A: Referenced to the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ in write operations. Figure 4. Write Cycle Timing SMKS680-DECEMBER 1992 # PARAMETER MEASUREMENT INFORMATION NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle Timing NOTES: A. Access time is tCPA or tAA dependent. - B. Output may go from a high-impedance state to an invalid data state prior to the specified access time. - C. A write cycle or read-modify-write cycle can be intermixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. B. A read cycle or a read-modify-write cycle can be intermixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing RAS # PARAMETER MEASUREMENT INFORMATION tras tras trap trap trap trap trap Row Row OE bon't Care Figure 9. RAS-Only Refresh Timing Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 11. Hidden Refresh Cycle (Read) NOTE A: Referenced to the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ in write operations. Figure 12. Hidden Refresh Cycle (Write) Figure 13. Self Refresh Timing # device symbolization # TMS417800, TMS417800P 2 097 152 WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES DE BACKAGET SMKS780-DECEMBER 1992 - Organization . . . 2 097 152 x 8 - Single 5-V Power Supply (±10% Tolerance) - Performance Ranges: | TIME TIME TIME (TAA) (TAAC) (TCAC) (TAA) (MAX) (MAX) (MAX) | CYCLE<br>(MIN) | |------------------------------------------------------------|----------------| | '417800/P-60 60 ns 15 ns 30 ns | 110 ns | | '417800/P-70 70 ns 18 ns 35 ns | 130 ns | | '417800/P-80 80 ns 20 ns 40 ns | 150 ns | - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period . . . - 2048-Cycle Refresh in 32 ms (Max) - 256 ms for Low Power, Self-Refresh Version (TMS417800P) - 3-State Unlatched Output - Low Power Dissipation - Self-Refresh With Low-Power - All Inputs/Outputs and Clocks are TTL Compatible - High-Reliability Plastic 28-Pin, J-Lead 400-Mil-Wide Surface Mount Package (SOJ), and 32-Pin, Plastic Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range 0°C to 70°C - Texas Instruments EPIC<sup>™</sup> CMOS Process | (TOP VIEW) | | | | Z PACKA:<br>(TOP VIE) | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------| | V <sub>CC</sub> [ DQ0[ 2 DQ1[ 3 DQ2[ 4 DQ3[ 4 NC [ 6 | 1 ° 32<br>2 31<br>3 30<br>4 29<br>5 28<br>6 27<br>7 26<br>8 25<br>9 24 | Vss | Vcc C<br>DQ0 C<br>DQ1 C<br>DQ2 C<br>DQ3 C<br>W C<br>RAS C<br>A10 C<br>A0 C<br>A2 C<br>A3 C | 1 28<br>2 27<br>3 26<br>4 25<br>5 24<br>6 23<br>7 22<br>8 21<br>9 20<br>10 19<br>11 18<br>12 17<br>13 16<br>14 15 | V <sub>SS</sub> DQ7 DQ6 DQ5 DQ4 DQ5 DE DQ4 DQ5 DQ A8 DQ A8 DQ A5 DQ A4 | † Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | | |------------------|------------------------|--|--|--| | A0-A10 | Address Inputs | | | | | CAS | Column-Address Strobe | | | | | DQ0-DQ7 | Data In/Data Out | | | | | NC | No Internal Connection | | | | | ŌĒ | Output Enable | | | | | RAS | Row-Address Strobe | | | | | $\overline{w}$ | Write-Enable | | | | | Vcc | 5-V Supply | | | | | Vss | Ground | | | | ### description The TMS417800 series are high-speed 16 777 216-bit dynamic random-access memories, organized as 2 097 152 words of eight bits each. The TMS417800P series are high-speed, low-power, self-refresh, 16 777 216-bit dynamic random-access memories, organized as 2 097 152 words of eight bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. These devices feature maximum $\overline{RAS}$ access times of 60 ns, 70 ns, and 80 ns. Maximum power dissipation is as low as 578 mW operating and 11 mW standby for 80 ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS417800 and TMS417800P series are offered in a 400-mil 28-lead plastic surface mount SOJ package (DZ suffix) and a 32-lead plastic surface mount TSOP package (DE suffix). These packages are characterized for operation from 0°C to 70°C. EPIC is a trademark of Texas Instruments Incorporated. # TMS417800, TMS417800P 2 097 152 WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMKS780-DECEMBER 1992 ### operation ### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page cycle time used. With minimum CAS page cycle time, all 1024 columns specified by column addresses A0 through A9 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of RAS. The buffers act as transparent or flow-through latches while CAS is high. The falling edge of CAS latches the column addresses. This feature allows the TMS417800 and TMS417800P to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as the column address is valid rather than when CAS transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of CAS. In this case, data is obtained after t<sub>CAC</sub> max (access time from CAS low), if t<sub>AA</sub> max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time CAS goes high, access time for the next cycle is determined by the later occurrence of t<sub>CAC</sub> or t<sub>CPA</sub> (access time from rising edge of CAS). ### address (A0-A10) Twenty-one address bits are required to decode 1 of 2 097 152 storage cell locations. Eleven row-address bits are set up on inputs A0 through A10 and latched onto the chip by the row-address strobe $(\overline{RAS})$ . The ten column-address bits are set up on pins A0 through A9 and latched onto the chip by the column-address strobe $(\overline{CAS})$ . All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. ### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. ### data in/out (DQ0-DQ7) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{CAS}$ and $\overline{OE}$ are brought low. In a read cycle the output becomes valid after all access times are satisfied. The output remains valid while $\overline{CAS}$ and $\overline{OE}$ are low. $\overline{CAS}$ or $\overline{OE}$ going high returns it to a high-impedance state. This is accomplished by bringing $\overline{OE}$ high prior to applying data, thus satisfying to OED. ### output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{CAS}$ to be brought low for the output buffers to go into the low-impedance state, they will remain in the low-impedance state until either $\overline{OE}$ or $\overline{CAS}$ is brought high. ### refresh A refresh operation must be performed at least once every thirty-two milliseconds (256 ms for TMS417800P) to retain data. This can be achieved by strobing each of the 2048 rows (A0–A10). A normal read or write cycle will refresh all bits in each row that is selected. A RAS-only operation can be used by holding CAS at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a RAS-only refresh. ### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. ### CAS-before-RAS refresh CAS-before-RAS (CBR) refresh is utilized by bringing CAS low earlier than RAS (see parameter t<sub>CSR</sub>) and holding it low after RAS falls (see parameter t<sub>CHR</sub>). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 500 $\mu$ A refresh current is available on the TMS417800P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s while holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels (V<sub>II</sub> $\leq$ 0.2 V, V<sub>IH</sub> $\geq$ V<sub>CC</sub> - 0.2 V). ### self refresh (TMS417800P) The self-refresh mode is entered by dropping $\overline{CAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{CAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu s$ . The chip is then refreshed by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy $t_{CHS}$ . Upon exiting self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. The burst refresh ensures the DRAM is fully refreshed. ### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power-up to the full $V_{CC}$ level. # TMS417800, TMS417800P 2 097 152 WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMKS780-DECEMBER 1992 ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown correspond to the DZ package. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | – 1 V to 7 V | |----------------------------------------------|-----------------| | Supply voltage range on V <sub>CC</sub> | – 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | – 55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. ### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # TMS417800, TMS417800P 2 097 152 WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMKS780-DECEMBER 1992 # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITI | ONS | | | | | TMS417800-80<br>TMS417800P-80 | | UNIT | |-------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|-------------------------------|------|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | | 2.4 | | 2.4 | | 2.4 | | ٧ | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | 0.4 | | 0.4 | ٧ | | lį | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 0<br>All other pins = 0 to V <sub>C</sub> | | | ± 10 | | ± 10 | | ± 10 | μΑ | | Ю | Output current (leakage) | $\frac{V_{CC}}{CAS}$ high | VCC, | | ± 10 | | ± 10 | | ± 10 | μА | | lcc1 <sup>†</sup> | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum | cycle | | 125 | | 115 | | 105 | mA | | | | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | | 2 | | 2 | | 2 | mA | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V<br>(CMOS), | '417800 | | 1 | | 1 | | 1 | mA | | | | After 1 memory cycle, RAS and CAS high | '417800P | | 500 | | 500 | | 500 | μА | | IСС3 | Average refresh<br>current (RAS-only or<br>CBR) (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum<br>RAS cycling, CAS high<br>(RAS-only); RAS low<br>after CAS low (CBR) | | | 125 | | 115 | | 105 | mA | | ICC4 <sup>†</sup> | Average page current (see Note 4) | VCC = 5.5 V, tpC = Mir<br>RAS low, CAS cycling | nimum, | | 125 | | 115 | | 105 | mA | | lCC10‡ | Battery backup .<br>operating current<br>(equivalent refresh<br>time is 256 ms)<br>CBR only | | RC = 125 µs, t <sub>RAS</sub> ≤ 1 µs,<br>'CC - 0.2 V ≤ V <sub>IH</sub> ≤ 6.5 V,<br>V ≤ V <sub>IL</sub> ≤ 0.2 V,<br>V and OE = V <sub>IH</sub> , | | 500 | | 500 | | 500 | μΑ | | ICC6 <sup>‡</sup> | Self refresh current | CAS ≤ 0.2 V, RAS < 0.2<br>Measured after t <sub>RASS</sub> | • | | 500 | | 500 | | 500 | μΑ | | ICC7 <sup>†</sup> | Standby current, outputs enabled | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub><br>Data out = Enabled | | | 5 | | 5 | | 5 | mA | <sup>†</sup> Measured with outputs open. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . <sup>‡</sup> For TMS417800P only. <sup>4.</sup> Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . # PRODUCT PREVIEW # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz $^\dagger$ (see Note 5) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | CO | Output capacitance | • | | 7 | рF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | | | TMS417800-60<br>TMS417800P-60 | | TMS417800-70<br>TMS417800P-70 | | TMS417800-80<br>TMS417800P-80 | | |------------------|-------------------------------------------------|-----|-------------------------------|-----|-------------------------------|-----|-------------------------------|----| | Į | | MIN | MAX | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | <sup>†</sup> OEA | Access time from OE low | | 15 | | 18 | | 20 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tон | Output disable time, start of CAS high | 3 | | 3 | | , 3 | | ns | | tоно | Output disable time, start of OE high | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | | tOEZ | Output disable time after OE high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 6: toff and tofz are specified when the output is no longer driven. # TMS417800, TMS417800P 2 097 152 WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMKS780-DECEMBER 1992 # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | 800-60<br>800P-60 | TMS417800-70<br>TMS417800P-70 | | TMS417 | UNIT | | |------------------|-----------------------------------------------------------------------------------------------------------|-----|-------------------|-------------------------------|---------|--------|---------|----| | | $\mathcal{S}_{i} = \{ i, j \in \mathcal{S}_{i} \mid i \in \mathcal{S}_{i} \mid i \in \mathcal{S}_{i} \} $ | MIN | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> RC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tRWC | Read-modify-write cycle time | 155 | | 181 | | 205 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | - | 50 | | ns | | tPRWC | Page-mode read-modify-write cycle time | 85 | | 96 | | 105 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 9) | 60 | 100 000 | 70 | 100 000 | . 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 9) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low (see Note 10) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | t <sub>CP</sub> | Pulse duration, CAS high (CAS precharge) | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (RAS precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC . | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | | 0 | | ns | | t <sub>RCS</sub> | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tcwL | W-low setup time before CAS high | 15 | | 18 | | 20 | | ns | | <sup>t</sup> RWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | 71 | 0 | | 0 | | ns | NOTES: 7. All cycle times assume t<sub>T</sub> = 5 ns. 8. To assure tpc min, tASC should be greater than or equal to tcp. - 9. In a read-modify-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>RAS</sub>). - 10. In a read-modify-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (t<sub>CAS</sub>). - 11. Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. # PRODUCT PREVIEW # timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) | | PARAMETER | TMS4178<br>TMS4178 | - | TMS4178<br>TMS4178 | | TMS417800-80<br>TMS417800P-80 | | UNIT | |-------------------|---------------------------------------------------------------------------------------------------------|--------------------|-----|--------------------|-----|-------------------------------|----|------| | _ | | MIN | MAX | MIN | MAX | MIN MAX | | | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | t <sub>DH</sub> | Data hold time (see Note 11) | 10 | | 15 | | 15 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | .10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 12) | _ 0 | | 0 | | 0 | | ns | | t <sub>RRH</sub> | Read hold time after RAS high (see Note 12) | 5 | | 5 | | 5 | | ns | | twch | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | ns | | †AWD | Delay time, column address to $\overline{W}$ low (Read-modify-write operation only) | 55 | | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | ns | | t <sub>CSH</sub> | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tCMD | Delay time, $\overline{\text{CAS}}$ low to $\overline{\text{W}}$ low (Read-modify-write operation only) | 40 | | 46 | | 50 | | ns | | <sup>t</sup> OEH | OE command hold time | 15 | | 18 | | 20 | | ns | | tOED | OE to data delay | 15 | | 18 | | 20 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 13) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | <sup>t</sup> RAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | †CAL | Delay time, column address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 13) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | tRWD | Delay time, $\overline{RAS}$ low to $\overline{W}$ low (Read-modify-write operation only) | 85 | | 98 | | 110 | | ns | | t <sub>CPW</sub> | Delay time, W from CAS precharge | 60 | | 68 | | 75 | | ns | | t <sub>CPRH</sub> | Hold time, RAS from CAS precharge | 35 | | 40 | | 45 | | ns | NOTES: 11. Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. 12. Either t<sub>RRH</sub> or T<sub>RCH</sub> must be satisfied for a read cycle. 13. The maximum value is specified only to assure access time. # TMS417800, TMS417800P 2 097 152 WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMKS780-DECEMBER 1992 timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | PARAMETER | | 00-60<br>00P-60 | TMS4178<br>TMS4178 | | TMS417800-80<br>TMS417800P-80 | | UNIT | |------------------|---------------------------------------------------|------|-----------------|--------------------|-----|-------------------------------|-----|------| | | | MIN | | MIN | MAX | MIN | MAX | , | | tCPR | CAS precharge before self refresh | 0 | | 0 | | 0 | | ns | | tRPS | RAS precharge after self refresh | 110 | | 130 | | 150 | | ns | | †RASS | Self refresh entry from RAS low | 100 | | 100 | | 100 | | μ̈s | | tCHS | CAS low hold time after RAS high (self-refresh) | - 50 | | - 50 | | - 50 | | ns | | t <sub>REF</sub> | Refresh time interval (TMS417800) | | 32 | | 32 | | 32 | ms | | tREF | Refresh time interval Low power (TMS417800P only) | | 256 | | 256 | | 256 | ms | | tΤ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing NOTE A: Referenced to the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ in write operations. Figure 4. Write Cycle Timing NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle Timing NOTES: A. Access time is topa or taa dependent. - B. Output may go from a high-impedance state to an invalid data state prior to the specified access time. - C. A write cycle or read-modify-write cycle can be intermixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. Figure 6. Enhanced Page-Mode Read Cycle Timing SMKS780-DECEMBER 1992 # PARAMETER MEASUREMENT INFORMATION NOTES: A. Referenced to CAS or W, whichever occurs last. B. A read cycle or a read-modify-write cycle can be intermixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing - NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. - B. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 11. Hidden Refresh Cycle (Read) NOTE A: Referenced to the later of $\overline{\text{CAS}}$ or $\overline{W}$ in write operations. Figure 12. Hidden Refresh Cycle (Write) SMKS780-DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION Figure 13. Self Refresh Timing #### device symbolization # TMS426100, TMS426100P 16 777 216-BIT LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORY SMKS261-JANUARY 1993 - Organization . . . 16 777 216 × 1 - Single 3.3-V Power Supply (±0.3-V Tolerance) - Low Power Dissipation (TMS426100P Only) - 100 μA CMOS Standby - 100 µA Self Refresh - 100 μA Extended Refresh Battery Backup - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ | |--------------|---------------------------|---------------|--------------------------|----------------| | | TIME | TIME | TIME | OR WRITE | | | <sup>t</sup> RAC<br>(MAX) | tCAC<br>(MAX) | t <sub>AA</sub><br>(MAX) | CYCLE<br>(MIN) | | '426100/P-60 | 60 ns | 15 ns | 30 ns | 110 ns | | '426100/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | | '426100/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | | '426100/P-10 | 100 ns | 25 ns | 50 ns | 180 ns | - Enhanced Page Mode Operation for Faster Memory Access - CAS-Before-RAS Refresh - Long Refresh Period . . . - 4096 Cycle Refresh in 64 ms (Max) - 512 ms Max for Low-Power, Self Refresh Version (TMS426100P) - 3-State Unlatched Output - All Inputs/Outputs and Clocks are TTL Compatible - Operating Free-Air Temperature Range 0°C to 70°C #### description The TMS426100 series are high-speed, low-voltage 16 777 216-bit dynamic random-access memories, organized as 16 777 216 words by one bit each. The TMS426100P series are highspeed, low-voltage low-power, self-refresh, 16 777 216-bit dynamic random-access memories organized as 16 777 216 words by one bit each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low voltage at low cost. | DGA PA | | DGB PAC | | |---------|-----------------------------------------------------|---------|---------------------------------------------------| | VCC 1 | 26 V <sub>SS</sub> 25 Q 24 NC 23 CAS 22 NC 21 A9 | Vss | 1 Vss<br>2 D D<br>3 NC<br>4 W<br>5 D RAS<br>6 A11 | | A10 | 19 A8<br>18 A7<br>17 A6<br>16 A5<br>15 A4<br>14 Vss | A8 | 8 | <sup>†</sup> The packages shown are for pinout reference only. | Р | PIN NOMENCLATURE | | | | | | |-----------------|-----------------------|--|--|--|--|--| | A0-A11 | Address Inputs | | | | | | | CAS | Column-Address Strobe | | | | | | | D | Data In | | | | | | | NC | No Connection | | | | | | | Q | Data Out | | | | | | | RAS | Row-Address Strobe | | | | | | | $\overline{W}$ | Write Enable | | | | | | | Vcc | 3.3-V Supply | | | | | | | V <sub>SS</sub> | Ground | | | | | | EPIC is a trademark of Texas Instruments Incorporated. # TMS426100, TMS426100P 16 777 216-BIT ## LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORY SMKS261-JANUARY 1993 These devices feature maximum RAS access times of 60 ns, 70 ns, 80 ns. Maximum power dissipation is as low as 180 mW operating, 0.36 mW standby, and battery backup for an 80-ns device. All inputs and outputs, and clocks are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS426100, TMS426100P is offered in a 300-mil 24/26-lead plastic surface mount SOJ package (DJ suffix), a 24/26-lead plastic small outline package (DGA suffix), and a 24/26-lead plastic small outline package, reverse form (DGB suffix). All packages are characterized for operation from 0°C to 70°C. #### operation #### enhanced page mode Enhanced page-mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to set up and strobe row addresses for the same page is eliminated. The maximum number of columns that may be addressed is determined by $t_{\rm RAS}$ , the maximum $\overline{\rm RAS}$ -low width. The column address buffers in this CMOS device are activated on the falling edge of $\overline{RAS}$ . They act as a transparent or flow-through latch, while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the addresses into these buffers and also serves as an output enable. This feature allows the TMS426100 family to operate at a higher data bandwidth than conventional page-mode parts, since retrieval begins as soon as the column address is valid, rather than when $\overline{\text{CAS}}$ transitions low. The performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{\text{CAS}}$ . In this case, data is obtained after $t_{\text{CAC}}$ max (access time from $\overline{\text{CAS}}$ low), if $t_{\text{AA}}$ max (access time from column address) and $t_{\text{RAC}}$ have been satisfied. In the event that the column address for the next cycle is valid at the time $\overline{\text{CAS}}$ goes high, access time is determined by the later occurrence of $t_{\text{CPA}}$ or $t_{\text{CAC}}$ . #### address (A0-A11) Twenty-four address bits are required to decode 1 of 16 777 216 storage cell locations. Twelve row-address bits are set up on inputs A0–A11 and latched during a normal access and during $\overline{\text{RAS}}$ -only refresh as the device requires 4096 refresh cycles. All addresses must be stable on or before the falling edges of $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ . $\overline{\text{RAS}}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{\text{CAS}}$ is used as a chip select, activating the output buffer, as well as latching the address bits into the column buffer. #### write enable (W) The read or write mode is selected through the write-enable $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle, permitting common I/O operation. #### data in (D) Data is written during a write or read-write cycle. Depending on the mode of operation, the fallling of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{CAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. # LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORY ### data out (Q) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fan-out of two Series 74 TTL loads. The output is in the high-impedance (floating) state until $\overline{\text{CAS}}$ is brought low. In a read cycle the output becomes valid at the latest occurrence of $t_{\text{RAC}}$ , $t_{\text{AA}}$ , $t_{\text{CAC}}$ , or $t_{\text{CPA}}$ and remains valid while $\overline{\text{CAS}}$ is low. $\overline{\text{CAS}}$ going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output does not change, but retains the state just read. #### refresh A refresh operation must be performed at least once every 64 ms (512 ms for TMS426100P) to retain data. This can be achieved by strobing each of the 4096 rows (A0–A11). A normal read or write cycle will refresh all bits in each row that is selected. A RAS-only operation can be used by holding CAS at a high (inactive) level, thus conserving power since the output buffer remains in the high-impedance state. Externally generated addresses must be used for a RAS-only refresh. Hidden refresh may be performed by holding CAS at V<sub>IL</sub> after a read operation and cycling RAS after the specified precharge period, similar to a RAS-only refresh cycle except with CAS held low. Valid data is maintained at the output throughout the hidden refresh cycle. An internal refresh address provides the refresh address during hidden refresh. #### CAS-before-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $t_{\text{CSR}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $t_{\text{CHR}}$ ). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . For this mode of refresh, the external addresses are ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 100 $\mu$ A refresh current is available on the TMS426100P. Data integrity is maintained using $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh with a period of 125 $\mu$ s, while holding $\overline{\text{RAS}}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels (V<sub>IL</sub> $\leq$ 0.2 V, V<sub>IH</sub> $\geq$ V<sub>CC</sub> -0.2 V). #### self-refresh The self-refresh mode is entered by dropping $\overline{\text{CAS}}$ low prior to $\overline{\text{RAS}}$ going low. Then $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed internally by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ are brought high to satisfy $t_{\text{CHS}}$ . Upon exiting the self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. This will ensure the DRAM is fully refreshed. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. #### test mode The test mode is initiated with a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycle while simultaneously holding the $\overline{\text{W}}$ input low (WCBR). The initiate cycle performs an internal refresh cycle while internally setting the device to perform parallel read or write on subsequent cycles. While in test mode, any desired data sequence can be performed on the device. The device exits the test mode if a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ (CBR) refresh cycle with $\overline{\text{W}}$ input held high, or a $\overline{\text{RAS}}$ -only refresh (ROR) cycle is performed. Test mode causes the part to be internally reconfigured into a $1M \times 16$ bit device with 16-bit parallel read and write data path. Column addressess CA0, CA1, CA10, and CA11 are not used. During a read cycle all 16 bits of the internal data bus are compared. If all bits are the same data state, the output pin will go high. If one or more bits disagree, the output pin will go low. Test time in test mode can thus be reduced by a factor of 16, compared to normal memory mode. $\dagger$ The states of $\overline{W}$ , Data-in, and Address are defined by the type of cycle used during test mode. Figure 1. Test Mode Cycle<sup>†</sup> # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown are for the 20/26 pin SOJ package (DJ suffix). # functional block diagram ## TMS426100, TMS426100P 16 777 216-BIT LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORY SMKS261-JANUARY 1993 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin, V <sub>SS</sub> (see Note1) | $-0.5\mathrm{V}$ to 4.6 $\mathrm{V}$ | |--------------------------------------------------------------|--------------------------------------| | Supply voltage range, V <sub>CC</sub> | -0.5 V to 4.6 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | - 55°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. ## recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-----|--------------------------------------|-------|-----|-----------------------|------| | Vcc | Supply voltage | 3.0 | 3.3 | 3.6 | ٧ | | VIH | High-level input voltage | 2.0 | _ | V <sub>CC</sub> + 0.3 | ٧ | | VIL | Low-level input voltage (see Note 2) | - 0.3 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST COND | TIONS | '42610<br>'42610 | | '426100-70<br>'426100P-7 | | '426100<br>'426100 | | '42610<br>'42610 | | UNIT | |--------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|------|--------------------------|-----|--------------------|------|------------------|------|------| | | | | | MIN | MAX | MIN M | AX | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | I <sub>OH</sub> = 2 mA | | 2.4 | | 2.4 | | 2.4 | | 2.4 | | Ņ | | VOL | Low-level output voltage | I <sub>OL</sub> = + 2 mA | | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ٧ | | Vон | Option | ΙΟΗ = -100 μΑ | | Vcc- | 0.2 | V <sub>CC</sub> - 0.2 | | Vcc-0 | ).2 | Vcc- | 0.2 | V | | VoL | Option | I <sub>OL</sub> = +100 μA | | | 0.2 | | 0.2 | | 0.2 | | 0.2 | V | | 11 | Input current<br>(leakage)† | V <sub>I</sub> = 0 to 3.9 V <sub>i</sub><br>All other pins = 0 | to V <sub>CC</sub> | | ± 10 | ± | 10 | | ± 10 | | ± 10 | μΑ | | Ю | Output current<br>(leakage)† | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>CAS high | | | ± 10 | . ± | 10 | | ± 10 | | ± 10 | μΑ | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle,<br>VCC = 3.6 V | | | 70 | | 60 | | 50 | | 40 | mA | | , | | After 1 memory cycle, RAS and CAS high, VIH = 2 V (LVTTL) | | | 1 | | 1 | | 1 | - | 1 | - mA | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high, VIH= | '426100 | | 300 | 3 | 300 | | 300 | | 300 | μΑ | | , | | V <sub>CC</sub> -0.2 V<br>(CMOS) | '426100P | | 100 | 1 | 00 | | 100 | | 100 | μА | | ССЗ | Average refresh<br>current (RAS-only or<br>CBR) (see Note 3)‡ | RAS cycling,<br>CAS high (RAS-o<br>RAS low after CA<br>(CBR) | | | 70 | | 60 | | 50 | | 40 | mA | | ICC4 | Average page current (see Note 4)‡ | RAS low, CAS cy | cling | | 60 | | 50 | | 40 | | 35 | mÀ | | lcce‡ | Self-refresh | CAS < 0.2 V, RAS | | | 100 | , 1 | 00 | | 100 | | 100 | μА | | lCC7 | Standby current output enable‡ | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub> ,<br>Data out = enabled | | | 5 | | 5 | | 5 | | 5 | mA | | lcc10 <sup>‡</sup> | Battery backup<br>(with CBR) | $t_{RC}$ = 125 $\mu$ s, $t_{R/V}$ $V_{CC}$ – 0.2 $V \le V_{II}$ $V \le V_{IL} \le 0.2 V$ , $\overline{W}$ and $\overline{OE}$ = $V_{IH}$ , Address and Data | ⊣ ≤ 3.9 V, 0 | | 100 | 1 | 00 | | 100 | | 100 | μΑ | <sup>†</sup> Minimum cycle, V<sub>CC</sub> = 3.6 ‡ For TMS426100P only NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . <sup>4.</sup> Measured with a maximum of one address change while CAS = VIH. # TMS426100, TMS426100P 16 777 216-BIT LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORY SMKS261-JANUARY 1993 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN TYP MAX | UNIT | |--------------------|---------------------------------------|-------------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | pF | | C <sub>I(D)</sub> | Input capacitance, data input | | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | 7 pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | 7 pF | | CO | Output capacitance | | ' pF | NOTE 5: $V_{CC}$ equal to 3.3 V $\pm$ 0.3 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | | TMS426100-60<br>TMS426100P-60 | | TMS426100-70<br>TMS426100P-70 | | TMS426100-80<br>TMS426100P-80 | | TMS426100-10<br>TMS426100P-10 | | |-----------|-------------------------------------------------|---|-------------------------------|-----|-------------------------------|-----|-------------------------------|-----|-------------------------------|----| | | • | | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | | 25 | ns | | tCPA . | Access time from column precharge | | 35 | | 40 | | 45 | | 50 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | 0 | | ns | | toH | Output disable start of CAS high | 3 | | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 25 | 0 | 25 | ns | NOTE 6: topp is specified when the output is no longer driven. # PRODUCT PREVIEW # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | | | 6100-70<br>6100P-70 | | 6100-80<br>6100P-80 | TMS426100-10<br>TMS426100P-10 | | UNIT | |------------------|--------------------------------------------------------------|-----|---------|------|---------------------|-----|---------------------|-------------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | 180 | | ns | | tRWC | Read-write cycle time | 130 | | 153 | | 175 | | 210 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | 55 | | ns | | <b>tPRWC</b> | Page-mode read-write cycle time | 60 | | 68 | | 75 | | 85 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 9) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | †RAS | Non-page-mode pulse duration,<br>RAS low (see Note 9) | 60 | 10 000 | . 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | †RASS | Self-refresh, RAS low time | | 100 | | 100. | | 100 | | 100 | μs | | tCAS | Pulse duration, CAS low (see Note 10) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10. | | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | tRPS | RAS precharge after self-refresh | 110 | | 130 | | 150 | | 180 | | ns | | twp | Write pulse duration | 15 | | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data setup time (see Note 11) | 0. | | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 15 | | 18 | | 20 | | 25 | | ns | | tRWL | W low setup time before RAS high | 15 | | 18 | | 20 | | 25 | | ns | | twcs | W low setup time before CAS low (Early write operation only) | 0 | | Ö | | 0 | | 0 | | ns | | twsR | W high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | twrs | W low setup time (test mode only) | 10 | | 10 | | 10 | | 10 | | ns | Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To assure tpc min, tASC should be greater than or equal to tcp. - 9. In a read-write cycle, tRWD and tRWL must be observed. - 10. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. 11. Referenced to the later of CAS or W in write operations. # TMS426100, TMS426100P 16 777 216-BIT # LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORY SMKS261-JANUARY 1993 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) | | | | '426100<br>'426100 | | '426100<br>'426100 | | '426100<br>'426100 | | '426100<br>'426100 | | UNIT | |-------------------|------------------------------------------------------------------------------|-----------|--------------------|-----|--------------------|-----|--------------------|-----|--------------------|-------|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> CAH | Column-address hold time after CAS lo | w | 10 | | 15 | | 15 | | 15 | | ns | | t <sub>DH</sub> | Data hold time (see Note 10) | | 10 | | 15 | | 15 | | 15 | | ns | | t <sub>RAH</sub> | Row-address hold time after RAS low | | 10 | | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Not | te 12) | 0 | | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see No | te 12) | 5 | | 5 | | 5 | | 5 | | ns | | twcH | Write hold time after CAS low (Early write operation only) | | 15 | | 15 | | 15 | | 15 | | ns | | twhr | W high hold time (CAS-before-RAS refr | esh only) | 10 | | 10 | | 10 | | 10 | | ns | | twTH | W low hold time (test mode only) | | 10 | | 10 | | 10 | | 10 | | ns | | tAWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | | 30 | | 35 | | 40 | | 45 | | ns | | tCHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | | 20 | | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | | 5 | | 5 | | 5 | | 5 | | ns | | t <sub>CSH</sub> | | | 60 | | 70 | | 80 | | 100 | | ns | | tCSR | Delay time CAS low to BAS low | | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>CHS</sub> | CAS low hold time after RAS high (Self- | -refresh) | -50 | | -50 | | -50 | | -50 | | ns | | tCWD | Delay time, CAS low to W low (Read-write operation only) | | 15 | | 18 | | 20 | | 25 | | ns | | t <sub>RAD</sub> | Delay time, RAS low to column-address (see Note 13) | 3 | 15 | 30 | 15 | 35 | 15 | 40 | 15 | 55 | ns | | tRAL | Delay time, column-address to RAS hig | h | 30 | | 35 | | 40 | | 45 | | ns | | <sup>t</sup> CAL | Delay time, column address to CAS hig | h | 30 | | 35 | | 40 | | 45 | | 'ns | | tRCD | Delay time, RAS low to CAS low (see N | lote 13) | 20 | 45 | 20 | 52 | 20 | 60 | 20 | 75 | ns | | tRPC | Delay time, RAS high to CAS low | | 0 | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | | 15 | | 18 | | 20 | | 25 | | ns | | t <sub>RWD</sub> | Delay time, RAS low to W low (Read-write operation only) | | 60 | | 70 | | 80 | | 100 | | ns | | <sup>t</sup> CPRH | RH RAS hold time from CAS precharge | | 35 | | 40 | | 45 | | 50 | | ns | | tCPW | | | 35 | | 40 | | 45 | | 50 | | ns | | tTAA | | | 35 | | 40 | | 45 | | 50 | | ns | | <sup>†</sup> TCPA | | | 40 | | 45 | | 50 | | 55 | | ns | | tTRAC | <u>` </u> | | 65 | | 75 | | 85 | | 105 | | ns | | · | Refresh time interval | '426100 | | 64 | | 64 | | 64 | | 64 | ms | | <sup>t</sup> REF | menesii iiille iiileivai | '426100P | | 512 | | 512 | | 512 | | ` 512 | ms | | tŢ | Transition time | | 3 | 30 | 3 | 30 | 3 , | 30 | 3 | 30 | ns | NOTES: 10. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. 12. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. 13. The maximum value is specified only to insure access time. Figure 2. Load Circuits for Timing Parameters NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 3. Read Cycle Timing Figure 4. Early Write Cycle Timing Figure 5. Write Cycle Timing NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 6. Read-Write Cycle Timing POST OFFICE BOX 1443 \* HOUSTON, TEXAS 77001 PRODUCT PREVIEW NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. Figure 7. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to CAS or W, whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycle as long as read and read-write timing specifications are not violated. Figure 8. Enhanced Page-Mode Write Cycle Timing PRODUCT PREVIEW NOTES: A. Output may go from a high impedance state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 9. Enhanced Page-Mode Read-Write Cycle Timing Figure 11. Self Refresh Cycle Timing PRODUCT PREVIEW Figure 12. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 13. Hidden Refresh Cycle (Read) PRODUCT PREVIEW Figure 14. Hidden Refresh Cycle (Write) Figure 15. Test Mode Entry Cycle Figure 16. Test Mode Exit Cycle (CAS-Before-RAS Refresh Cycle) # device symbolization Vcc 🗆 DQ1 [ 2 DQ2 | 3 5 6 8 10 $\overline{\mathsf{w}}$ 4 A11 [ A10 📙 A0 9 A2 11 16 **A5** АЗ 12 15 Vcc A1 🛚 RAS DJ PACKAGE† (TOP VIEW) 26 $V_{SS}$ 25 24 DQ3 23 21 19 18 A7 17 14 22 DQ4 CAS ŌĒ A9 A8 A6 A4 $V_{SS}$ SMKS264-JANUARY 1993 - Low Power Dissipation (TMS426400P) - 100 μA CMOS Standby - 100 µA Self-Refresh - 100 μA Extended Refresh Battery Backup - **Performance Ranges:** | | ACCESS<br>TIME<br>tRAC<br>(MAX) | ACCESS<br>TIME<br>tCAC<br>(MAX) | ACCESS<br>TIME<br>t <sub>AA</sub><br>(MAX) | READ<br>OR WRITE<br>CYCLE<br>(MIN) | |--------------|---------------------------------|---------------------------------|--------------------------------------------|------------------------------------| | '426400/P-60 | 60 ns | 15 ns | 30 ns | 110 ns | | '426400/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | | '426400/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | | '426400/P-10 | 100 ns | 25 ns | 45 ns | 180 ns | - **Enhanced Page Mode Operation for Faster Memory Access** - CAS-Before-RAS Refresh - Long Refresh Period - 4096 Cycle Refresh in 64 ms - 512 ms Max for Low-Power, Self-Refresh Version (TMS426400P) - 3-State Unlatched Output - All Inputs, Outputs, and Clocks are TTL Compatible - **Operating Free-Air Temperature Range** 0°C to 70°C #### description The TMS426400 series are high-speed, lowvoltage 16,777 216-bit dynamic random-access memories, organized as 4 194 304-bit words by four bits each. The TMS426400P series are highspeed, low-voltage, low-power, self-refresh, 777 216-bit dynamic random-access memories organized as 4 194 304-bit words of four bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low voltage at a low cost. † Packages shown are for pinout reference only. | PIN NOMENCLATURE | | | | | | |-----------------------|-----------------------|--|--|--|--| | A0-A11 Address Inputs | | | | | | | CAS | Column-Address Strobe | | | | | | DQ1-DQ4 | Data In/Data Out | | | | | | ŌĒ | Output Enable | | | | | | RAS | Row-Address Strobe | | | | | | <b> </b> ₩ | Write Enable | | | | | | Vcc | 3.3-V Supply | | | | | | Vss | Ground | | | | | These devices feature maximum RAS access times of 60 ns, 70 ns, 80 ns, and 100 ns. Maximum power dissipation is as low as 180 mW operating, 0.36 mW standby and battery backup for an 80-ns device. All inputs, outputs, and clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. SMKS264-JANUARY 1993 The TMS426400 family is offered in a 300-mil 24/26-lead plastic surface mount SOJ package (DJ suffix), a 24/26-lead plastic small outline package (DGA suffix), and a 24/26-lead plastic small outline package, reverse form (DGB suffix). These packages are characterized for operation from 0°C to 70°C. #### operation #### enhanced page mode Page mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to set up and strobe row addresses for the same page is eliminated. The maximum number of columns that can be addressed is determined by t<sub>RAS</sub>, the maximum RAS low width. The column address buffers in this CMOS device are activated on the falling edge of $\overline{RAS}$ . They act as a transparent or flow-through latch while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the addresses into these buffers and also serves as an output enable. This feature allows the TMS426400 family to operate at a higher data bandwidth than conventional page-mode parts, since retrieval begins as soon as the column address is valid, rather than when $\overline{\text{CAS}}$ transitions low. The performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{\text{CAS}}$ . In this case, data is obtained after $t_{\text{CAC}}$ max (access time from $\overline{\text{CAS}}$ low), if $t_{\text{AA}}$ max (access time from column address) and $t_{\text{RAS}}$ have been satisfied. In the event that the column address for the next cycle is valid at the time $\overline{\text{CAS}}$ goes high, access time is determined by the later occurrence of $t_{\text{CPA}}$ or $t_{\text{CAC}}$ . #### address (A0-A11) Twenty-two address bits are required to decode 1 of 4 194 304 storage cell locations. Twelve row-address bits are set on inputs A0 through A11 and latched onto the chip by the row address strobe, RAS. Ten column-address bits are set on A0 through A9. Column addresses A10 and A11 are not used. Row address A11 is required during a normal access and during RAS-only refresh, as the device requires 4096 refresh cycles. All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select, activating the output buffer, as well as latching the address bits into the column buffer. #### write enable (W) The read or write mode is selected through the write-enable input, $\overline{W}$ . A logic high on $\overline{W}$ selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle, permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. #### data-in/data-out (DQ1-DQ4) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ strobes data into the on-chip data latch. In the early-write cycle, $\overline{\text{W}}$ is brought low prior to $\overline{\text{CAS}}$ and data is strobed in by $\overline{\text{CAS}}$ with setup and hold times referenced to this signal. In a delayed write or read-modify write cycle, $\overline{\text{CAS}}$ will already be low, thus data will be strobed in by $\overline{\text{W}}$ with setup and hold times referenced to this signal. The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fan-out of two Series 74 TTL loads. The output is in the high-impedance (floating) state until $\overline{\text{CAS}}$ is brought low. In a read cycle the output becomes valid at the latest occurrence of $t_{\text{RAC}}$ , $t_{\text{AA}}$ , $t_{\text{CAC}}$ , or $t_{\text{CPA}}$ and remains valid while $\overline{\text{CAS}}$ is low. $\overline{\text{CAS}}$ going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output does not change, but retains the state just read. SMKS264-JANUARY 1993 #### output enable (OE) $\overline{\text{OE}}$ controls the impedance of the output buffers. When $\overline{\text{OE}}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{\text{OE}}$ low during a normal cycle will activate the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ to be brought low for the output buffers to go into the low-impedance state. Once in the low-impedance state, they will remain for the low-impedance state until either $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ is brought high. #### refresh A refresh operation must be performed at least once every 64 ms (512 ms for TMS426400P) to retain data. This can be achieved by strobing each of the 4096 rows (A0–A11). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding $\overline{\text{CAS}}$ at a high (inactive) level, thus conserving power since the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. Hidden refresh may be performed by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after the specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle except with $\overline{\text{CAS}}$ held low. Valid data is maintained at the output throughout the hidden refresh cycle. An internal refresh address provides the refresh address during hidden refresh. #### CAS-before-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $t_{\text{CSR}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $t_{\text{CHR}}$ ). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . For this mode of refresh, the external addresses are ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 100 $\mu$ A refresh current is available on the TMS426400P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s while holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} = 0.2 \text{ V}$ ). #### self-refresh The self-refresh mode is entered by dropping $\overline{\text{CAS}}$ low prior to $\overline{\text{RAS}}$ going low. Then $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed internally by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ are brought high to satisfy t<sub>CHS</sub>. Upon exiting the self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. This will ensure the DRAM is fully refreshed. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or $\overline{CAS}$ -before- $\overline{RAS}$ ) cycle. SMKS264-JANUARY 1993 #### test mode The test mode is initiated with a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycle while simultaneously holding the $\overline{\text{W}}$ input low (WCBR). The initiate cycle performs an internal refresh cycle while internally setting the device to perform parallel read or write on subsequent cycles. While in test mode, any desired data sequence can be performed on the device. The device exits test mode if a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ (CBR) refresh cycle with $\overline{\text{W}}$ input held high, or a $\overline{\text{RAS}}$ -only refresh (ROR) cycle is performed. The part is configured as $1024K \times 4 \times 4$ bit device in test mode, where each DQ pin has a separate 4-bit parallel read and write data bus where column addresses A0 and A1 are ignored. During a read cycle, the four internal bits are compared for each DQ pin separately. If the four bits agree, the DQ pin will go high; if not, the DQ pin will go low. All four bits are written to the state of their respective DQ pin during a parallel write. Thus, each DQ pin is independent of the others, and any data pattern desired may be written on each DQ pin. Test time is thus reduced by a factor of 4 for this series. † The states of W, Data-in, and Address are defined by the type of cycle used during test mode. Figure 1. Test Mode Cycle<sup>†</sup> # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## functional block diagram † Column Address 10 and Column Address 11 are not used. PRODUCT PREVIEW MKS264-JANUARY 1993 # absolute maximum ratings over operating free-air temperature† | Voltage on any pin (see Note 1) | 0.5 V to 4.6 V | |--------------------------------------|----------------| | Voltage range on V <sub>CC</sub> | 0.5 V to 4.6 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | МОИ | MAX | UNIT | |-----|--------------------------------------|-------|-----|-----------------------|------| | Vcc | Supply voltage | 3.0 | 3.3 | 3.6 | ٧ | | VIH | High-level input voltage | 2 | | V <sub>CC</sub> + 0.3 | V | | VIL | Low-level input voltage (see Note 2) | - 0.3 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. SMKS264-JANUARY 1993 #### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST<br>CONDITIONS | | TMS42640<br>TMS42640 | | TMS426400-70<br>TMS426400P-70 | | TMS426400-80<br>TMS426400P-80 | | TMS426400-10<br>TMS426400P-10 | | UNIT | |--------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------|------|-------------------------------|------|-------------------------------|------|-------------------------------|------|------| | _ | | CONDITI | ONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | I <sub>OH</sub> = -2 mA | | 2.4 | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ٧ | | Vон | Option | IOH = - 100 μA | | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> - 0.2 | | V | | VoL | Option | IOL = + 100 μA | | | 0.2 | | 0.2 | | 0.2 | | 0.2 | · V | | 11 | Input current<br>(leakage)‡ | V <sub>I</sub> = 0 to 3.9 V,<br>All other pins = | 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μΑ | | lo | Output current (leakage)‡ | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>V <sub>CC</sub> = 3.6 V, C | AS high | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μΑ | | lCC1 | Read or write<br>cycle current<br>(see Notes 3<br>& 5) | Minimum cycle,<br>VCC = 3.6 V | | | 70 | | 60 | | 50 | | 40 | mA | | | | After 1 memory<br>RAS and CAS h<br>VIH = 2.0 V (LV | igh, | | 1 | | 1 | | 1 | | 1 | mA | | ICC2 | Standby current | After 1<br>memory cycle,<br>RAS and CAS | '426400 | | 300 | | 300 | | 300 | | 300 | μА | | | | high, V <sub>IH</sub> =<br>V <sub>CC</sub> - 0.2 V<br>(LVCMOS) | '426400P | | 100 | | 100 | | 100 | | 100 | μΑ | | Іссз | Average refresh current (RAS-only or CBR) ( see Notes 3 & 5)† | RAS cycling, CA<br>(RAS-only); RAS<br>after CAS low (0 | Slow | | 70 | | 60 | | 50 | | 40 | mA | | ICC4 | Average page<br>current (see<br>Notes 4 & 5)† | RAS low, CAS o | cycling | | 60 | | 50 | | 40 | | 35 | mA | | lcce‡ | Self-refresh | CAS < 0.2 V,<br>RAS < 0.2 V,<br>t <sub>RAS</sub> and t <sub>CAS</sub> | > 1000 ms | | 100 | | 100 | | 100 | | 100 | μΑ | | ICC7 | Standby<br>current output<br>enable<br>(see Note 5)† | RAS = V <sub>IH</sub> ,<br>CAS = V <sub>IL</sub> ,<br>Data out = enab | led | | 5 | , | 5 | | 5 | | 5 | mA | | <sup>I</sup> CC10 <sup>‡</sup> | Battery<br>backup<br>(with CBR) | t <sub>RC</sub> = 125 μs,<br>t <sub>RAS</sub> ≤ 1 μs, V <sub>C</sub> ,<br>V <sub>IH</sub> ≤ 3.9 V, 0 \<br>0.2 V, W and OE<br>Address and Da | / ≤ V <sub>IL</sub> ≤<br>Ē = V <sub>IH</sub> , | | `100 | | 100 | | 100 | | 100 | μΑ | <sup>†</sup> Minimum cycle, V<sub>CC</sub> = 3.6 V. For TMS426400P only. <sup>5.</sup> ICC max is specified with no load connected. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{|L}$ . 4. Measured with a maximum of one adddress change while $\overline{CAS} = V_{|H}$ . # LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 6) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | СО | Output capacitance | | | 7 | pF | NOTE 6: VCC equal to 3.3 V $\pm$ 0.3 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | TMS426400-60<br>TMS426400P-60 | | TMS426400-70<br>TMS426400P-70 | | TMS426400-80<br>TMS426400P-80 | | TMS426400-10<br>TMS426400P-10 | | |------------------|-------------------------------------------------|-----|-------------------------------|-----|-------------------------------|-----|-------------------------------|-----|-------------------------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | | 25 | ns . | | <sup>t</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | | 50 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | <sup>t</sup> OEA | Access time from OE low | | 15 | | 18 | | 20 | | 25 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | 0 | | ns | | tон | Output disable start of CAS high | 3 | | 3 | | 3 | | 3 | | ns | | tоно | Output disable time start of OE high | 3 | | 3 | | 3 | | 3 | | ns | | <sup>t</sup> OFF | Output disable time after CAS high (see Note 7) | 0 | 15 | 0 | 18 | , o | 20 | 0 | . 25 | ns | | <sup>t</sup> OEZ | Output disable time after OE high (see Note 7) | 0 | 15 | 0 | 18 | 0 | 20 | 0 | 25 | ns | NOTE 7: toff is specified when the output is no longer driven. SMKS264-JANUARY 1993 #### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | | | | TMS426400-80<br>TMS426400P-80 | | TMS426400-10<br>TMS426400P-10 | | UNIT | |------------------|--------------------------------------------------------------|-----|---------|-----|---------|-------------------------------|---------|-------------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 8) | 110 | | 130 | | 150 | | 180 | | ns | | t <sub>RWC</sub> | Read-write cycle time | 155 | | 181 | | 205 | | 245 | | ns | | tPC | Page-mode read or write cycle time (see Note 9) | 40 | | 45 | - | 50 | | 55 | | ns | | tPRWC | Page-mode read-write cycle time | 85 | | 96 | | 105 | | 120 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 10) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | <sup>t</sup> RAS | Non-page-mode pulse duration, RAS low (see Note 10) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | tRASS | Self-refresh, RAS low time | | 100 | | 100 | | 100 | | 100 | μs | | tCAS | Pulse duration, CAS low (see Note 11) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | tRPS | RAS precharge after self-refresh | 110 | | 130 | | 150 | | 180 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data setup time (see Note 12) | 0 | | 0 | | 0 | | 0 | | ns | | tRCS | Read setup before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | 25 | | ns | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | 25 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | 0 | | ns | | twsR | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | twrs | W-low setup time (test-mode only) | 10 | - | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time (see Note 12) | 10 | | 15 | | 15 | | 15 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 13) | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RRH | Read hold time after RAS high (see Note 13) | 5 | | 5 | | 5 | | 5 | | ns | Continued next page. NOTES: 8. All cycle times assume $t_T = 5$ ns. 9. To assure tpc min, tASC should be greater than or equal to tcp. 10. In a read-write cycle, tRWD and tRWL must be observed. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Referenced to the later of CAS or W in write operations. 13. Either tRRH or tRCH must be satisfied for a read cycle. # LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES SMKS264-JANUARY 1993 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | TMS426400-60<br>TMS426400P-60 | | TMS426400-70<br>TMS426400P-70 | | TMS426400-80<br>TMS426400P-80 | | TMS426400-10<br>TMS426400P-10 | | UNIT | |-------------------|------------------------------------------------------------------------------|-------------------------------|-----|-------------------------------|-----|-------------------------------|-----|-------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | twcH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | 15 | | ns | | twhr | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> WTH | W-low hold time (test mode only) | 10 | | 10 | | 10 | | 10 | | ns | | tAWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 55 | | 63 | | 70 | | 80 | | ns | | tCHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | 5 | | ns | | tcsH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | : | 10 | | . 10 | _ | ns | | tchs | CAS low hold time after RAS high (self-refresh) | 50 | | - 50 | - | 50 | | 50 | | ns | | tCWD | Delay time, CAS low to W low (Read-write operation only) | 40 | | 46 | | 50 | | 60 | | ns | | <sup>t</sup> OEH | OE command hold time | 15 | | 18 | | 20 | | 25 | | ns | | tOED | OE to data delay | 15 | | 18 | | 20 | | 25 | | ns | | tROH | RAS hold time referenced to OE | 10 | | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 14) | 15 | 30 | 15 | 35 | 15 | 40 | 15 | 55 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | 45 | | ns | | tCAL | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | 45 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 14) | 20 | 45 | 20 | 52 | 20 | 60 | 20 | 75 | ns | | t <sub>RPC</sub> | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | , | 25 | | ns | | tRWD | Delay time, RAS low to W low (Read-write operation only) | 85 | | 98 | | 110 | | 135 | | ns | | tCPRH | RAS hold time from CAS precharge | 35 | | 40 | | 45 | | 50 | | ns | | tCPW | Delay time, W from CAS precharge | 60 | | 68 | | 75 | | 85 | | ns | | <sup>†</sup> TAA | Access time from address (test mode) | 35 | | 40 | | 45 | | 50 | | ns | | <sup>t</sup> TCPA | Access time from column precharge (test mode) | 40 | | 45 | | 50 | | 55 | | ns | | tTRAC | Access time from RAS (test mode) | 65 | | 75 | | 85 | | 105 | | ns | | t <sub>REF</sub> | Refresh time interval (TMS426400) | | 64 | | 64 | | 64 | | 64 | ms | | tREF | Refresh time internal (TMS426400P) | | 512 | | 512 | | 512 | | 512 | ms | | tΤ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTE 14: The maximum value is specified only to assure access time. (a) Load Circuit (b) Alternate Load Circuit Figure 2. Load Circuits for Timing Parameters NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 3. Read Cycle Timing Figure 4. Early Write Cycle Timing Figure 5. Write Cycle Timing NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 6. Read-Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. Access time is topa or tag dependent. Figure 7. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to $\overline{\text{CAS}}$ or $\overline{\text{W}}\text{,}$ whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycles as long as read and read-write timing specifications are not violated. Figure 8. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 9. Enhanced Page-Mode Read-Write Cycle Timing Figure 10. RAS-Only Refresh Timing Figure 12. Self Refresh Cycle Timing PRODUCT PREVIEW Figure 13. Hidden Refresh Cycle (Read) Figure 14. Hidden Refresh Cycle (Write) Figure 15. Test Mode Entry Cycle Figure 16. Test Mode Exit Cycle (CAS-before-RAS Refresh Cycle) #### device symbolization PRODUCT PREVIEW V<sub>CC</sub> DQ1 [ DQ2 **₩** 🗆 4 RAS 5 NC [] 6 A10 🛮 8 A0 ∏9 A1 ∏10 3 DJ PACKAGE† (TOP VIEW) 25 24 23 22 21 Vss DQ4 DQ3 CAS ŌĒ A9 19 A8 18 A7 17 A6 SMKS274-JANUARY 1993 - Organization . . . 4 194 304 × 4 - Single 3.3-V Power Supply (± 0.3 V Tolerance) - Low Power Dissipation (TMS427400P) - 100 µA CMOS Standby - 100 µA Self-Refresh - 100 µA Extended Refresh Battery Backup - Performance Ranges: | | ACCESS<br>TIME<br>tRAC<br>(MAX) | ACCESS<br>TIME<br>tCAC<br>(MAX) | ACCESS<br>TIME<br>tAA<br>(MAX) | READ<br>OR WRITE<br>CYCLE<br>(MIN) | |--------------|---------------------------------|---------------------------------|--------------------------------|------------------------------------| | '427400/P-60 | 60 ns | 15 ns | 30 ns | 110 ns | | '427400/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | | '427400/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | | '427400/P-10 | 100 ns | 25 ns | 45 ns | 180 ns | - Enhanced Page Mode Operation for Faster Memory Access - CAS-Before-RAS Refresh - Long Refresh Period - 2048 Cycle Refresh in 32 ms - 256 ms Max for Low-Power, Self-Refresh Version (TMS427400P) - 3-State Unlatched Output - All Inputs, Outputs, and Clocks are TTL Compatible - Operating Free-Air Temperature Range 0°C to 70°C #### description The TMS427400 series are high-speed, low-voltage 16 777 216-bit dynamic random-access memories, organized as 4 194 304-bit words by four bits each. The TMS427400P series are high-speed, low-voltage, low-power, self-refresh, 16 777 216-bit dynamic random-access memories organized as 4 194 304-bit words of four bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low voltage at a low cost. | | A2 | 16 A5<br>15 A4<br>14 V <sub>SS</sub> | | |-----------------|--------------------------------------------------------|--------------------------------------|----------------------------------------------| | | CKAGE†<br>VIEW) | DGB PAG<br>(TOP ) | | | V <sub>CC</sub> | 26 Vss<br>25 DQ4<br>24 DQ3<br>23 CAS<br>22 OE<br>21 A9 | V <sub>SS</sub> | 1 V <sub>CC</sub> 2 DQ1 3 DQ2 4 W 5 RAS 6 NC | | A10 🛚 8 | 19 A8 | A8 🔲 19 | 8 A10 | | A0 🗌 9 | 18 🗌 A7 | A7 🗌 18 | 9 🗌 🗚 0 | | A1 🗌 10 | 17 🗌 🗚 6 | A6 🗌 17 | 10 🗍 🗚 1 | † Packages shown are for pinout reference only. A5 🗌 16 15 12 A4 [ $v_{ss}$ 11 A2 13 АЗ | PIN NOMENCLATURE | | | | | | | |------------------|-----------------------|--|--|--|--|--| | A0A11 | Address Inputs | | | | | | | CAS | Column-Address Strobe | | | | | | | DQ1-DQ4 | Data In/Data Out | | | | | | | ŌĒ | Output Enable | | | | | | | RAS | Row-Address Strobe | | | | | | | ∣₩ | Write Enable | | | | | | | . Vcc | 3.3-V Supply | | | | | | | VSS | Ground | | | | | | These devices feature maximum RAS access times of 60 ns, 70 ns, 80 ns, and 100 ns. Maximum power dissipation is as low as 288 mW operating, 0.36 mW standby and battery backup for an 80-ns device. A2 🛮 11 АЗ V<sub>CC</sub> 12 13 16 A5 15 Α4 All inputs, outputs, and clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. SMKS274-JANUARY 1993 The TMS427400 family is offered in a 300-mil 24/26-lead plastic surface mount SOJ package (DJ suffix), a 24/26-lead plastic small outline package (DGA suffix), and a 24/26-lead plastic small outline package, reverse form (DGB suffix). These packages are characterized for operation from 0°C to 70°C. #### operation #### enhanced page mode Page mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to set up and strobe row addresses for the same page is eliminated. The maximum number of columns that can be addressed is determined by t<sub>RAS</sub>, the maximum RAS low width. The column address buffers in this CMOS device are activated on the falling edge of $\overline{RAS}$ . They act as a transparent or flow-through latch while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the addresses into these buffers and also serves as an output enable. This feature allows the TMS427400 family to operate at a higher data bandwidth than conventional page-mode parts, since retrieval begins as soon as the column address is valid, rather than when $\overline{\text{CAS}}$ transitions low. The performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{\text{CAS}}$ . In this case, data is obtained after $t_{\text{CAC}}$ max (access time from $\overline{\text{CAS}}$ low), if $t_{\text{AA}}$ max (access time from column address) and $t_{\text{RAS}}$ have been satisfied. In the event that the column address for the next cycle is valid at the time $\overline{\text{CAS}}$ goes high, access time is determined by the later occurrence of $t_{\text{CPA}}$ or $t_{\text{CAC}}$ . ## address (A0-A11) Twenty-two address bits are required to decode 1 of 4 194 304 storage cell locations. Eleven row-address bits are set on inputs A0 through A10 and latched onto the chip by the row address strobe, RAS. Eleven column-address bits are set on A0 through A10. All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select, activating the output buffer, as well as latching the address bits into the column buffer. #### write enable (W) The read or write mode is selected through the write-enable input, $\overline{W}$ . A logic high on $\overline{W}$ selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle, permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. #### data-in/data-out (DQ1-DQ4) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In the early-write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed write or read-modify write cycle, $\overline{CAS}$ will already be low, thus data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fan-out of two Series 74 TTL loads. The output is in the high-impedance (floating) state until $\overline{CAS}$ is brought low. In a read cycle the output becomes valid at the latest occurrence of $t_{RAC}$ , $t_{AA}$ , $t_{CAC}$ , or $t_{CPA}$ and remains valid while $\overline{CAS}$ is low. $\overline{CAS}$ going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output does not change, but retains the state just read. #### output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{CAS}$ to be brought low for the output buffers to go into the low-impedance state. Once in the low-impedance state, they will remain for the low-impedance state until either $\overline{OE}$ or $\overline{CAS}$ is brought high. #### refresh A refresh operation must be performed at least once every 32 ms (256 ms for TMS427400P) to retain data. This can be achieved by strobing each of the 2048 rows (A0–A10). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{RAS}$ -only operation can be used by holding $\overline{CAS}$ at a high (inactive) level, thus conserving power since the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{RAS}$ -only refresh. Hidden refresh may be performed by holding $\overline{CAS}$ at $V_{IL}$ after a read operation and cycling $\overline{RAS}$ after the specified precharge period, similar to a $\overline{RAS}$ -only refresh cycle except with $\overline{CAS}$ held low. Valid data is maintained at the output throughout the hidden refresh cycle. An internal refresh address provides the refresh address during hidden refresh. ## CAS-before-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $t_{\text{CSR}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $t_{\text{CHR}}$ ). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . For this mode of refresh, the external addresses are ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 100 $\mu$ A refresh current is available on the TMS427400P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s while holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} - 0.2 \text{ V}$ ). #### self-refresh The self-refresh mode is entered by dropping $\overline{\text{CAS}}$ low prior to $\overline{\text{RAS}}$ going low. Then $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed internally by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ are brought high to satisfy $t_{\text{CHS}}$ . Upon exiting the self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. This will ensure the DRAM is fully refreshed. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh ( $\overline{RAS}$ -only or $\overline{CAS}$ -before- $\overline{RAS}$ ) cycle. SMKS274-JANUARY 1993 #### test mode The test mode is initiated with a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycle while simultaneously holding the $\overline{\text{W}}$ input low (WCBR). The initiate cycle performs an internal refresh cycle while internally setting the device to perform parallel read or write on subsequent cycles. While in test mode, any desired data sequence can be performed on the device. The device exits test mode if a $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ (CBR) refresh cycle with $\overline{\text{W}}$ input held high, or a $\overline{\text{RAS}}$ -only refresh (ROR) cycle is performed. The part is configured as 1 M $\times$ 4 $\times$ 4 bit device in test mode, where each DQ pin has a separate 4-bit parallel read and write data bus where column addresses A0 and A1 are ignored. During a read cycle, the four internal bits are compared for each DQ pin separately. If the four bits agree, the DQ pin will go high; if not, the DQ pin will go low. All four bits are written to the state of their respective DQ pin during a parallel write. Thus, each DQ pin is independent of the others, and any data pattern desired may be written on each DQ pin. Test time is thus reduced by a factor of 4 for this series. † The states of W, Data-in, and Address are defined by the type of cycle used during test mode. Figure 1. Test Mode Cycle<sup>†</sup> # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## functional block diagram **PRODUCT PREVIEW** ## absolute maximum ratings over operating free-air temperature† | Voltage on any pin (see Note 1) | 5 V to 4.6 V | |----------------------------------------|--------------| | Voltage range on V <sub>CC</sub> − 0.5 | 5 V to 4.6 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | °C to 70°C | | Storage temperature range – 55° | C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----------------------|------| | Vcc | Supply voltage | 3.0 | 3.3 | 3.6 | V | | VIH | High-level input voltage | 2 | | V <sub>CC</sub> + 0.3 | V | | VIL | Low-level input voltage (see Note 2) | 0.3 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | ô | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise | PAI | RAMETER | TEST<br>CONDITIONS | | TMS427400-60 TMS427400-70 TMS427400P-7 | | | TMS427400-80<br>TMS427400P-80 | | TMS427400-10<br>TMS427400P-10 | | UNIT | | | |------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------|------|-----------------------|-------------------------------|-----------|-------------------------------|-----------------------|------|------------|--| | | | CONDITI | ONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | 1 | | | VoH | High-level output voltage | I <sub>OH</sub> = -2 mA | | 2.4 | | 2.4 | | 2.4 | | 2.4 | | ٧ | | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | | 0.4 | | 0.4 | | 0.4 | v | | | Voн | Option | IOH = - 100 μA | | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> - 0.2 | | VCC - 0.2 | | V <sub>CC</sub> - 0.2 | | v | | | VOL | Option | I <sub>OL</sub> = + 100 μA | | | 0.2 | | 0.2 | | 0.2 | I | 0.2 | L <u> </u> | | | l <sub>l</sub> | Input current<br>(leakage)‡ | V <sub>I</sub> = 0 to 3.9 V <sub>i</sub><br>All other pins = | 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | | Ю | Output current (leakage)‡ | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>V <sub>CC</sub> = 3.6 V, C | AS high | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | | ICC1 | Read or write<br>cycle current<br>(see Notes 3<br>& 5) | Minimum cycle,<br>VCC = 3.6 V | | | 100 | | 90 | | 80 | | 70 | mA | | | | Standby<br>current | After 1 memory<br>RAS and CAS I<br>VIH = 2.0 V (LV | igh, | | 1 | | 1 | • | 1 | | 1 | mA | | | ICC2 | | current memory c | After 1<br>memory cycle,<br>RAS and CAS | '427400 | | 300 | | 300 | | 300 | | 300 | | | | | high, V <sub>IH</sub> =<br>V <sub>CC</sub> - 0.2 V<br>(LVCMOS) | '427400P | | 100 | | 100 | | 100 | | 100 | μΑ | | | <sup>1</sup> CC3 | Average refresh current (RAS-only or CBR) ( see Notes 3 & 5)† | RAS cycling, C/<br>(RAS-only); RA<br>after CAS low (6 | S low | | 100 | | 90 | · . | 80 | | 70 | mA | | | ICC4 | Average page<br>current (see<br>Notes 4 & 5)† | RAS low, CAS | cycling | | 60 | | 50 | | 40 | | 35 | mA | | | lCC6‡ | Self-refresh | CAS < 0.2 V,<br>RAS < 0.2 V,<br>tras and tras | > 1000 ms | | 100 | | 100 | | 100 | , | 100 | μА | | | ICC7 | Standby<br>current output<br>enable<br>(see Note 5)† | RAS = V <sub>IH</sub> ,<br>CAS = V <sub>IL</sub> ,<br>Data out = enab | led | | 5 | | 5 | | 5 | | 5 | mA | | | lCC10‡ | Battery<br>backup<br>(with CBR) | t <sub>RC</sub> = 125 μs,<br>t <sub>RAS</sub> ≤ 1 μs, V <sub>C</sub><br>V <sub>IH</sub> ≤ 3.9 V, 0 \<br>0.2 V, W and OI<br>Address and Da | Ž≤VIL≤<br>Ē=VIH, | | 100 | , | 100 | | 100 | | 100 | μΑ | | † Minimum cycle, V<sub>CC</sub> = 3.6 V. ‡ For TMS427400P only. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . 4. Measured with a maximum of one adddress change while CAS = VIH. 5. ICC max is specified with no load connected. capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ (see Note 6) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | . 7 | pF | | CO | Output capacitance | | | 7 | рF | NOTE 6: $V_{CC}$ equal to 3.3 V $\pm$ 0.3 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | I i | | TMS427400-60<br>TMS427400P-60 | | TMS427400-70<br>TMS427400P-70 | | TMS427400-80<br>TMS427400P-80 | | TMS427400-10<br>TMS427400P-10 | | UNIT | |------------------|-------------------------------------------------|-------------------------------|-----|-------------------------------|-----|-------------------------------|-----|-------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | | 25 | ns | | tCPA | Access time from column precharge | | 35 | ! | 40 | | 45 | | 50 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | tOEA | Access time from OE low | | 15 | | 18 | | 20 | | 25 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | 0 | | ns | | tон | Output disable start of CAS high | 3 | | 3 | | 3 | | 3 | | ns | | tоно | Output disable time start of OE high | 3 | | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 7) | 0 | 15 | 0 | 18 | 0 | 20 | 0 | 25 | ns | | <sup>t</sup> OEZ | Output disable time after OE high (see Note 7) | 0 | 15 | 0 | 18 | 0 | 20 | 0 | 25 | ns | NOTE 7: toff is specified when the output is no longer driven. # TMS427400, TMS427400P 4 194 304-WORD BY 4-BIT # LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES #### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | TMS427 | 7400-60<br>7400P-60 | TMS427 | 7400-70<br>7400P-70 | | 7400-80<br>7400P-80 | TMS427400-10<br>TMS427400P-10 | | UNIT | |-------------------|--------------------------------------------------------------|--------|---------------------|--------|---------------------|-----|---------------------|-------------------------------|---------|------| | | - | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>RC</sub> | Random read or write cycle (see Note 8) | 110 | | 130 | | 150 | | 180 | | ns | | tRWC | Read-write cycle time | 155 | | 181 | | 205 | | 245 | | ns | | <sup>t</sup> PC | Page-mode read or write cycle time (see Note 9) | 40 | | 45 | | 50 | | 55 | | ns | | <sup>t</sup> PRWC | Page-mode read-write cycle time | 85 | | 96 | | 105 | | 120 | | ns | | <sup>t</sup> RASP | Page-mode pulse duration, RAS low (see Note 10) | 60 | 100 000 | ·70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | <sup>t</sup> RAS | Non-page-mode pulse duration, RAS low (see Note 10) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | <sup>t</sup> RASS | Self-refresh, RAS low time | | 100 | | 100 | | 100 | | 100 | μs | | †CAS | Pulse duration, CAS low (see Note 11) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 - | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | tRPS | RAS precharge after self-refresh | 110 | | 130 | | 150 | | 180 | | ns | | twp | Write pulse duration | 15 | | 15 | | 15 | | 15 | | ns | | <sup>t</sup> ASC | Column-address setup time before CAS low | . 0 | | 0 | ` | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data setup time (see Note 12) | 0 | | 0 | | 0 | | 0 | | ns | | tRCS | Read setup before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | 25 | | ns | | t <sub>RWL</sub> | W-low setup time before RAS high | 15 | | 18 | | 20 | | 25 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | 0 | | ns | | twsR | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | twrs | W-low setup time (test-mode only) | 10 | | 10 | | 10 | - | 10 | , | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time (see Note 12) | 10 | | 15 | | 15 | | 15 | | ns | | trah | Row-address hold time after RAS low | 10 | | 10 | | 10 | | -10 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 13) | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RRH | Read hold time after RAS high (see Note 13) | 5. | | 5 | | 5 | _ | 5 | | ns | Continued next page. NOTES: 8. All cycle times assume $t_T = 5$ ns. 9. To assure tpc min, tASC should be greater than or equal to tcp. 10. In a read-write cycle, tRWD and tRWL must be observed. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Referenced to the later of CAS or W in write operations. 13. Either tRRH or tRCH must be satisfied for a read cycle. timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | TMS427400-60<br>TMS427400P-60 | | TMS427400-70<br>TMS427400P-70 | | TMS4274 | | TMS427400-10<br>TMS427400P-10 | | UNIT | |-------------------|------------------------------------------------------------------------------|-------------------------------|-----|-------------------------------|-----|---------|-----|-------------------------------|-----|-------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | twcH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | 15 | | · ns. | | twhr | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | twtH | W-low hold time (test mode only) | 10 | | 10 | | 10 | | 10 | | ns | | tAWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 55 | | 63 | | 70 | | 80 | | ns | | tCHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | 5 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | • | 10 | | ns | | tchs | CAS low hold time after RAS high (self-refresh) | - 50 | | - 50 | | - 50 | | - 50 | | ns | | tCWD | Delay time, CAS low to W low (Read-write operation only) | 40 | | 46 | .,, | 50 | | 60 | | ns | | <sup>t</sup> OEH | OE command hold time | 15 | | 18 | | 20 | | 25 | | ns | | tOED | OE to data delay | 15 | | 18 | | 20 | | 25 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>RAD</sub> | Delay time, RAS low to column-address (see Note 14) | 15 | 30 | 15 | 35 | 15 | 40 | 15 | 55 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | 45 | | ns | | tCAL. | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | 45 | | ns | | <sup>t</sup> RCD | Delay time, RAS low to CAS low (see Note 14) | 20 | 45 | 20 | 52 | 20 | 60 | 20 | 75 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | 25 | | ns | | tRWD | Delay time, RAS low to W low (Read-write operation only) | 85 | | 98 | | 110 | | 135 | | ns ' | | tCPRH | RAS hold time from CAS precharge | 35 | | 40 | | 45 | | 50 | | ns | | tCPW | Delay time, W from CAS precharge | 60 | | 68 | | 75 | | 85 | | ns | | <sup>t</sup> TAA | Access time from address (test mode) | 35 | | 40 | | 45 | | 50 | | ns | | <sup>t</sup> TCPA | Access time from column precharge (test mode) | 40 | | 45 | | 50 | | 55 | | ns | | <sup>t</sup> TRAC | Access time from RAS (test mode) | 65 | | 75 | | 85 | | 105 | | ns | | <sup>t</sup> REF | Refresh time interval (TMS427400) | | 32 | | 32 | | 32 | | 32 | ms | | t <sub>REF</sub> | Refresh time internal (TMS427400P) | | 256 | | 256 | | 256 | | 256 | ms | | tŢ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTE 14: The maximum value is specified only to assure access time. SMKS274-JANUARY 1993 #### PARAMETER MEASUREMENT INFORMATION (a) Load Circuit (b) Alternate Load Circuit Figure 2. Load Circuits for Timing Parameters NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 3. Read Cycle Timing Figure 4. Early Write Cycle Timing Figure 5. Write Cycle Timing NOTE A: Output may go from three-state to an invalid data state prior to the specified access time. Figure 6. Read-Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. Figure 7. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to CAS or W, whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycles as long as read and read-write timing specifications are not violated. Figure 8. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from three-state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 9. Enhanced Page-Mode Read-Write Cycle Timing Figure 10. RAS-Only Refresh Timing Figure 12. Self Refresh Cycle Timing Figure 13. Hidden Refresh Cycle (Read) Figure 14. Hidden Refresh Cycle (Write) $v_{\text{IL}}$ # PARAMETER MEASUREMENT INFORMATION trace t Figure 15. Test Mode Entry Cycle ### TMS427400, TMS427400P 4 194 304-WORD BY 4-BIT LOW-VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES SMKS274-JANUARY 1993 ### device symbolization SMKS268-JANUARY 1993 - Organization . . . 2 097 152 × 8 - Single 3.3-V Power Supply (±0.3 V Tolerance) - Performance Ranges: | | ACCESS | ACCESS | ACCES | S READ | |--------------|--------|-----------------|-------|-----------------| | | TIME | TIME | TIME | <b>OR WRITE</b> | | | | (tCAC)<br>(MAX) | | CYCLE<br>(MIN) | | '426800/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | | '426800/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period . . . - 4096-Cycle Refresh in 64 ms (Max) - 512 ms for Low Power, Self-Refresh Version (TMS426800P) - 3-State Unlatched Output - Low Power Dissipation - 100 μA CMOS Standby - 100 μA Extended Refresh Battery Backup - Self-Refresh With Low-Power - All Inputs/Outputs and Clocks are TTL Compatible - High-Reliability Plastic 28-Pin, J-Lead 400-Mil-Wide Surface Mount (SOJ) Package, and 32-Pin, Plastic Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range 0°C to 70°C - Texas Instruments EPIC™ CMOS Process † Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | A0-A11 CAS DQ0-DQ7 NC OE RAS W VCC VSS | Address Inputs Column-Address Strobe Data In/Data Out No Internal Connection Output Enable Row-Address Strobe Write-Enable 3.3-V Supply Ground | | | | ### description The TMS426800 series are high-speed, low voltage 16 777 216-bit dynamic random-access memories, organized as 2 097 152 words of eight bits each. The TMS426800P series are high-speed, low voltage, low-power, self-refresh, 16 777 216-bit dynamic random-access memories, organized as 2 097 152 words of eight bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum $\overline{\text{RAS}}$ access times of 70 ns and 80 ns. Maximum power dissipation is as low as 252 mW operating, and 0.36 mW standby and battery backup for 80 ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS426800 and TMS426800P series are offered in a 400-mil 28-lead plastic surface mount SOJ package (DZ suffix) and a 32-lead plastic surface mount TSOP package (DE suffix). These packages are characterized for operation from 0°C to 70°C. EPIC is a trademark of Texas Instruments Incorporated. SMKS268-JANUARY 1993 ### operation ### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page cycle time used. With minimum CAS page cycle time, all 512 columns specified by column addresses A0 through A8 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of RAS. The buffers act as transparent or flow-through latches while CAS is high. The falling edge of CAS latches the column addresses. This feature allows the TMS426800 and TMS426800P to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as the column address is valid rather than when CAS transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of CAS. In this case, data is obtained after t<sub>CAC</sub> max (access time from CAS low), if t<sub>AA</sub> max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time CAS goes high, access time for the next cycle is determined by the later occurrence of t<sub>CAC</sub> or t<sub>CPA</sub> (access time from rising edge of CAS). ### address (A0-A11) Twenty-one address bits are required to decode 1 of 2 097 152 storage cell locations. Twelve row-address bits are set up on inputs A0 through A11 and latched onto the chip by the row-address strobe (RAS). The nine column-address bits are set up on pins A0 through A8 and latched onto the chip by the column-address strobe (CAS). All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. ### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. ### data in/out (DQ0-DQ7) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{CAS}$ and $\overline{OE}$ are brought low. In a read cycle the output becomes valid after all access times are satisfied. The output remains valid while $\overline{CAS}$ and $\overline{OE}$ are low. $\overline{CAS}$ or $\overline{OE}$ going high returns it to a high-impedance state. This is accomplished by bringing $\overline{OE}$ high prior to applying data, thus satisfying $t_{OED}$ . SMKS268-JANUARY 1993 ### output enable (OE) $\overline{\text{OE}}$ controls the impedance of the output buffers. When $\overline{\text{OE}}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{\text{OE}}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ to be brought low for the output buffers to go into the low-impedance state, they will remain in the low-impedance state until either $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ is brought high. ### refresh A refresh operation must be performed at least once every 64 milliseconds (512 ms for TMS426800P) to retain data. This can be achieved by strobing each of the 4096 rows (A0–A11). A normal read or write cycle will refresh all bits in each row that is selected. A RAS-only operation can be used by holding CAS at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a RAS-only refresh. ### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{CAS}$ at $V_{IL}$ after a read operation and cycling $\overline{RAS}$ after a specified precharge period, similar to a $\overline{RAS}$ -only refresh cycle. ### CAS-before-RAS refresh CAS-before-RAS (CBR) refresh is utilized by bringing CAS low earlier than RAS (see parameter t<sub>CSR</sub>) and holding it low after RAS falls (see parameter t<sub>CHR</sub>). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 100 $\mu$ A refresh current is available on the TMS426800P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s, while holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} - 0.2 \text{ V}$ ). ### self refresh (TM\$426800P) The self-refresh mode is entered by dropping $\overline{\text{CAS}}$ low prior to $\overline{\text{RAS}}$ going low. Then $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ are brought high to satisfy t<sub>CHS</sub>. Upon exiting self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. The burst refresh ensures the DRAM is fully refreshed. ### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power-up to the full $V_{CC}$ level. SMKS268-JANUARY 1993 ### logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown correspond to the DZ package. **PRODUCT PREVIEW** ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | | |----------------------------------------------|------------------| | Supply voltage range on V <sub>CC</sub> | – 0.5 V to 4.6 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | – 55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. ### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-------|-----|---------|------| | Vcc | Supply voltage | 3 | 3.3 | 3.6 | ٧ | | ViH | High-level input voltage | 2 | Vo | CC+ 0.3 | ٧ | | VIL | Low-level input voltage (see Note 2) | - 0.3 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ### TMS426800, TMS426800P 2 097 152 WORD BY 8-BIT ### **LOW VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES** SMKS268-JANUARY 1993 # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | | | | TMS426800-70<br>TMS426800P-70 | | TMS426800-80<br>TMS426800P-80 | | |-------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------|----------------------|-------------------------------|------| | | | | | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | I <sub>OH</sub> = -2 mA | I <sub>OH</sub> = -2 mA | | | 2.4 | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | | 0.4 | , v | | Vон | Option | I <sub>OH</sub> = 100 μA | | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> -0,2 | | ٧ | | VOL | Option | I <sub>OL</sub> = +100 μA | | | 0.2 | | 0.2 | V | | lį | Input current (leakage) | V <sub>CC</sub> = 3.6 V, V <sub>I</sub> = 0 to 3<br>All other pins = 0 to V <sub>C</sub> | | | ± 10 | | ± 10 | μА | | Ю | Output current (leakage) | $\frac{V_{CC}}{CAS} = 3.6 \text{ V, } V_{O} = 0 \text{ to}$ | Vcc, | | ± 10 | | ± 10 | μА | | lcc1 <sup>†</sup> | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 3.6 V, Minimum | V <sub>CC</sub> = 3.6 V, Minimum cycle | | 80 | | 70 | mA | | | | After 1 memory cycle, RAS and CAS high, VIH = 2 V (LVTTL) | | | 1 | | 1 | _ mA | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V<br>(LVCMOS), | '426800 | | 300 | | 300 | | | | | After 1 memory cycle, RAS and CAS high | l luccocco | | 100 | | 100 | μА | | lcc3 | Average refresh<br>current (RAS-only or<br>CBR) (see Note 3) | V <sub>CC</sub> = 3.6 V, Minimum<br>RAS cycling, CAS high,<br>(RAS-only); RAS low<br>after CAS low (CBR) | (RAS-only); RAS low | | 80 | | 70 | mA | | ICC4 <sup>†</sup> | Average page current (see Note 4) | VCC = 3.6 V, tpC = Min<br>RAS low, CAS cycling | imum, | | 80 | , | 70 | mA | | lcce‡ | Self refresh current | CAS ≤ 0.2 V, RAS < 0.2<br>Measured after t <sub>RASS</sub> | | | 100 | | 100 | μА | | lcc7 <sup>†</sup> | Standby current, outputs enabled | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub> Data out = Enabled | | | 5 | | 5 | mA | | lcc10‡ | Battery backup<br>operating current<br>(equivalent refresh<br>time is 512 ms)<br>CBR only | $V_{CC} - 0.2 \text{ V} \le \text{V}_{IH} \le 3.9$<br>$0 \text{ V} \le \text{V}_{IL} \le 0.2 \text{ V},$<br>$\overline{\text{W}} \text{ and } \overline{\text{OE}} = \text{V}_{IH},$ | RC = 125 μs, t <sub>RAS</sub> ≤ 1 μs,<br>V <sub>CC</sub> - 0.2 V ≤ V <sub>IH</sub> ≤ 3.9 V,<br>0 V ≤ V <sub>IL</sub> ≤ 0.2 V, | | 100 | | 100 | μΑ | <sup>†</sup> Measured with outputs open. For TMS426800P only. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . <sup>4.</sup> Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . SMKS268-JANUARY 1993 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN TYP MAX | UNIT | |--------------------|---------------------------------------|-------------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | 7 | pF | | CO | Output capacitance | 7 | pF | NOTE 5: $V_{CC}$ equal to 3.3 V $\pm$ 0.3 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | TMS426800-70<br>TMS426800P-70 | | TMS426800-80<br>TMS426800P-80 | | UNIT | |------------------|-------------------------------------------------|-------------------------------|-----|-------------------------------|-----|------| | 1 | | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 35 | | 40 | ns | | †CAC | Access time from CAS low | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 40 | | 45 | ns | | †RAC | Access time from RAS low | | 70 | | 80 | ns | | <sup>t</sup> OEA | Access time from OE low | | 18 | | 20 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | ns | | tOH | Output disable time, start of CAS high | 3 | | 3 | | ns | | tоно | Output disable time, start of OE high | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 18 | 0. | 20 | ns | | tOEZ | Output disable time after OE high (see Note 6) | 0 | 18 | 0 | 20 | ns | NOTE 6: tOFF and tOEZ are specified when the output is no longer driven. # TMS426800, TMS426800P 2 097 152 WORD BY 8-BIT ### **LOW VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES** SMKS268-JANUARY 1993 ### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | TMS426800-70<br>TMS426800P-70 | | TMS426800-80<br>TMS426800P-80 | | |------------------|--------------------------------------------------------------|------|-------------------------------|-----|-------------------------------|----| | | | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 130 | | 150 | | ns | | tRWC | Read-modify-write cycle time | 181 | | 205 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 45 | | 50 | | ns | | tPRWC | Page-mode read-modify-write cycle time | . 96 | | 105 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 9) | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 9) | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low (see Note 10) | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high (CAS precharge) | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (RAS precharge) | . 50 | | 60 | | ns | | twp | Write pulse duration | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low . | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | . 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 18 | | 20 | - | ns | | tRWL | W low setup time before RAS high | 18 | | 20 | | ns | | twcs | W low setup time before CAS low (Early write operation only) | 0 | | 0 | | ns | - NOTES: 7. All cycle times assume t<sub>T</sub> = 5 ns. - 8. To assure tpc min, tASC should be greater than or equal to tcp. - 9. In a read-modify-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>RAS</sub>). - 10. In a read-modify-write cycle, tcwp and tcwl must be observed. Depending on the user's transition times, this may require additional CAS low time (t<sub>CAS</sub>). 11. Referenced to the later of CAS or W in write operations. ### timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) | | PARAMETER | | -70<br>P-70 | TMS426800-80<br>TMS426800P-80 | | UNIT | |------------------|-------------------------------------------------------------------------------------|-----|-------------|-------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | | | <sup>t</sup> CAH | Column-address hold time after CAS low | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time (see Note 11) | 15 | | 15 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 12) | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 12) | 5 | | 5 | | ns | | twcн | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | ns | | <sup>t</sup> AWD | Delay time, column address to $\overline{W}$ low (Read-modify-write operation only) | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | ns | | tcsH | Delay time, RAS low to CAS high | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low (Read-modify-write operation only) | 46 | | 50 | | ns | | <sup>t</sup> OEH | OE command hold time | 18 | | 20 | | ns | | <sup>t</sup> OED | OE to data delay | 18 | | 20 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 13) | 15 | 35 | 15 | 40 | ns | | <sup>t</sup> RAL | Delay time, column-address to RAS high | 35 | | 40 | | ns | | <sup>t</sup> CAL | Delay time, column address to CAS high | 35 | | 40 | | ns | | <sup>t</sup> RCD | Delay time, RAS low to CAS low (see Note 13) | 20 | 52 | 20 | 60 | ns | | <sup>t</sup> RPC | Delay time, RAS high to CAS low | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 18 | | 20 | | ns | | tRWD | Delay time, RAS low to W low (Read-modify-write operation only) | 98 | | 110 | | ns | | tCPW | Delay time, W from CAS precharge | 68 | | 75 | | ns | | tCPRH | Hold time, RAS from CAS precharge | 40 | | 45 | | ns | NOTES: 11. Referenced to the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ in write operations. - 12. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. 13. The maximum value is specified only to assure access time. timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | PARAMETER | TMS4268<br>TMS4268 | TMS4268<br>TMS4268 | UNIT | | | |-------------------|---------------------------------------------------|--------------------|--------------------|------|------------------|----| | | • | MIN | MAX | MIN | MAX | | | tCPR | CAS precharge before self refresh | 0 | | 0 . | , and the second | ns | | t <sub>RPS</sub> | RAS precharge after self refresh | 130 | | 150 | | ns | | t <sub>RASS</sub> | Self refresh entry from RAS low | 100 | | 100 | | μs | | tCHS | CAS low hold time after RAS high (self-refresh) | - 50 | | - 50 | | ns | | t <sub>REF</sub> | Refresh time interval (TMS426800 only) | | 64 | | 64 | ms | | tREF | Refresh time interval Low power (TMS426800P only) | | 512 | | 512 | ms | | tŢ | Transition time | 3 | 30 | . 3 | 30 | ns | ### PARAMETER MEASUREMENT INFORMATION Figure 1. Load Circuits for Timing Parameters PRODUCT PREVIEW NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing **PRODUCT PREVIEW** NOTE A: Referenced to the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ in write operations. Figure 4. Write Cycle Timing NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle Timing **PRODUCT PREVIEW** NOTES: A. Access time is topa or tal dependent. - B. Output may go from a high-impedance state to an invalid data state prior to the specified access time. - C. A write cycle or read-modify-write cycle can be intermixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. B. A read cycle or a read-modify-write cycle can be intermixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing PRODUCT PREVIEW SMKS268-JANUARY 1993 ### PARAMETER MEASUREMENT INFORMATION NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing Figure 9. RAS-Only Refresh Timing **PRODUCT PREVIEW** Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 11. Hidden Refresh Cycle (Read) NOTE A: Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. Figure 12. Hidden Refresh Cycle (Write) Figure 13. Self Refresh Timing ### device symbolization SMKS278-JANUARY 1993 - Organization . . . 2 097 152 × 8 Single 3.3-V Power Supply (±0.3 V Tolerance) Performance Ranges: - ACCESS ACCESS READ TIME OR WRITE TIME (trac) (tCAC) (tAA) CYCLE (MAX) (MAX) (MAX) (MIN) '427800/P-70 70 ns 18 ns 35 ns 130 ns '427800/P-80 80 ns 20 ns 40 ns 150 ns - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period . . . - 2048-Cycle Refresh in 32 ms (Max) - 256 ms for Low Power, Self-Refresh Version (TMS427800P) - 3-State Unlatched Output - Low Power Dissipation - 100 μA CMOS Standby - 100 μA Extended Refresh Battery Backup - Self-Refresh With Low-Power - All Inputs/Outputs and Clocks are TTL Compatible - High-Reliability Plastic 28-Pin, J-Lead 400-Mil-Wide Surface Mount (SOJ) Package, and 32-Pin, Plastic Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range 0°C to 70°C - Texas Instruments EPIC<sup>™</sup> CMOS Process † Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | |------------------|------------------------|--|--| | A0-A10 | Address Inputs | | | | CAS | Column-Address Strobe | | | | DQ0-DQ7 | Data In/Data Out | | | | NC | No Internal Connection | | | | ŌĒ | Output Enable | | | | RAS | Row-Address Strobe | | | | $\overline{w}$ | Write-Enable | | | | v <sub>cc</sub> | 3.3-V Supply | | | | VSS | Ground | | | ### description The TMS427800 series are high-speed, low voltage 16 777 216-bit dynamic random-access memories, organized as 2 097 152 words of eight bits each. The TMS427800P series are high-speed, low voltage, low-power, self-refresh, 16 777 216-bit dynamic random-access memories, organized as 2 097 152 words of eight bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum $\overline{RAS}$ access times of 70 ns and 80 ns. Maximum power dissipation is as low as 378 mW operating, and 0.36 mW standby and battery backup for 80-ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TMS427800 and TMS427800P series are offered in a 400-mil 28-lead plastic surface mount SOJ package (DZ suffix) and a 32-lead plastic surface mount TSOP package (DE suffix). These packages are characterized for operation from 0°C to 70°C. EPIC is a trademark of Texas Instruments Incorporated. ### TMS427800, TMS427800P 2 097 152 WORD BY 8-BIT LOW VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES SMKS278-JANUARY 1993 ### operation ### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page cycle time used. With minimum CAS page cycle time, all 1024 columns specified by column addresses A0 through A9 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of RAS. The buffers act as transparent or flow-through latches while CAS is high. The falling edge of CAS latches the column addresses. This feature allows the TMS427800 and TMS427800P to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as the column address is valid rather than when CAS transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of CAS. In this case, data is obtained after t<sub>CAC</sub> max (access time from CAS low), if t<sub>AA</sub> max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time CAS goes high, access time for the next cycle is determined by the later occurrence of t<sub>CAC</sub> or t<sub>CPA</sub> (access time from rising edge of CAS). ### address (A0-A10) Twenty-one address bits are required to decode 1 of 2 097 152 storage cell locations. Eleven row-address bits are set up on inputs A0 through A10 and latched onto the chip by the row-address strobe $(\overline{RAS})$ . The ten column-address bits are set up on pins A0 through A9 and latched onto the chip by the column-address strobe $(\overline{CAS})$ . All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. ### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. ### data in/out (DQ0-DQ7) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{CAS}$ and $\overline{OE}$ are brought low. In a read cycle the output becomes valid after all access times are satisfied. The output remains valid while $\overline{CAS}$ and $\overline{OE}$ are low. $\overline{CAS}$ or $\overline{OE}$ going high returns it to a high-impedance state. This is accomplished by bringing $\overline{OE}$ high prior to applying data, thus satisfying $t_{OED}$ . ## LOW VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES ### output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{CAS}$ to be brought low for the output buffers to go into the low-impedance state, they will remain in the low-impedance state until either $\overline{OE}$ or $\overline{CAS}$ is brought high. ### refresh A refresh operation must be performed at least once every 32 milliseconds (256 ms for TMS427800P) to retain data. This can be achieved by strobing each of the 4096 rows (A0–A10). A normal read or write cycle will refresh all bits in each row that is selected. A RAS-only operation can be used by holding CAS at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a RAS-only refresh. ### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. ### CAS-before-RAS refresh CAS-before-RAS (CBR) refresh is utilized by bringing CAS low earlier than RAS (see parameter t<sub>CSR</sub>) and holding it low after RAS falls (see parameter t<sub>CHR</sub>). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 100 $\mu$ A refresh current is available on the TMS427800P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s, while holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} - 0.2 \text{ V}$ ). ### self refresh (TMS427800P) The self-refresh mode is entered by dropping $\overline{CAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{CAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu s$ . The chip is then refreshed by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy $t_{CHS}$ . Upon exiting self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. The burst refresh ensures the DRAM is fully refreshed. ### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power-up to the full $V_{CC}$ level. ### TMS427800, TMS427800P 2 097 152 WORD BY 8-BIT LOW VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES SMKS278-JANUARY 1993 logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown correspond to the DZ package. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | – 0.5 V to 4.6 V | |----------------------------------------------|------------------| | Supply voltage range on V <sub>CC</sub> | – 0.5 V to 4.6 V | | | 50 mA | | | | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | – 55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. ### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|------|-----|--------|------| | Vcc | Supply voltage | 3 | 3.3 | 3.6 | ٧ | | VIH | High-level input voltage | 2 | ٧c | C+ 0.3 | ٧ | | VIL | Low-level input voltage (see Note 2) | -0.3 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. SMKS278-JANUARY 1993 # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | · | | 1 | TMS427800-70<br>TMS427800P-70 | | TMS427800-80<br>TMS427800P-80 | | |--------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------|-------------------------------|----------------------|-------------------------------|------| | | | | | MIN | MAX | MIN | MAX | l | | Vон | High-level output voltage | I <sub>OH</sub> = -2 mA | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | | 0.4 | ٧ | | Vон | Option | I <sub>OH</sub> = - 100 μA | | V <sub>CC</sub> -0.2 | 2 | V <sub>CC</sub> -0.2 | | V | | VOL | Option | I <sub>OL</sub> = +100 μA | | | 0.2 | | 0.2 | V | | lı | Input current (leakage) | V <sub>CC</sub> = 3.6 V, V <sub>I</sub> = 0 to 3<br>All other pins = 0 to V <sub>C</sub> | | | ± 10 | | ± 10 | · μA | | 10 | Output current (leakage) | $\frac{V_{CC}}{CAS}$ = 3.6 V, $V_{O}$ = 0 to | CC = 3.6 V, VO = 0 to VCC, AS high CC = 3.6 V, Minimum cycle fter 1 memory cycle, | | ± 10 | | ± 10 | μА | | lcc1 <sup>†</sup> | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 3.6 V, Minimum | cycle | | 115 | | 105 | mA | | | | After 1 memory cycle, RAS and CAS high, VIH = 2 V (LVTTL) | | | 1 | | 1 | mA | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V<br>(CMOS), | '427800 | | 300 | | 300 | μΑ | | | | After 1 memory cycle, RAS and CAS high | '427800P | | 100 | | 100 | μА | | ICC3 | Average refresh<br>current (RAS-only or<br>CBR) (see Note 3) | CMOS), After 1 memory cycle, RAS and CAS high /CC = 3.6 V, Minimum cycle, RAS cycling, CAS high, RAS-only); RAS low after CAS low (CBR) /CC = 3.6 V, tpC = Minimum, | | | 115 | | 105 | mA | | lcc4 <sup>†</sup> | Average page current (see Note 4) | VCC = 3.6 V, tpC = Min<br>RAS low, CAS cycling | VCC = 3.6 V, tpc = Minimum, | | 115 | | 105 | mA | | lcce‡ | Self refresh current | | CAS ≤ 0.2 V, RAS < 0.2 V, Measured after t <sub>RASS</sub> minimum | | 100 | | 100 | μΑ | | lcc7 <sup>†</sup> | Standby current, outputs enabled | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub> Data out = Enabled | | | 5 | | 5 | mA | | lcc10 <sup>‡</sup> | Battery backup<br>operating current<br>(equivalent refresh<br>time is 256 ms)<br>CBR only | t <sub>RC</sub> = 125 μs, t <sub>RAS</sub> ≤ 1<br>V <sub>CC</sub> − 0.2 V ≤ V <sub>IH</sub> ≤ 3.<br>0 V ≤ V <sub>IL</sub> ≤ 0.2 V,<br>W and OE = V <sub>IH</sub> ,<br>Address and Data stabl | 9 ∨, | | 100 | | 100 | μΑ | <sup>†</sup> Measured with outputs open. For TMS427800P only. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . <sup>4.</sup> Measured with a maximum of one address change while CAS = VIH. SMKS278-JANUARY 1993 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN TYP MAX | UNIT | |--------------------|---------------------------------------|-------------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 5 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | 7 | pF | | CO | Output capacitance | 7 | pF | NOTE 5: $V_{CC}$ equal to 3.3 V $\pm$ 0.3 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | TMS427800-70<br>TMS427800P-70 | | TMS427800-80<br>TMS427800P-80 | | UNIT | |--------|---------------------------------------------------------|-------------------------------|-------|-------------------------------|-----|------| | | | MIN | · MAX | MIN | MAX | | | tAA | Access time from column-address | · | 35 | | 40 | ns | | tCAC | Access time from CAS low | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 70 | | 80 | ns | | tOEA | Access time from OE low | | 18 | | 20 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | ns | | tОН | Output disable time, start of CAS high | 3 | | 3 | | ns | | tоно | Output disable time, start of OE high | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 18 | 0 | 20 | ns | | tOEZ | Output disable time after OE high (see Note 6) | 0 | 18 | 0 | 20 | ns | | IOTE 6 | to to are appointed when the output is no langer driven | | | | | | NOTE 6: tOFF and tOEZ are specified when the output is no longer driven. # TMS427800, TMS427800P 2 097 152 WORD BY 8-BIT # LOW VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES #### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | 7800-70<br>7800P-70 | TMS42<br>TMS42 | UNIT | | | |-------------------|--------------------------------------------------------------|------|---------------------|----------------|---------|----|--| | | | MIN | MAX | MIN | MAX | | | | <sup>t</sup> RC | Random read or write cycle (see Note 7) | 130 | | 150 | | ns | | | <sup>t</sup> RWC | Read-modify-write cycle time | 181 | | 205 | | ns | | | <sup>t</sup> PC | Page-mode read or write cycle time (see Note 8) | 45 | | 50 | | ns | | | <sup>t</sup> PRWC | Page-mode read-modify-write cycle time | 96 | | 105 | | ns | | | <sup>t</sup> RASP | Page-mode pulse duration, RAS low (see Note 9) | 70 | 100 000 | 80 | 100 000 | ns | | | <sup>t</sup> RAS | Non-page-mode pulse duration, RAS low (see Note 9) | 70 | 10 000 | 80 | 10 000 | ns | | | <sup>t</sup> CAS | Pulse duration, CAS low (see Note 10) | . 18 | 10 000 | 20 | 10 000 | ns | | | t <sub>CP</sub> | Pulse duration, CAS high (CAS precharge) | 10 | | 10 | | ns | | | t <sub>RP</sub> | Pulse duration, RAS high (RAS precharge) | 50 | | 60 | | ns | | | twp . | Write pulse duration | . 15 | | 15 | | ns | | | <sup>t</sup> ASC | Column-address setup time before CAS low | 0 | | 0 | | ns | | | tASR | Row-address setup time before RAS low | 0 | | 0 | | ns | | | t <sub>DS</sub> | Data setup time (see Note 11) | 0 | | 0 | | ns | | | t <sub>RCS</sub> | Read setup time before CAS low | 0 | | 0 | | ns | | | tCWL | W low setup time before CAS high | 18 | | 20 | | ns | | | tRWL | W low setup time before RAS high | 18 | | 20 | | ns | | | twcs | W low setup time before CAS low (Early write operation only) | 0 | | ~ O | | ns | | - NOTES: 7. All cycle times assume $t_T = 5$ ns. - To assure tpc min, tagc should be greater than or equal to tcp. Inaread-modify-write cycle, tqwD and tqwL must be observed. Depending on the user's transition times, this may require additional RAS low time (tRAS). - 10. In a read-modify-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (tCAS). - 11. Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. # TMS427800, TMS427800P 2 097 152 WORD BY 8-BIT LOW VOLTAGE DYNAMIC RANDOM-ACCESS MEMORIES SMKS278-JANUARY 1993 timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) | | PARAMETER | TMS4278 | | TMS427<br>TMS427 | 800-80<br>800P-80 | UNIT | |-------------------|-------------------------------------------------------------------------------------|---------|-----|------------------|-------------------|------| | | | MIN | MAX | MIN | MAX | | | tCAH | Column-address hold time after CAS low | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time (see Note 11) | 15 | | 15 | | ns | | t <sub>RAH</sub> | Row-address hold time after RAS low | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 12) | 0 | - | 0 | | ns | | t <sub>RRH</sub> | Read hold time after RAS high (see Note 12) | 5 | | 5 | | ns | | twcH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | ns | | tAWD | Delay time, column address to $\overline{W}$ low (Read-modify-write operation only) | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | ns | | tcsh | Delay time, RAS low to CAS high | 70 | | 80 | | ns | | tCSR | - Delay time, CAS low to RAS low<br>(CAS-before-RAS refresh only) | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low (Read-modify-write operation only) | 46 | | 50 | | ns | | <sup>t</sup> OEH | OE command hold time | 18 | | 20 | | ns | | <sup>t</sup> OED | OE to data delay | 18 | | 20 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 13) | 15 | 35 | 15 | 40 | ns | | tRAL | Delay time, column-address to RAS high | 35 | | 40 | | ns | | <sup>t</sup> CAL | Delay time, column address to CAS high | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 13) | 20 | 52 | 20 | 60 | ns | | t <sub>RPC</sub> | Delay time, RAS high to CAS low | . 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 18 | | 20 | | ns | | tRWD | Delay time, RAS low to W low (Read-modify-write operation only) | 98 | | 110 | | ns | | <sup>t</sup> CPW | Delay time, W from CAS precharge | 68 | | 75 | | ns | | <sup>t</sup> CPRH | Hold time, RAS from CAS precharge | 40 | | 45 | | ns | NOTES: 11. Referenced to the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ in write operations. - 12. Either $t_{\mbox{\scriptsize RRH}}$ or $t_{\mbox{\scriptsize RCH}}$ must be satisfied for a read cycle. - 13. The maximum value is specified only to assure access time. #### timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | PARAMETER | TMS4278<br>TMS4278 | | TMS4278<br>TMS4278 | UNIT | | |-------------------|---------------------------------------------------|--------------------|-----|--------------------|------|----| | | | MIN | MAX | MIN | MAX | | | t <sub>CPR</sub> | CAS precharge before self refresh | 0 | | 0 | | ns | | tRPS | RAS precharge after self refresh | 130 | | 150 | | ns | | t <sub>RASS</sub> | Self refresh entry from RAS low | 100 | | 100 | | μs | | tchs | CAS low hold time after RAS high (self-refresh) | - 50 | | - 50 | | ns | | t <sub>REF</sub> | Refresh time interval (TMS427800) | | 32 | | 32 | ms | | <sup>t</sup> REF | Refresh time interval Low power (TMS427800P only) | | 256 | | 256 | ms | | ŧŢ | Transition time | 3 | 30 | 3 | 30 | ns | #### PARAMETER MEASUREMENT INFORMATION Figure 1. Load Circuits for Timing Parameters PRODUCT PREVIEW NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing NOTE A: Referenced to the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ in write operations. Figure 4. Write Cycle Timing NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle Timing SMKS278-JANUARY 1993 ### PARAMETER MEASUREMENT INFORMATION NOTES: A. Access time is topa or tag dependent. - B. Output may go from a high-impedance state to an invalid data state prior to the specified access time. - C. A write cycle or read-modify-write cycle can be intermixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ in write operations. B. A read cycle or a read-modify-write cycle can be intermixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing Figure 9. RAS-Only Refresh Timing Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 11. Hidden Refresh Cycle (Read) PRODUCT PREVIEW NOTE A: Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. Figure 12. Hidden Refresh Cycle (Write) #### device symbolization PRODUCT PREVIEW #### Organization . . . 1M × 8 × 2 Banks - 3.3 V-Power Supply (10% Tolerance) - Two Banks For On-Chip Interleaving (Gapless Accesses) - High Bandwidth Up to 100-MHz Data Bates - Burst Length Programmable to 1, 2, 4, or 8 - Programmable Output Sequence Serial or Interleave - Chip Select and Clock Enable For Enhanced System Interfacing - Cvcle-Bv-Cvcle DQ Bus Mask Capability - Programmable Read Latency From Column Address - Self-Refresh Capability - High-Speed, Low-Noise LVTTL and GTL Interfaces (SPICE Models Available) - Interface Type (LVTTL or GTL) Automatically Sensed and Provided - Power-Down Mode - Compatible With JEDEC Standards - 4K Refresh (Total For Both Banks) - Performance Ranges: | | | | ACTV | | |----------|--------|-------|------------------|------------------| | | SYNCHR | ONOUS | COMMAND TO | REFRESH | | | CLOCK | CYCLE | READ OR WRT | TIME | | | TIN | 1E | COMMAND | INTERVAL | | | tc | K | <sup>t</sup> RCD | <sup>t</sup> REF | | | (MI | N) | (MIN) | (MAX) | | SDRAM-10 | 10 | ns | 30 ns | 64 ms | | SDRAM-12 | 12.5 | ns | 35 ns | 64 ms | | SDRAM-15 | 15 | ns | 64 ms | | #### description The Texas Instruments synchronous DRAM devices are high-speed 16 777 216-bit synchronous dynamic random-access memories, each organized as 2 banks of 1 048 576-words with 8-bits per word. The synchronous DRAM employs state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. All inputs and outputs are synchronized with the CLK input to simplify system design and enhance use with high-speed microprocessors and caches. The synchronous DRAM series is EPIC is a trademark of Texas Instruments Incorporated. | | ( | , | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------| | V <sub>CC</sub> [ DQ0 [ V <sub>SSQ</sub> [ DQ1 [ V <sub>CCQ</sub> /V <sub>SSQ</sub> ‡ DQ2 [ V <sub>SSQ</sub> [ NC [ NC [ RAS [ RAS [ A11 [ A10 [ A2 [ A3 [ V <sub>CC</sub> [ A3 [ A3 [ V <sub>CC</sub> [ A3 [ A3 [ V <sub>CC</sub> [ A3 | 2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21 | 44 | | , | | <del></del> | DGE PACKAGE† (TOP VIEW) - † Package is shown for pinout reference only. - ‡ Pins 5, 9, 36, and 40 must be connected to V<sub>CCQ</sub> and pin 35 must remain open (unconnected) for LVTTL Interface Operation. Pins 5, 9, 36, and 40 must be connected to V<sub>SSQ</sub> and pin 35 must be connected to V<sub>REF</sub> for GTL Interface Operation. | | PIN NOMENCLATURE | |-----------|---------------------------------------------| | CLK | System Clock | | CS | Chip Select | | CKE | Clock Enable | | DQM | Data/Output Enable | | A11 | Bank Select | | A0-A10 | Address Inputs | | | A0-A10 Row Addresses | | | A0–A8 Column Addresses | | | A10 Automatic Precharge Select | | RAS | Row Address Strobe | | CAS | Column Address Strobe | | ₩ | Write Enable | | DQ0-DQ7 | SDRAM Data Inputs/Outputs | | Vcc | Power Supply (3.3 V Typ)<br>Ground | | Vss | | | Vccq | Power Supply for Output Drivers (3.3 V Typ) | | $V_{SSQ}$ | Ground for Output Drivers | | VREF | GTL Reference Voltage | | NC | No External Connect | Copyright © 1993, Texas Instruments Incorporated SMOS682-JANUARY 1993 compatible with both Low Voltage TTL (LVTTL) and Gunning Tranceiver Logic (GTL) input/output levels, by automatically sensing the interface arrangement and internally enabling the corresponding set of I/O drivers. These synchronous DRAMs are available in a variety of frequency performance ranges. The synchronous DRAMs are available in a 400-mil, 44-pin surface mount TSOP II package (DGE suffix). #### operation All inputs of the synchronous DRAM are latched on the rising edge of the system (synchronous) clock. The synchronous DRAM outputs, DQ0–DQ7, are also referenced to the rising edge of CLK. The synchronous DRAM has two banks which are accessed independently. A bank must be activated before it can be accessed (read from or written to). Refresh cycles will refresh both banks alternately. Five basic commands or functions control most operations of the synchronous DRAM: - Bank activate/row address entry - Column address entry/write operation - Column address entry/read operation - Bank deactivate - CAS-before RAS / self-refresh entry Additionally, operation of the synchronous DRAM may be controlled by three methods: using chip select ( $\overline{\text{CS}}$ ) to select/deselect the device; using DQM to enable/mask the DQ signals on a cycle-by-cycle basis; or using CKE to suspend (or gate) the CLK input. The device contains a mode register that must be programmed for proper operation. Refer to the following truth tables (Tables 1 through 3). # RODUCT PREVIEW #### Table 1. Basic Command Truth Table† | COMMAND | STATE OF<br>BANK(S) | cs | RAS | CAS | w | A11 | A10 | A9-A0 | миемоніс | |-----------------------------------------------------------|----------------------|----|-----|-----|---|-----|-----|---------------------------------|----------| | Mode register set | t = deac<br>b = deac | L | L | L | L | × | × | A9=X<br>A8=0<br>A7=0<br>A6=A5=X | MRS | | Mode register read | t = deac<br>b = deac | L | L | L | L | x | × | A9=X<br>A8=1<br>A7=0<br>A6=A5=X | MRR | | Bank deactivate (precharge) | X | L | L | Н | L | BS | L | X | DEAC | | Deactivate all banks | Х | L | L | Н | L | Х | Н | Х | DCAB | | Bank activate/row address entry | SB = deac | L | L | Н | Н | BS | V | V | ACTV | | Column address entry/write operation | SB = actv | L | Н | L | L | BS | L | V | WRT | | Column address entry/write operation with auto-deactivate | SB = actv | L | Н | L | L | BS | Н | V | WRT-P | | Column address entry/read operation | SB = actv | L | Н | L | Н | BS | L | V | READ | | Column address entry/read operation with auto-deactivate | SB = actv | L | н | L | н | BS | н | V | READ-P | | Burst stop | _ | L | Н | Н | L | × | × | X | STOP | | No operation | Х | L | Н | Н | Н | Х | Х | Х | NOOP | | Control input inhibit/No operation | Х | Н | X | Х | Х | Х | Х | Х | DESL | <sup>†</sup> For execution of these commands on cycle n, CKE (n-1) must be high and CKE (n) and DQM (n) are don't cares. deac = Deactivated BS = Logic high to select bank t; logic low to select bank b SB = Bank selected by A11 at cycle n L = Logic low H = Logic high X = Don't care V = Valid t = Bank t b = Bank b actv = Activated SMOS682-JANUARY 1993 #### Table 2. CKE-Use Command Truth Table† | COMMAND | STATE OF<br>BANK(S) | CKE<br>(n-1) | CKE<br>(n) | CS<br>(n) | RAS<br>(n) | CAS<br>(n) | (n) | MNEMONIC | |------------------------------|-------------------------------|--------------|------------|-----------|------------|------------|-----|----------| | Continue current operation | Х | L | L | X | X | × | × | _ | | Self-refresh entry‡ | t = b = deac | Н | L | L. | L | L | Н | SLFR | | Power-down entry | t =b = no access§ | Н | L | L | Н | Н | Н | PDE | | nower-down entry | operation | Н | L | Н | Χ. | × | X | PDE | | Self-refresh/power-down exit | t =b = self-refresh/ | L | н | L | Н | Н | Н | - | | | power-down | L | н | Н | Х | X | X | | | CLK suspend at n+1 | t or b = access§<br>operation | н | L | х | × | х | × | HOLD | | CLK suspend exit at n+1 | t or b = access§<br>operation | L | н | × | × | × | × | - ' | | CBR refresh‡ | t = b = deac | Н | Н | L | L | L | Н | REFR | <sup>†</sup> For execution of these commands, A0-A11 (n) and DQM (n) are don't cares. n = CLK cycle number L = Logic low H = logic high X = Don't care V = Valid t = Bank t b = Bank b actv = Activated deac = Deactivated burst = Data-in or data out cycle in progress at cycle n+1 § An access operation refers to any READ (-P) or WRT (-P) command in progress at cycle n. Access operations include the cycle upon which the READ (-P) or WRT (-P) command is entered and all subsequent cycles through the completion of the access burst. <sup>‡</sup> CBR or self refresh entry requires that all banks be deactivated, or in an idle state prior to the command entry. #### Table 3. DQM-Use Command Truth Table† | COMMAND | STATE OF<br>BANK(S) | DQM<br>(n) | D0-D7<br>(n) | Q0-Q7<br>(n+2) | MNEMONIC | |-----------------|--------------------------------------------|------------|--------------|----------------|----------| | - | t = deac<br>and<br>b = deac | × | N/A | HI-Z | - | | - | t = actv<br>and<br>b = actv<br>(no bursts) | x | N/A | HI-Z | - | | Data-in enable | t = write<br>or<br>b = write | L | ٧ | N/A | ENBL | | Data-in mask | t = write<br>or<br>b = write | н | М | N/A | MASK | | Data-out enable | t = read<br>or<br>b = read | L . | N/A | V | ENBL | | Data-out mask | t = read<br>or<br>b = read | Н | N/A | HI-Z | MASK | <sup>†</sup> For execution of these commands, CKE (n-1) must be high and CKE (n) must be high. $\overline{\text{CS}}$ (n), $\overline{\text{RAS}}$ (n), $\overline{\text{CAS}}$ (n), $\overline{\text{W}}$ (n), and A0-A11 (n) are don't cares. n = CLK cycle number L = Logic low H = logic high X = Don't care V = Valid M = Masked input data N/A = Not applicable t = Bank t b = Bank b actv = Activated with no read or write operation in progress. deac = Deactivated write = Activated and accepting data-in on cycle n read = activated and delivering data-out on cycle n+2 SMOS682-JANUARY 1993 #### burst sequence All data for the SDRAM is written or read in a *burst* fashion. That is, a single starting address is entered into the device and then the SDRAM internally accesses a sequence of locations based on that starting address. Some of the subsequent accesses after the first may be at preceding as well as succeeding column addresses depending on the starting address entered. This sequence can be programmed to follow either a serial burst or an interleave burst. Refer to the following tables. The length of the burst sequence can be user-programmed to be either 1, 2, 4, or 8 accesses. After a read burst is completed (as determined by the programmed burst length) the outputs will be placed in a high-impedance state (see note below) until the next read access is initiated. Refer to the examples following the timing requirements and characteristics description (Figures 9 through 15). NOTE: When using terminated DQ buses for GTL interfacing, turning off the output buffers at the device will result in the DQ lines pulling up to the terminating voltage, V<sub>TT</sub>. Table 4. 2-Bit Burst Sequences | | INTERNA | AL COLU | MN ADDRI | SS A0 | | | |------------|---------|---------|----------|-------|--|--| | | DECI | MAL | BINARY | | | | | | START | 2ND | START | 2ND | | | | Operated | 0 | 1 | 0 | 1 | | | | Serial | 1 | 0 | 1 | 0 | | | | Interleave | 0 | 1 | 0 | 1 | | | | | 1 | 0 | 1 | 0 | | | Table 5. 4-Bit Burst Sequences | , | | | INTERNA | L COLUN | IN ADDRE | SS A1 A0 | ) | | |------------|-------|-----|----------------------------------------------|---------|----------|----------|-----|-----| | • | | DEC | IMAL | | | BIN | ARY | | | | START | 2ND | 3RD | 4TH | START | 2ND | 3RD | 4TH | | | 0 | 1 | 2 | 3 | 00 | 01 | 10 | 11 | | Serial | 1 | 2 | 3 | 0 . | 01 | 10 | 11 | 00 | | Serial . | 2 | 3 | 3 0 01 10 11<br>0 1 10 11 00<br>1 2 11 00 01 | 01 | | | | | | | 3 | 0 | 1 | 2 | 11 | 00 | 01 | 10 | | | 0 | 1 | 2 | 3 | 00 | 01 | 10 | 11 | | Interleave | 1 | 0 | 3 | 2 | 01 | 00 | 11 | 10 | | interieave | . 2 | 3 | 0 | 1 | 10 | 11 | 00 | 01 | | | 3 | 2 | 1 | 0 | 11 | 10 | 01 | 00 | #### Table 6. 8-Bit Burst Sequences | | | | | | 11 | TERN | AL CO | LUMN | ADDRES | S A2 A | 1 A0 | | • | | | | |------------|-------|-----|-----|-------|-----|------|-------|------|--------|--------|------|-------|-----|-----|-----|-----| | | | | | DECIM | AL | | | | | | | BINAF | RY | | | | | | START | 2ND | 3RD | 4TH | 5TH | 6TH | 7TH | 8TH | START | 2ND | 3RD | 4TH | 5TH | 6ТН | 7TH | 8ТН | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 001 | 010 | 011 | 100 | 101 | 110 | 111 | 000 | | | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 010 | 011 | 100 | 101 | 110 | 111 | 000 | 001 | | Serial | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 011 | 100 | 101 | 110 | 111 | 000 | 001 | 010 | | Geriai | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 100 | 101 | 110 | 111 | 000 | 001 | 010 | 011 | | | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 101 | 110 | 111 | 000 | 001 | 010 | 011 | 100 | | | 6, | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 110 | 111 | 000 | 001 | 010 | 011 | 100 | 101 | | | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 111 | 000 | 001 | 010 | 011 | 100 | 101 | 110 | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 | | | 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 | 001 | 000 | 011 | 010 | 101 | 100 | 111 | 110 | | | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | 010 | 011 | 000 | 001 | 110 | 111 | 100 | 101 | | Interleave | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 011 | 010 | 001 | 000 | 111 | 110 | 101 | 100 | | inteneave | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 100 | 101 | 110 | 111 | 000 | 001 | 010 | 011 | | | 5 | 4 | 7 | 6 | 1 | 0 | 3 | 2 | 101 | 100 | 111 | 110 | 001 | 000 | 011 | 010 | | , | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | 110 | 111 | 100 | 101 | 010 | 011 | 000 | 001 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 111 | 110 | 101 | 100 | 011 | 010 | 001 | 000 | #### latency The beginning data output cycle of a read burst may be be programmed to occur 1, 2, or 3 CLK cycles after the read command. Refer to the set mode register description. This feature allows the user to adjust the synchronous DRAM to operate in accordance with the system's capability to latch the data output from the synchronous DRAM. The delay between the READ command and the beginning of the output burst is known as read latency (also known as $\overline{\text{CAS}}$ latency). As described previously, after the initial output cycle has commenced, the data burst will occur at the CLK frequency without any intervening gaps. Use of minimum read latencies are restricted based on the particular maximum frequency rating of the synchronous DRAM. There is no latency for data-in cycles (write latency). The first data-in cycle of a write burst is entered at the same rising edge of CLK on which the WRT command is entered. Note that the write latency is fixed and not determined by the mode register contents. #### two-bank operation The synchronous DRAM contains two independent banks, which can be accessed individually or in an interleaved fashion. Each bank must be activated with a row address before it can be accessed. Each bank must then be deactivated before it can be activated again with a new row address. The bank activate/row address entry command (ACTV) is entered by holding $\overline{RAS}$ low, $\overline{CAS}$ high, $\overline{W}$ high, and A11 valid on the rising edge of CLK. A bank may be deactivated either automatically during a READ or a WRT command (READ-P or WRT-P) or by use of the deactivate banks (DEAC) command. Both banks may be deactivated at once by use of the DCAB command. Refer to Table 1 and the following bank deactivation description. The availability of two banks allows enhanced performance and a wider variety of possible combinations and methods of data access for the user to choose from, based on the system needs. SMOS682-JANUARY 1993 #### two-bank row access operation The two-bank feature allows the user to access information on random rows at a higher rate of operation than is possible with a standard DRAM. This may be accomplished by activating one bank with a row address as described previously. Then, while the data stream is being accessed to/from that bank, the second bank can be activated with another row address. When the data stream to/from the first bank is complete, the data stream to/from the second bank can commence without interruption. After the second bank is activated, the first bank could be deactivated to allow the entry of of new row address for the next round of accesses. In this manner, operation could continue on in an interleaved "ping-pong" fashion. Refer to the examples following the timing requirements and characteristics description. (Refer Figures 9 through 15.) #### two-bank column access operation The availability of two banks also allows the user to access data from random starting columns between banks at a higher rate of operation. After activating each bank with a row address (ACTV command), the user can use A11 to alternate READ or WRT commands between the banks to provide gapless accesses at the CLK frequency, provided all specified timing requirements are met. Refer to the examples following the timing requirements and characteristics description. (Refer Figures 9 through 15.) #### bank deactivation (precharge) Both banks may be simultaneously deactivated (placed in precharge) by use of the DCAB command. The DCAB command is entered by holding $\overline{\text{RAS}}$ low, $\overline{\text{CAS}}$ high, $\overline{\text{W}}$ low, and A10 high on the rising edge of CLK. A single bank may be deactivated by use of the DEAC command. The DEAC command is entered identically to the DCAB command except that A10 must be low and A11 will select the bank to be precharged. A bank may also be deactivated automatically by use of A10 during a READ or WRT command. If A10 is held high during the entry of a READ or WRT command, then the accessed bank (selected by A11) will automatically be deactivated upon completion of the access burst. If A10 is held low during READ or WRT command entry then that bank will remain active following the burst. The READ and WRT commands with automatic deactivation are denoted READ-P and WRT-P. Refer to Table 1. #### chip select $\overline{\text{CS}}$ , or chip select, can be used to select or deselect the synchronous DRAM for command entry, such as might be required for multiple memory device decoding. If $\overline{\text{CS}}$ is held high on the rising edge of CLK, (DESL command) the device will not respond to $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , or $\overline{\text{W}}$ input until the device is selected again. Device select is accomplished by holding $\overline{\text{CS}}$ low on the rising edge of CLK. Any other valid command may be entered simultaneously on the same rising CLK edge of the select operation. The device may be selected/deselected on a cycle-by-cycle basis. (Refer to Table 1 and Table 2.) Note that use of $\overline{\text{CS}}$ will not affect an access burst that is in progress; the DESL command can only restrict $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , and $\overline{\text{W}}$ input to the SDRAM. #### data/output mask Masking of individual data cycles within a burst sequence may be accomplished by use of the MASK command (see Table 3). During a write burst, if DQM is held high on the rising edge of CLK, then the incident (referenced to the same rising edge of CLK) data word on DQ0–DQ7 will be ignored. For a read burst, if DQM is held high on the rising edge of CLK, then DQ0–DQ7 referenced to the second next rising edge of CLK will be placed in HI-Z (see note below). Therefore, the application of DQM to data output cycles (READ burst) involves a latency of 2 CLK cycles, while the application of DQM to data-in cycles (WRITE burst) has no latency. Also note that the MASK command (or its opposite, the ENBL command) is performed on a cycle-by-cycle basis, allowing the user to gate any individual data cycle or cycles within either a read or a write burst sequence. Refer to Figure 11 and the examples following the timing requirements and characteristics description. NOTE: When using terminated DQ buses for GTL interfacing, turning off the output buffers at the device will result in the DQ lines pulling up to the terminating voltage, V<sub>TT</sub>. #### CLK suspend/power-down mode For normal device operation, CKE should be held high to enable CLK. If CKE is made low during the execution of a READ (or READ-P) or WRT (or WRT-P) operation, then the state of the DQ bus occurring at the immediate next rising edge of CLK will be "frozen" at its current state and no further inputs will be accepted until CKE is returned high. This is known as a CLK suspend operation and its execution is denoted as a HOLD command. The device will resume operation from the point at which it was placed in suspension beginning with the second rising edge of CLK after CKE is returned high. If CKE is brought low when no READ (or READ-P) or WRT (or WRT-P) command is in progress, then the device will enter power-down mode. If both banks are deactivated when power-down mode is entered, then power consumption will be reduced to the minimum. Power-down mode may be used during row active or CBR refresh periods to reduce input buffer power. After power-down mode has been entered, no further inputs will be accepted until CKE is returned high. When exiting power-down mode, new commands may be entered on the first CLK edge after CKE is returned high, provided that told that told If the If told If told If told If told If the If told If the If the If the If told If the t #### mode register set The synchronous DRAM contains a mode register, which should be programmed by the user with the read latency length, the burst type, and the burst length. This is accomplished by executing a MRS command with the information being entered on the address lines A0–A8. Bits A9–A11 are reserved for later, or manufacturer's use. A logic 0 should always be entered on A7 and A8, but A9–A11 are don't care entries for the synchronous DRAM. (Refer to Figure 1.) <sup>†</sup> All other combinations are reserved. The other combinations are reserved. #### Figure 1. Mode Register Programming The MRS command is executed by holding $\overline{RAS}$ low, $\overline{CAS}$ low, $\overline{W}$ low, and the input mode word valid on A0–A8 on the rising edge of CLK (refer to Table 1). The MRS command can be executed only following the deactivation of both banks. <sup>‡</sup> Refer to timing requirements for minimum valid Read Latencies based on maximum frequency rating. To read back the contents of the mode register, a MRR command can be entered, which is identical to the MRS command described previously, except that A8 should be held high instead of low. The DQ bus will enter the low impedance state on the first CLK edge after the MRR command is entered (refer to parameter $t_{LZ}$ ). The lower nibble of the mode register, bits 0, 1, 2, 3, will be available on the DQ1, DQ3, DQ4, and DQ6 outputs, correspondingly, at the fourth CLK edge after the MRR command is entered. The output data will be held for the time specified by $t_{OH}$ after the fourth CLK edge. Bits 4, 5, 6 of the mode register will be available on the DQ1, DQ3, and DQ4 outputs, correspondingly, at the sixth CLK edge after the MRR command is entered. The output data will be held for the time specified by $t_{OH}$ after the sixth CLK edge. A new command can be entered on or after the eighth CLK edge occurring after entry of the MRR command. Refer to Figure 2. Figure 2. Mode Register Read #### refresh PRODUCT PREVIEW The synchronous DRAM must be refreshed at intervals not exceeding $t_{REF}$ (refer to the parameter timing requirements), or data may not be retained. Refresh can be accomplished by performing a read or write access to every row in both banks, or by performing 4096 $\overline{CAS}$ -before- $\overline{RAS}$ (REFR) commands, or by placing the device in self-refresh. Regardless of the method used, refresh must be accomplished before $t_{REF}$ has expired. #### CAS-before-RAS (CBR) refresh Before performing a CAS-before-RAS refresh, both banks must be deactivated (placed in precharge). To enter a REFR command, RAS must be low, CAS must be low, and W must be high upon the rising edge of CLK (refer to Table 2). The refresh address is generated internally such that after 4096 REFR commands, both banks of the SDRAM will have been refreshed. The external address and bank select (A11) are ignored. Note that execution of a REFR command will automatically deactivate both banks upon completion of the internal CBR cycle. This allows consecutive REFR-only commands to be executed, if desired, without any intervening DEAC commands. The REFR commands do not necessarily have to be consecutive, but all 4096 must be completed before tree expires. #### self-refresh To enter self-refresh, both banks of the synchronous DRAM must first be deactivated. Following this, a SLFR command should be executed (refer to Table 2). The SLFR command is identical to the REFR command decribed previously, except that CKE is low. Note that for proper entry of the SLFR command, CKE should be brought low only for the same rising edge of CLK that $\overline{RAS}$ and $\overline{CAS}$ are brought low and $\overline{W}$ is brought high. (Otherwise the device would enter power-down mode.) In the self-refresh mode, all refreshing signals are generated internally for both banks, with all external signals (except CKE) being ignored. Data can be retained by the device automatically for an indefinite period as long as power is maintained (consumption is reduced to a minimum). To exit self-refresh mode, CKE should be returned high. Following this, new commands can then be issued after $t_{RC}$ has expired. Note that if CLK is made inactive during self-refresh, it must be returned to an active and stable condition before CKE is brought high to exit self-refresh. Refer to Figure 15 following the timing requirements and electrical characteristics description. #### interrupted bursts A read or write may be interrupted before the burst sequence has been completed with no adverse performance, by entering certain superseding commands and providing that all timing requirements are met (refer to timing requirements and electrical characteristics). Note that the command interrupting either a read or a write burst should be entered only on an even number of cycles from the initial burst command (nCCD). Note also that interruption of READ-P and WRT-P operations is not supported. Table 7. Read Burst Interruption | INTERRUPTING COMMAND | EFFECT OR NOTE ON USE DURING READ BURST | | | | | | | | | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | DEAC, DCAB | Note that the DQ bus will be placed in high-impedance state when nHZP is satisfied or upon completion of the read burst, whichever occurs first. (Refer to Figure 16.) | | | | | | | | | | WRT, WRT-P | The WRT command immediately supersedes the read burst in progress, but note that DQM must be made high nDOD CLK cycles previous to the WRT (or WRT-P) command entry to avoid DQ bus contention. (Refer to Figure 4.) | | | | | | | | | | READ, READ-P | Current output cycles will continue until the programmed latency from the superseding READ (or READ-P) command has been met, after which the new output cycles will begin. (Refer to Figure 3.) | | | | | | | | | | STOP | The DQ bus will be placed in high-impedance state two clock cycles after the stop command is entered or upon completion of the read burst, whichever occurs first. The bank will remain active. | | | | | | | | | NOTE A: For the purposes of this example Read Latency = 2, and Burst Length > 2. Figure 3. Read Burst Interrupted By Read Command NOTE A: For the purposes of this example Read Latency = 2, and Burst Length > 2. Figure 4. Read Burst Interrupted By Write Command #### **Table 8. Write Burst Interruption** | INTERRUPTING COMMAND | EFFECT OR NOTE ON USE DURING WRITE BURST | | | | | | | | | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | DEAC, DCAB | The DEAC/DCAB command immediately supersedes the write burst in progress. Note that DQM must be used to mask the DQ bus such that the write recovery specification (tRWL) is not violated by the interrupt. (Refer to Figure 6.) | | | | | | | | | | WRT, WRT-P | The new WRT (or WRT-P) command and data-in immediately supersede the write burst in progress. | | | | | | | | | | READ, READ-P | Data-in on previous cycle will be written. No further data-in will be accepted. (Refer to Figure 5.) | | | | | | | | | | STOP | The data on the input pins at the time of the burst STOP command will not be written, and no further data will be accepted. The bank will remain active. | | | | | | | | | NOTE A: For the purposes of this example, Read Latency = 2, Burst Length > 2, and tok = tRWL. Figure 5. Write Burst Interrupted By Read Command NOTE A: For the purposes of this example, Read Latency = 2, Burst Length > 2, and tCK = tRWL. Figure 6. Write Burst Interrupted By DEAC/DCAB Command #### power up After power up to the full $V_{CC}$ level, a 200- $\mu$ s pause should be allowed (no input except CLK), after which both banks of the device must be deactivated (placed in precharge) and the mode register should be set. Eight REFR commands should then be performed to complete the device initialization. (Refer to Tables 1 and 2, and the set mode register description.) # functional block diagram #### absolute maximum ratings over operating free-air temperature<sup>†</sup> | Voltage on any pin (see Note 1) | 0.5 to 4.6 V | |--------------------------------------|--------------| | Voltage range on V <sub>CC</sub> – ( | 0.5 to 4.6 V | | Short-circuit output current | | | Power dissipation | 1 W | | Operating free-air temperature range | °C to 70°C | | Storage temperature range | C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this datasheet are with respect to VSS. #### recommended operating conditions | | DADAMETED | | _ INTERFA | ACING | GTL IN | UNIT | | | |------|--------------------------------|------|-----------|----------------------|---------------------------|------|-------------------------------------|------| | | PARAMETER | MIN | NOM | MAX | MIN | MOM | MAX | UNII | | Vcc | Supply voltage | 3 | 3.3 | 3.6 | 3 | 3.3 | 3.6 | ٧ | | VSS | Supply voltage | | 0 | | | 0 | | ٧ | | VTT | GTL terminator voltage | | | | 1.08 | 1.2 | 1.32 | ٧ | | VREF | GTL reference voltage | | | | 2 V <sub>TT</sub> /3 – 2% | 0.8 | 2V <sub>TT</sub> /3+2% | ٧ | | VIH | High-level input voltage | 2 | | V <sub>CC</sub> +0.3 | V <sub>REF</sub> +0.05‡ | 1.2 | | ٧ | | VIL | Low-level input voltage | -0.3 | | 0.8 | | 0.4 | V <sub>REF</sub> -0.05 <sup>‡</sup> | ٧ | | TA | Operating free-air temperature | 0 | | 70 | 0 | | 70 | °C | <sup>‡</sup> VIH and VIL levels are only for DC testing. For AC timing, VIH of 1.2 V and VIL of 0.4 V should be used. PRODUCT PREVIEW ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) (see Note 2) | | | | - | | • | | | - · | | | | | | • | |------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------|------------------------|--------|-----|-----------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------|------| | | PARAMETER | TEST CO | ONDITIONS | | SDF | RAM-10 | | SI | DRAM-12 | | SDRAM-15 | | | UNIT | | | FANAMETEN | 1231 0 | ONDITIONS | | MIN | NOM | MAX | MIN | NOM | M MAX MIN NOM MAX 2.4 2.2 V <sub>TT</sub> - 0.05 1.2 0.4 0.4 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±10 ±1 | Civil | | | | | V | High-level output | I <sub>OH</sub> = -2 mA | | LVTTL | 2.4 | | | 2.4 | | | 2.4 | | | v | | Vон | voltage | l <sub>OH</sub> ≤ 10 μA | | GTL | V <sub>TT</sub> – 0.05 | 1.2 | | V <sub>TT</sub> - 0.0 | 05 1.2 | | V <sub>TT</sub> – 0.05 | 1.2 | | \ | | VOL | Low-level | I <sub>OL</sub> = 2 mA LV | | LVTTL | | | 0.4 | | | 0.4 | | | 0.4 | V | | VOL . | output voltage | $ I_{OH} \le 10 \mu A \qquad \qquad G \\ I_{OL} = 2 mA \qquad \qquad I_{OL} \\ I_{OL} = 32 mA \qquad \qquad G \\ 0 V \le V_I \le V_{CC} + 0.3 V, All other pins = 0 \\ 0 V \le V_O \le V_{CC} + 0.3 V, Output disabled \\ t_{RC} = min \qquad \qquad I_{CKE} \\ I$ | GTL | | | 0.4 | | | 0.4 | | | 0.4 | L | | | lj | Input current<br>(leakage) | 0 V ≤ V <sub>I</sub> ≤ V <sub>CC</sub> + 0.3 V, A | All other pins : | = 0 V to V <sub>CC</sub> | | | ±10 | | - | ±10 | | | ±10 | μА | | Ю | Output current (leakage) | 0 V ≤ V <sub>O</sub> ≤ V <sub>CC</sub> + 0.3 V, | 0 V ≤ V <sub>O</sub> ≤ V <sub>CC</sub> + 0.3 V, Output disabled | | | | ±10 | | - | ±10 | | - | ±10 | μА | | | | | | 1 bank active | | | 90 | | | 80 | | | 70 | mA | | lCC1 | Average read or<br>write current | t <sub>RC</sub> = min | | 2 banks ac-<br>tive | | | 160 | | | 150 | | | 125 | mA | | | | | | LVTTL | | | 16 | | | 16 | | | 16 | | | 1 | | | | GTL | | | 20 | | | 20 | | | 20 | | | 1 | | Both banks deactivated | | LVTTL | | | 2 | | | 2 | | | 2 | | | lCC2 | Standby current | Don't barne doddinatou | | GTL | | | 3 | | | 3 | | | 3 | mA | | 002 | | | | LVTTL | | | 1 | | | 1 | | | . 1 | | | | | One or both banks | CKE - V | LVTTL | | | 4 | | | 4 | | | 4 | | | | | active | CKE = VIL | GTL | | | 5 | | | 5 | | | 5 | | | ICC3 | Consecutive CBR commands | t <sub>RC</sub> = min | | | | | 90 | | | 80 | | | . 70 | mA | | ICC4 | Burst current,<br>gapless burst | t <sub>CK</sub> = min | | | | | 120 | | | 100 | | | 80 | mA | | | | 0.72 | - | LVTTL | | | 2 | | | 2 | | | 2 | mA | | I <sub>CC6</sub> | Self-refresh | CKE = VIL | | GTL | | | 3 | | | 3 | | | 3 | mA | | | current | CKE = 0 V (CMOS) | | LVTTL | | | 1 | | | 1 | | | 1 | mA | NOTE 2: All specifications apply to the device after power-up initialization. 16 777 216 BIT SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY SMOS682-JANUARY 1993 # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ (see Note 3) | | | MIN | МОМ | MAX | UNT | |--------------------|-----------------------------------------------------------------------------|-----|-----|-----|-----| | C <sub>i(S)</sub> | Input capacitance, CLK input | | | 7 | pF | | C <sub>i(AC)</sub> | Input capacitance, address and control inputs: A0-A11, CS, DQM, RAS, CAS, W | | | 5 | pF | | C <sub>i(E)</sub> | Input capacitance, CKE input | | | 5 | pF | | Co | Output capacitance | | | 10 | рF | NOTE 3: $V_{CC} = 3.3 \pm 0.3 \text{ V}$ and bias on pins under test is 0 V. # PRODUCT PREVIEW # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | DADANE | rent . | SDR | AM-10 | SDR | AM-12 | SDR | AM-15 | UNIT | |------------------|----------------------------------------------------------|-----------------------------|-----|---------|-----------------------|---------|-----|---------|------| | | PARAMET | IERI | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | | | Read Latency = 1 | 30 | | 35 | | 40 | | | | tck | CLK (system clock) cycle time Read Latency = 2 | | | | 17.5 | | 20 | | ns | | | unio . | Read Latency = 3 | 10 | | 12.5 | | 15 | | | | tCKH | CLK (system clock) high puls | se duration | 3 | | 3.5 | | 4 | | ns | | tCKL | CLK (system clock) low pulse | e duration | 3 | | 3.5 | | 4 | | ns | | | | Read Latency = 1 | 28 | | 33 | | 38 | - | | | tAC | Data-out access from CLK (see Note 4) | Read Latency = 2 | 13 | | 15 | | 18 | | ns | | | (300 11010 4) | Read Latency = 3 | 8 | | 10 | | 12 | | | | tОН | Data-out hold from CLK | | 2 | | 2 | | 2 | | ns | | tLZ | | | | | 0 | | 0 | | ns | | tHZ | CLK to DQ HI-Z (see Note 6) | | | 7 | | 7 | | 7 | ns | | tDS | Data-in setup time | | 2 | | 2 | | 2 | | ns | | tAS | Address setup time | | 2 | | 2 | | 2 | | ns | | tcs | Control input (CS, RAS, CAS | , W, DQM) setup time | 2 | | 2 | | 2 | | ns | | tCES | CKE setup time (suspend en | try/exit, power-down entry) | 2 | | 2 | | 2 | | ns | | tCESP | CKE setup time (power-down | n exit) (see Note 7) | 8 | | 10 | | 12 | | ns | | <sup>t</sup> DH | Data-in hold time | | 2 | | 3 | | 4 | | ns | | tAH | Address hold time | | 2 | | 3 | | 4 | | ns | | tCH | Control input (CS, RAS, CAS | , W, DQM) hold time | 2 | | 3 | | 4 | | ns | | tCEH | CKE hold time | | 2 | | 3 | | 4 | | ns | | tRC | REFR command to ACTV, M<br>Self-refresh exit to ACTV, MF | | 100 | | 110 | | 130 | | ns | | tRAS | RAS ACTV command to DEAC or DCAB command | | | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRCD | RCD ACTV command to READ or WRT command | | | | 35 | | 40 | | ns | | tRP | DEAC or DCAB command to | ACTV, MRS, or REFR command | 40 | | 40 | | 50 | | ns | | t <sub>APR</sub> | Final data-out of READ-I or REFR command | P operation to ACTV, MRS, | | | t <sub>RP</sub> + (ni | EP*tCK) | | | ns | <sup>†</sup> A command, data-in, or data-out is referenced at the rising transition of CLK. Setup and hold times are referenced to the rising transition of CLK. The reference level used for timing measurements is 1.4 V for LVTTL, and 0.8 V for GTL. AC measurements assume $t_T = 1$ ns. All specifications referring to READ commands are also valid for READ-P commands unless otherwise noted. All specifications referring to WRT commands are also valid for WRT-P commands unless otherwise noted. All specifications referring to consecutive commands are specified as consecutive commands for the same bank, unless otherwise noted. Note that a CLK cycle can be considered as contributing to a timing requirement for those parameters defined in cycle units only when not gated by CKE (those CLK cycles occurring during a HOLD operation). - NOTES: 4. t<sub>AC</sub> is referenced from the rising transition of CLK that is previous to the data-out cycle. For example, the first data-out t<sub>AC</sub> is referenced from the rising transition of CLK that is Read Latency 1 cycles after the READ command. - 5. t<sub>LZ</sub> is measured from the rising transition of CLK that is Read Latency 1 cycles after the READ command. - 6. tHZ (max) defines the time at which the outputs are no longer driven and is not referenced to output voltage levels. - If to ESP > tok, then NOOP or DESL commands must be entered until to ESP is met. Note that CLK must be active and stable (if CLK was turned off for power-down) before CKE is returned high. SMOS682-JANUARY 1993 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) | PARAMETER† - | | | | M-10 | SDRA | M-12 | SDRA | | | |--------------|--------------------------------------------------------|-----------------------------------------------------------|------------|-----------------------------------------------|------|------|------|--------|--------| | | PARAM | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | tapw | Final data-in of WRT-P of command | 60 | | 60 | | 80 | | ns | | | tRWL | Final data-in to DEAC or DC | 20 | | 20 | | 30 | | ns | | | tRRD | ACTV command for one ban | k to ACTV command for the other bank | 20 | | 25 | | 30 | | ns | | ŧτ | Transition time, all inputs (se | ee Note 7) | . 1 | 5 | 1 . | 5 | 1 | 5 | ns | | tREF | Refresh interval | | | 64 | | 64 | | 64 | ms | | | | Burst Length > 1, Read Latency = 1 | 0 | | 0 | | 0 | | | | | | Burst Length > 1, Read Latency = 2 | -1 | | -1 | | 1 | | | | nEP | Final data-out to DEAC or DCAB command | Burst Length > 1, Read Latency = 3 | -2 | | -2 | | -2 | | avelee | | | | Burst Length = 1, Read Latency = 1 | 1 | | 1 | | 1 | | cycles | | | | Burst Length = 1, Read Latency = 2 | 0 | | 0 | | 0 | | | | 1 | | Burst Length = 1, Read Latency = 3 | -1 | 0 0 0 0 1 1 1 2 2 2 2 2 3 3 3 3 3 1 2 1 1 1 1 | | | | | | | | DEAC or DCAB interrupt of | Read Latency = 1 | 1 | | 1 | | 1 | | | | nHZP | data-out burst to DQ HI-Z | Read Latency = 2 | 2 | | 2 | | 2 | | cycles | | | (see Note 8) | Read Latency = 3 | 3 | | 3 | | 3 | | 1 | | nCCD | READ or WRT command to i or DCAB command (i = 1, 2 | nterrupting STOP, READ, WRT, DEAC,<br>, 3, ) (see Note 9) | <b>2</b> i | | 2i | | 2i | | cycles | | nCWL | Final data-in to READ comm | nand in either bank | 1 | | 1 | | · 1 | | cycles | | nWCD | WRT command to first data | in | 0 | 0 | . 0 | 0 | 0 | 0 | cycles | | nDID | ENBL or MASK command to | 0 | 0 | 0 | 0 | 0 | 0 | cycles | | | nDOD | ENBL or MASK command to | 2 | 2 | 2 | 2 | 2 | 2 | cycles | | | nCLE | HOLD command to suspend<br>HOLD operation exit to entr | 1 | 1 | 1 | 1 | 1 | 1 | cycles | | | nRSA | MRS command to ACTV co | mmand | 2 | | 2 | | 2 | | cycles | | nCDD | DESL command to control i | nput inhibit | 0 | 0 | 0 | 0 | 0 | 0 | cycles | <sup>†</sup> A command, data-in, or data-out is referenced at the rising transition of CLK. Setup and hold times are referenced to the rising transition of CLK. The reference level used for timing measurements is 1.4 V for LVTTL, and 0.8 V for GTL. AC measurements assume $t_T = 1$ ns. All specifications referring to READ commands are also valid for READ-P commands unless otherwise noted. All specifications referring to WRT commands are also valid for WRT-P commands unless otherwise noted. All specifications referring to consecutive commands are specified as consecutive commands for the same bank, unless otherwise noted. Note that a CLK cycle can be considered as contributing to a timing requirement for those parameters defined in cycle units only when not gated by CKE (those CLK cycles occurring during the time when CKE is asserted low). NOTES: 8. Transition time, t<sub>T</sub>, is measured between V<sub>IH</sub> and V<sub>IL</sub>. - A data-out burst may be interrupted only on an even number of clock cycles after the initial READ command is entered (refer to nCCD). Note that interruption of READ-P and WRT-P operations is not supported. - 10. A read or write burst can only be interrupted at even number cycle intervals after entry of the initial READ or WRT command. The nCCD specification applies only for the interruption of read or write bursts. # Table 9. Number of Cycles Required to Meet Minimum Specification for Key Timing Parameters | | | | | SDRAM-10 | | | SDRAM-12 | | | | SE | UNITS | | | | |------------------|-----------------------------------------------------------------------------------------------------|------------------|---------------------------|----------|----|----|----------|-------|----|----|----|-------|----|----|--------| | | Operating frequency | , | 100 | 80 | 66 | 50 | 33 | 80 | 66 | 50 | 33 | 66 | 50 | 33 | MHz | | tcK | CLK (system clock) | cycle time | 10 | 12.5 | 15 | 20 | 30 | .12.5 | 15 | 20 | 30 | 15 | 20 | 30 | ns | | | KEY PARAME | TER | NUMBER OF CYCLES REQUIRED | | | | | | | | | | | | | | | Read latency, min pr | rogrammed value | 3 | 3 | 2 | 2 | 1 | 3 | 3 | 2 | 2 | 3 | 2 | 2 | cycles | | tRCD | ACTV command to l<br>command | READ or WRT | 3 | 3 | 2 | 2 | 1 | 3 | 3 | 2 | 2 | 3 | 2 | 2 | cycles | | <sup>t</sup> RAS | ACTV command to DEAC or DCAB command | | 6 | 5 | 4 | 3. | 2 | 6 | 5 | 4 | 3 | 6 | 4 | 3 | cycles | | t <sub>RP</sub> | DEAC or DCAB command to ACTV,<br>MODE, or REFR command | | 4 | 4 | 3 | 2 | 2 | 4 | 3 | 2 | 2 | 4 | 3 | 2 | cycles | | <sup>t</sup> RC | REFR command to ACTV, mode, or<br>REFR command; self-refresh exit to<br>ACTV, MODE, or REFR command | | 10 | 8 | 7 | 5 | 4 | 9 | 8 | 6 | 4 | 9 | 7 | 5 | cycles | | tRWL | Final Data-in to DEA command | C or DCAB | 2 | 2 | 2 | 1 | 1 | 2 | 2 | 1 | 1 | 2 | 2 | 1 | cycles | | tRRD | ACTV command for command for the other | | 2 | 2 | 2 | 1 | 1 | 2 | 2 | 2 | 1 | 2 | 2 | 1 | cycles | | | Final data-out of | Read Latency = 3 | 2 | 2 | 1 | 0 | 0 | 2 | 1 | 0 | 0 | 2 | 1 | 0 | cycles | | | READ-P operation to ACTV, MRS, or | Read Latency = 2 | _ | - | 2 | 1 | 1 | _ | _ | 1 | 1 | _ | 2 | 1 | cycles | | | REFR command | Read Latency = 1 | - | - | - | _ | 2 | - | _ | _ | _ | _ | - | - | cycles | | tAPW | Final data-in of WRT<br>ACTV, MODE or RE | | 6 | 5 | 4 | 3 | 2 | 5 | 4 | 3 | 2 | 6 | 4 | 3 | cycles | Figure 7. Synchronous DRAM Load Circuits Figure 8. nEP (Assume Read Latency = 3) Figure 9. Output Parameters NOTE A: tRRD is specified for command execution in one bank to command execution in the other bank. Figure 10. Command to Command Parameters Figure 11. Input Attribute Parameters ### PARAMETER MEASUREMENT INFORMATION NOTE A: For purposes of this example assume Read Latency = 2, and Burst Length = 2. Figure 12. DQ Parameters NOTE A: For purposes of this example assume Read Latency = 2, and Burst Length = 2. Figure 13. Read Automatic Deactivate (Autoprecharge) ### PARAMETER MEASUREMENT INFORMATION NOTE A: For purposes of this example the Burst length = 2. Figure 14. Write Automatic Deactivate (Autoprecharge) Figure 15. Figure 12. CLK Suspend Operation Figure 16. Power-Down Operation ### PARAMETER MEASUREMENT INFORMATION NOTE: Assume both banks are previously deactivated. Figure 17. Self-Refresh Entry/Exit NOTE: Assume read latency = 2 and burst length = 8. Figure 18. Write Burst Followed By DEAC/DCAB-Interrupted Read <sup>†</sup> Column address sequence depends on programmed burst type and C0. (Refer to Table 5.) NOTE: This example illustrates minimum t<sub>RCD</sub> and nCL for the SDRAM-10 at 100 MHz, the SDRAM-12 at 80 MHz, and the SDRAM-15 at 66 MHz. Figure 19. Read Burst (Read Latency = 3, Burst Length =4) # PRODUCT PREVIEW 16 777 216 BIT SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY WRT B **READ B** DEAC T NOTE: This example illustrates minimum t<sub>RCD</sub> and nCL for the SDRAM-10 at 100 MHz, the SDRAM-12 at 80 MHz, and the SDRAM-15 at 66 MHz. Figure 21. Write-Read Burst (Read Latency = 3, Burst Length = 2) <sup>†</sup> Column address sequence depends on programmed burst type and C0. (Refer to Table 4.) <sup>‡</sup> Column address sequence depends on programmed burst type and C1. (Refer to Table 4.) # PRODUCT PREVIEW SMSO682-JANUARY 1993 16 777 216 BIT SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY | | BURST | | | | BURST CYCLE | | | | | | | | | | | | | | | |-----|-------|-------|------|-----|-------------|------|------|------|------|------|------|----|------------|------|------|------|------|------|------| | Į. | TYPE | BANK | ROW | | • | | | | | | | | | | | | | | | | | (D/Q) | (B/T) | ADDR | а | b | С | d | e | f | g | h | i | . <b>i</b> | k | - 1 | m | _ n | 0 | р | | Γ | Q | T | R0 | Cot | C0+1 | C0+2 | C0+3 | C0+4 | C0+5 | C0+6 | C0+7 | | | | | | | | | | - [ | D | T | R0 | | | | | | | | | C‡ | C1+1 | C1+2 | C1+3 | C1+4 | C1+5 | C1+6 | C1+7 | <sup>†</sup> Column address sequence depends on programmed burst type and C0. (Refer to Table 6.) NOTE: This example illustrates minimum tach and nCL for the SDRAM-10 at 100 MHz, the SDRAM-12 at 80 MHz, and the SDRAM-15 at 66 MHz. Figure 22. Read-Write Burst With Automatic Deactivate (Read Latency = 3, Burst Length = 8) <sup>‡</sup> Column address sequence depends on programmed burst type and C1.( Refer to Table 6.) <sup>†</sup> Column address sequence depends on programmed burst type and C0. (Refer to Table 4.) NOTE: This example illustrates minimum t<sub>RCD</sub> and nCL for the SDRAM-10 at 100 MHz, the SDRAM-12 at 80 MHz, and the SDRAM-15 at 66 MHz. Figure 23. Two-Bank Column Interleaving (Read Latency = 3, Burst Length = 2) <sup>‡</sup> Column address sequence depends on programmed burst type and C1. (Refer to Table 4.) <sup>§</sup> Column address sequence depends on programmed burst type and C2. (Refer to Table 4.) # PRODUCT PREVIEW 16 777 216 BIT SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY | BURST | | | | | | | | | | | | BURS | ST CYC | LE | | | | | | | | | |-------|-------|------|-----|------|------|------|------|------|------|------|-----|------|--------|------|------|------|------|------|-----|------|------|--| | TYPE | BANK. | ROW | | | | | | | | | | | | | | | | | | | | | | (D/Q) | (B/T) | ADDR | a | b | С | d | е | f | g_ | h | i | j | k | _ 1 | m | n | 0 | р | q | r | s | | | Q | В | R0 | C0† | C0+1 | C0+2 | C0+3 | C0+4 | C0+5 | C0+6 | C0+7 | | _ | | | | | | | | | | | | la | Т | R1 | ļ | | | | | | | | C1‡ | C1+1 | C1+2 | C1+3 | C1+4 | C1+5 | C1+6 | C1+7 | | | | | | Q | В | R2 | | | | | | | | | | | | | | | | | C2§ | C2+1 | C2+2 | | <sup>†</sup> Column address sequence depends on programmed burst type and C0. (Refer to Table 6.) NOTE: This example illustrates minimum t<sub>BCD</sub> and nCL for the SDRAM-10 at 100 MHz, the SDRAM-12 at 80 MHz, and the SDRAM-15 at 66 MHz. Figure 24. Two-Bank Row Interleaving With Automatic Deactivate (Read Latency = 3, Burst Length = 8) <sup>‡</sup> Column address sequence depends on porgrammed burst type and C1.( Refer to Table 6.) <sup>§</sup> Column address sequence depends on porgrammed burst type and C2.( Refer to Table 6.) | BURST | | | | | | BURST | CYCLE | | | | |-------|-------|------|-----|------|------|-------|-------|------|------|----------| | TYPE | BANK | ROW | | _ | | | | _ | • | | | (D/Q) | (B/T) | ADDR | а | b | . с | d | е | f | g | <u>h</u> | | Q | В | R0 | COT | C0+1 | C0+2 | C0+3 | | | | | | D | Т | R1 | | | | | C1‡ | C1+1 | C1+2 | C1+3 | <sup>†</sup> Column address sequence depends on programmed burst type and C0. (Refer to Table 5.) NOTE: This example illustrates minimum t<sub>RCD</sub> and nCL for the SDRAM-10 at 100 MHz, the SDRAM-12 at 80 MHz, and the SDRAM-15 at 66 MHz. Figure 25. Read Burst Bank B, Write Burst Bank T (Read Latency = 3, Burst Length = 4) <sup>‡</sup> Column address sequence depends on programmed burst type and C1. (Refer to Table 5.) # PRODUCT PREVIEW 16 777 216 BIT SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY 0682-JANUARY 1993 Figure 26. Write Burst Bank T, Read Burst Bank B With Automatic Deactivate (Read Latency = 3, Burst Length = 4) NOTE: This example illustrates minimum tach and nCL for the SDRAM-10 at 100 MHz, the SDRAM-12 at 80 MHz, and the SDRAM-15 at 66 MHz. | BURST | BANK | ROW | BURST CYCLE | | | | | | | | |-------|-------|------|-------------|------|------|--------|-----|------|------|------| | (D/Q) | (B/T) | ADDR | а | b | С | d | е | f | g | h | | Q | Ŧ | R0 | C0† | C0+1 | C0+2 | C0+3 · | | | | | | D | В | R1 | | | | | C1‡ | C1+1 | C1+2 | C1+3 | **ACTV B** NOTE: This example illustrates minimum t<sub>RCD</sub> and nCL for the SDRAM-15 at 50 MHz. Figure 27. Use Of DQM For Output and Data-In Cycle Masking (Read Burst Bank T, Write Burst Bank B, Deactivate All Banks) (Read Latency = 2, Burst Length = 4) <sup>†</sup> Column address sequence depends on programmed burst type and C0. (Refer to Table 5.) <sup>‡</sup> Column address sequence depends on programmed burst type and C1. (Refer to Table 5.) # PRODUCT PREVIEW 16 777 216 BIT SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY SMSO682-JANUARY 1993 | BURST | | | | | | BURST | CYCLE | | _ | | |-------|-------|------|-----|------|------|-------|-------|------|------|------| | TYPE | BANK | ROW | | | | • | | | | | | (D/Q) | (B/T) | ADDR | а | b | C | d | e | f | g | h | | Q | T | R0 | C0† | C0+1 | C0+2 | C0+3 | C0+4 | C0+5 | C0+6 | C0+7 | $\dagger$ Column address sequence depends on programmed burst type and C0. (Refer to Table 6.) NOTE: This example illustrates minimum t<sub>RCD</sub> and nCL for the SDRAM-12 at 50 MHz. Figure 28. Refresh Cycles (Refreshes Followed By Read Burst Followed By Refresh) (Read Latency = 2, Burst Length = 8) Figure 29. Mode Register Programming (Deactivate All, Mode Program, Read Burst With Automatic Deactivate) (Read Latency = 2, Burst Length = 4) 4-535 B. Refer to Figure 1, Mode Register Programming, on page 9. # PRODUCT PREVIEW SMSO682-JANUARY 1993 16 777 216 BIT SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY | BURST | BANK | ROW | | | | BURST | CYCLE | | | | |--------|--------|----------|-----|------|------|-------|-------|------|------|------| | (D/Q) | (B/T) | ADDR | а | b | С | d | е | f | g | h | | Q<br>D | T<br>B | R0<br>R1 | C0† | C0+1 | C0+2 | C0+3 | C1‡ | C1+1 | C1+2 | C1+3 | <sup>†</sup> Column address sequence depends on programmed burst type and C0. (Refer to Table 5.) NOTE: This example illustrates minimum tBCD and nCL for the SDRAM-15 at 50 MHz. Figure 30. Use Of CKE For Clock Gating (Hold) And Standby Mode (Read Burst Bank T With Hold, Write Burst Bank B, Standby Mode) (Read Latency = 2, Burst Length = 4) <sup>‡</sup> Column address sequence depends on programmed burst type and C1. (Refer to Table 5.) | General Information | 1 | |----------------------------------------|----| | Selection Guide | 2 | | Definition of Terms/Timing Conventions | 3 | | Dynamic RAMs | 4 | | Dynamic RAM Modules | 5 | | EPROMs/OTP PROMs/Flash EEPROMs | 6 | | Video RAMs/Field Memories | -7 | | Memory Cards | 8 | | Military Products | 9 | | Logic Symbols | 10 | | Quality and Reliability | 11 | | Electrostatic Discharge Guldelines | 12 | | Mechanical Data | 13 | # Contents | CHAPTER 5. | DYNAMIC RAN | MODULES | |-------------|-----------------|-------------------------------------------------| | TM124EU9B | 9 437 184-bit | (1024K × 9) Single-Sided 5-5 | | TM124EU9C | 9 437 184-bit | (1024K × 9) Single-Sided 5-5 | | TM497EAD9B | 33 554 432-bit | (4096K × 9) Single-Sided 5-13 | | TM497MBK36A | 150 994 944-bit | (4096K x 36) Double-Sided (gold-tabbed) 5-21 | | TM497MBK36Q | 150 994 944-bit | (4096K x 36) Double-Sided (solder-tabbed) 5-21 | | TM124BBK32 | 33 554 432-bit | (1024K x 32) Single-Sided (gold-tabbed) 5-29 | | TM124BBK32S | 33 554 432-bit | (1024K x 32) Single-Sided (solder-tabbed) 5-29 | | TM248CBK32 | 67 543 040-bit | (2048K x 32) Double-Sided (gold-tabbed) 5-29 | | TM248CBK32S | 67 543 040-bit | (2048K x 32) Double-Sided (solder-tabbed) 5-29 | | TM124MBK36 | 37 748 736-bit | (1024K x 36) Double-Sided (gold-tabbed) 5-39 | | TM124MBK36Q | 37 748 736-bit | (1024K x 36) Double-Sided (solder-tabbed) 5-39 | | TM124MBK36B | 37 748 736-bit | (1024K × 36) Single-Sided (gold-tabbed) 5-47 | | TM124MBK36R | 37 748 736-bit | (1024K x 36) Single-Sided (solder-tabbed) 5-47 | | TM248NBK36B | 75 497 472-bit | (2048K x 36) Double-Sided (gold-tabbed) 5-47 | | TM248NBK36R | 75 497 472-bit | (2048K x 36) Double-Sided (solder-tabbed) 5-47 | | TM124MBK36C | 37 748 736-bit | (1024K × 36) Single-Sided (gold-tabbed) 5-57 | | TM124MBK36S | 37 748 736-bit | (1024K x 36) Single-Sided (solder-tabbed) 5-57 | | TM248NBK36C | 75 497 472-bit | (2048K x 36) Double-Sided (gold-tabbed) 5-57 | | TM248NBK36S | 75 497 472-bit | (2048K x 36) Double-Sided (solder-tabbed) 5-57 | | TM4100EAD9 | 37 748 736-bit | (4096K x 9) Single-Sided 5-67 | | TM4100GAD8 | 33 554 432-bit | (4096K × 8) Single-Sided 5-75 | | TM497GAD8A | 33 554 432-bit | (4096K × 8) Single-Sided 5-83 | | TM16100GBD8 | 134 217 728-bit | (16 384K × 8) Double-Sided 5-91 | | TM16100EBD9 | 150 994 944-bit | (16 384K × 9) Double-Sided 5-99 | | TM497BBK32 | 134 217 728-bit | (4096K x 32) Double-Sided (gold-tabbed) | | TM497BBK32S | 134 217 728-bit | (4096K x 32) Double-Sided (solder-tabbed) 5-105 | | TM893CBK32 | 268 435 456-bit | (8192K x 32) Double-Sided (gold-tabbed) | | TM893CBK32S | 268 435 456-bit | (8192K x 32) Double-Sided (solder-tabbed) 5-105 | | TM497TBM40 | 167 772 160-bit | (4096K × 40) Double-Sided (gold-tabbed) 5-115 | | TM497TBM40S | 167 772 160-bit | (4096K × 40) Double-Sided (solder-tabbed) 5-115 | |-------------|-----------------|-------------------------------------------------| | TM893VBM40 | 335 544 320-bit | (8192K × 40) Double-Sided (gold-tabbed) 5-115 | | TM893VBM40S | 335 544 320-bit | (8192K × 40) Double-Sided (solder-tabbed) 5-115 | | TM496TBM40 | 167 772 160-bit | (4096K × 40) Double-Sided (gold-tabbed) 5-125 | | TM496TBM40S | 167 772 160-bit | (4096K × 40) Double-Sided (solder-tabbed) 5-125 | | TM892VBM40 | 335 544 320-bit | (8192K × 40) Double-Sided (gold-tabbed) 5-125 | | TM892VBM40S | 335 544 320-bit | (8192K × 40) Double-Sided (solder-tabbed) 5-125 | | TM124TBK40 | 41 943 040-bit | (1024K × 40) Single-Sided (gold-tabbed) 5-137 | | TM124TBK40S | 41 943 040-bit | (1024K × 40) Single-Sided (solder-tabbed) 5-137 | | TM248VBK40 | 83 886 080-bit | (2048K × 40) Double-Sided (gold-tabbed) 5-137 | | TM248VBK40S | 83 886 080-bit | (2048K × 40) Double-Sided (solder-tabbed) 5-137 | SMMS191D-JANUARY 1991-REVISED JANUARY 1993 - Organization . . . 1 048 576 × 9 - Single 5-V Power Supply - 30-Pin Single In-Line Memory Module - TM124EU9B... Utilizes Two 4-Megabit and One 1-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead Packages (SOJs) - TM124EU9C... Utilizes Three 4-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead Packages (SOJs) - Long Refresh Period . . . 16 ms (1024 Cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Outputs - Performance Ranges: | | ACCESS | ACCESS | HEAD | vcc | |-------------|----------|--------|--------|-----------| | | TIME | TIME | OR | TOLERANCE | | | (trac) | (taa) | WRITE | | | | | | CYCLE | | | | (MAX) | (MAX) | (MIN) | | | '124EU9B/C- | 6 60 ns | 30 ns | 110 ns | ± 5% | | '124EU9B/C- | 70 70 ns | 35 ns | 130 ns | ± 10% | | '124EU9B/C- | 80 80 ns | 40 ns | 150 ns | ± 10% | - Low Power Dissipation - Operating Free-Air Temperature Range 0°C to 70°C ### description The TM124EU9B and TM124EU9C are dynamic random-access memory modules organized as 1048 576 × 9 (bit nine is generally used for parity) in 30-pin leadless single in-line memory modules (SIMMs). The TM124EU9B is composed of two TMS44400, 1048 576 × 4-bit dynamic RAMs in 20/26-lead plastic small-outline J-lead packages (SOJs), and one TMS4C1024, 1048 576 ×1 bit dynamic RAM in a 20/26-lead plastic small-outline J-lead package (SOJ), mounted on a substrate with decoupling capacitors. † The package is shown for pinout reference only. | PIN NOMENCLATURE | | | | | | | | | | |------------------------------------------------------------------|-----------------------|--|--|--|--|--|--|--|--| | A0-A9 | Address Inputs | | | | | | | | | | CAS, CAS9 | Column-Address Strobe | | | | | | | | | | DQ1-DQ8 | Data In/Data Out | | | | | | | | | | D9 | Data in | | | | | | | | | | NC | No Connect | | | | | | | | | | Q9 | Data Out | | | | | | | | | | RAS | Row-Address Strobe | | | | | | | | | | Vcc | 5-V Supply | | | | | | | | | | V <sub>SS</sub> | Ground | | | | | | | | | | <del> </del> <del> </del> <del> </del> <del> </del> <del> </del> | Write Enable | | | | | | | | | The TM124EU9C is composed of two TMS44400, 1 048 576 × 4-bit dynamic RAMs in 20/26-lead plastic small-outline J-lead packages (SOJs), and one TMS44100, 4 194 304 ×1 bit dynamic RAM in a 20/26-lead plastic small-outline J-lead package (SOJ), mounted on a substrate with decoupling capacitors. The TM124EU9B and TM124EU9C each feature RAS access times of 60 ns, 70 ns, and 80 ns. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All address lines and data-in are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The TM124EU9B and TM124EU9C are characterized for operation from 0°C to 70°C. SMMS191D-JANUARY 1991-REVISED JANUARY 1993 ### operation The TM124EU9B operates as two TMS44400s and one TMS4C1024 connected as shown in the functional block diagram. The TM124EU9C operates as two TMS44400s and one TMS44100 connected as shown in the functional block diagram. The common I/O features of the TM124EU9B and TM124EU9C dictate the use of early write cycles to prevent contention on the DQ lines. ### refresh The refresh period is extended to 16 milliseconds and, during this period, each of the 1024 rows must be strobed with $\overline{\text{RAS}}$ in order to retain data. $\overline{\text{CAS}}$ can remain high during the refresh sequence to conserve power. For the TM124EU9B, the nine least significant row addresses (A0–A8) must be refreshed every 8 ms as required by the TMS4C1024. ### single in-line memory module and components PC substrate: 1,27 mm (0.05 inch) nominal thickness on contact area Bypass capacitors: Multilayer ceramic Contact area for socketable devices: Nickel plate and solder plate over copper. SMMS191D-JANUARY 1991-REVISED JANUARY 1993 ### functional block diagram (TM124EU9B) SMMS191D-JANUARY 1991-REVISED JANUARY 1993 ### functional block diagram (TM124EU9C) SMMS191D-JANUARY 1991-REVISED JANUARY 1993 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup> | Supply voltage range on any pin (see Note 1) | - 1 V to 7 V | |----------------------------------------------|--------------| | Voltage range on V <sub>CC</sub> | | | Short circuit output current | | | Power dissipation | 3 W | | Operating free-air temperature range | | | Storage temperature range | 5°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions | | · | MIN | NOM | MAX | UNIT | |-----|--------------------------------------------------------|------|-----|------|------| | Vcc | Supply voltage (TM124EU9B-6 and TM124EU9C-6) | 4.75 | 5 | 5.75 | V | | Vcc | Supply voltage (TM124EU9B-70/-80 and TM124EU9C-70/-80) | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | - 1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | ပ္ | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | U9B-6<br>U9C-6 | | 19B-70<br>19C-70 | | J9B-80<br>J9C-80 | UNIT | |------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|-----|------------------|-----|------------------|------| | | | <u> </u> | MIN | MAX | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | V | | VoL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | 11 | Input current (leakage) | V <sub>I</sub> =0 to 6.5 V, V <sub>CC</sub> = 5.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | μА | | Ю | Output current (leakage) | VO = 0 to VCC, VCC = 5.5 V, CAS high | | ± 10 | | ± 10 | | ± 10 | μΑ | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 315 | | 270 | | 240 | mA | | lass | Standby current | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | 6 | , | 6 | | 6 | mA | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 3 | | 3 | | 3 | mA | | <sup>I</sup> CC3 | Average refresh current (RAS-only or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V, <del>RAS</del> cycling, <del>CAS</del> high ( <del>RAS</del> -only), <del>RAS</del> low after <del>CAS</del> low (CBR) | | 315 | | 270 | | 240 | mA | | ICC4 | Average page current (see Note 4) | tPC = minimum, VCC = 5.5 V, RAS low, CAS cycling | | 270 | | 240 | | 210 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{II}$ . NOTE 1: All voltage values are with respect to VSS. <sup>4.</sup> Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . SMMS191D-JANUARY 1991-REVISED JANUARY 1993 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | '124E<br>'124E | | UNIT | |----------------------|----------------------------------------|----------------|-----|------| | | | MIN | MAX | | | C <sub>i(A)</sub> | Input capacitance, address inputs | | 15 | pF | | C <sub>i(W)</sub> | Input capacitance, W input | | 21 | pF | | C <sub>i(R)</sub> | Input capacitance, RAS input | | 21 | pF | | C <sub>i(C)</sub> | Input capacitance, CAS input | | 14 | pF | | C <sub>i(CAS9)</sub> | Input capacitance, CAS9 input | , | 7 | pF | | C <sub>i(DQ)</sub> | Input capacitance, data inputs/outputs | | 7 | pF | | C <sub>i(D9)</sub> | Input capacitance, D9 input | | 5 | pF | | C <sub>o(Q9)</sub> | Output capacitance on Q9 output | | 7 | pF | NOTE 5: $V_{CC}$ equal to 5 V ± 0.5 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '124E | | '124EU<br>'124EU | | '124EU<br>'124EU | | UNIT | |-----------------|-------------------------------------------------|-------|-----|------------------|-----|------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>AA</sub> | Access time from column-address | | 30 | | 35 | | 40 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tRÀC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tCLZ | CAS to output in low Z | 0 | | . 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 6: topp is specified when the output is no longer driven. SMMS191D-JANUARY 1991-REVISED JANUARY 1993 ### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | U9B-6<br>U9C-6 | | U9B-70<br>U9C-70 | • | U9B-80<br>U9C-80 | UNIT | |------------------|-----------------------------------------------------|------|----------------|-----|------------------|-----|------------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | ns | | tRASP | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | †RAS | Non-page-mode pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | <sup>t</sup> ASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tcwL | W low setup time before CAS high | 15 | | 18 | | 20 | | ns | | <sup>t</sup> RWL | W low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W low setup time before CAS low | 0 | | 0 | | 0 | | ns | | twsR | W high setup time (see Note 11) | 10 | | 10 | | 10 | | ns | | twrs | W low setup time (test mode only) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | <sup>t</sup> DHR | Data hold time after RAS low (see Note 9) | 50 | | 55 | | 60 | | ns | | <sup>t</sup> DH | Data hold time | 10 | | 15 | | 15 | | ns | | t <sub>AR</sub> | Column-address hold time after RAS low (see Note 9) | 50 | | 55 | | 60 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 12 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 10) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 10) | 0 | | 0 | | 0 | | ns | | tWCH | Write hold time after CAS low | 15 | | 15 | | 15 | | ns | | twcr | Write hold time after RAS low (see Note 10) | . 50 | | 55 | | 60 | | ns | | twhr. | W high hold time (see Note 11) | 10 | | 10 | | 10 | | ns | Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. 8. To assure tpc min, tqsc should be greater than or equal to tcp. 9. The minimum value is measured when tqcp is set to tqcp min as a reference. 10. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. 11. CAS-before-RAS refresh only. SMMS191D-JANUARY 1991-REVISED JANUARY 1993 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '124EI<br>'124EI | | '124EU<br>'124EU | | '124EU<br>'124EU | | UNIT | |------|-----------------------------------------------------|------------------|-----|------------------|-----|------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tCHR | Delay time, RAS low to CAS high (see Note 11) | 15 | | 15 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low (see Note 11) | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 12) | 15 | 30 | 15 | 35 | 17 | 40 | ns | | †RAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | tCAL | Delay time, column address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 12) | 20 | 45 | 20 | 52 | 22 | 60 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | tREF | Distributed refresh time interval | | 16 | | 16 | | 16 | ms | | ŧτ | Transition time | 3 | 50 | 3 | 50 | 3 | 50 | ns | NOTES: 11. CAS-before-RAS refresh only. 12. The maximum value is specified only to assure access time. ### device symbolization (on back side of module) YY = Year Code MM = Month Code T = Assembly Site Code -SS = Speed Code NOTE: Location of symbolization may vary. AD SINGLE-IN-LINE PACKAGE<sup>†</sup> - Organization . . . 4 194 304 × 9 - 30-Pin Single In-Line Memory Module (SIMM) for Use With Sockets - Utilizes One 4-Megabit and Two 16-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead Packages (SOJs) - Long Refresh Period . . . 32 ms (2048 Cycles) - All Inputs, Outputs, and Clocks Fully TTL Compatible - 3-State Outputs - Performance Ranges: | | ACCESS | ACCESS | READ OR | |---------------|-----------------|----------------|----------------| | | TIME | TIME | WRITE | | | (trac)<br>(MAX) | (taa)<br>(MAX) | CYCLE<br>(MIN) | | TM497EAD9B-60 | 60 ns | 15 ns | 110 ns | | | | | | | TM497EAD9B-70 | 70 ns | 18 ns | 130 ns | | TM497EAD9B-80 | 80 ns | 20 ns | 150 ns | | TM497EAD9B-10 | 100 ns | 25 ns | 180 ns | - Common CAS Control for Eight Common Data-In and Data-Out Lines - Separate CAS Control for One Separate Pair of Data-in and Data-Out Lines - Low Power Dissipation - Operating Free-Air Temperature Range 0°C to 70°C ### description The TM497EAD9B is a 36M dynamic random-access memory module organized as 4 194 304 × 9 bits [bit nine (D9, Q9) is generally used for parity and is controlled by CAS9] in a 30-pin leadless single in-line memory module (SIMM). This module is composed of two TMS417400DZ, 4 194 304 $\times$ 4-bit dynamic RAMs in 24/28-lead plastic small-outline J-lead packages (SOJ), and one TMS44100DJ, 4 194 304 $\times$ 1-bit dynamic RAM in a 20/26-lead plastic small-outline J-lead package (SOJ), mounted on a substrate with decoupling capacitors. † The package shown is for pinout reference only. | PIN NOMENCLATURE | | | | | | | | | |------------------|-----------------------|--|--|--|--|--|--|--| | A0-A10 | Address Inputs | | | | | | | | | CAS, CAS9 | Column-Address Strobe | | | | | | | | | DQ1-DQ8 | Data In / Data Out | | | | | | | | | D9 | Data In | | | | | | | | | NC | No Connection | | | | | | | | | Q9 | Data Out | | | | | | | | | RAS | Row-Address Strobe | | | | | | | | | Vcc | 5-V Supply | | | | | | | | | VSS | Ground | | | | | | | | | W | Write Enable | | | | | | | | The TM497EAD9B is available in the AD single-sided, leadless module for use with sockets. The TM497EAD9B is characterized for operation from 0°C to 70°C. ### TM497EAD9B 4 194 304-WORD BY 9-BIT DYNAMIC RAM MODULE SMMS479-DECEMBER 1992 ### operation The TM497EAD9B operates as two TMS417400DZs and one TMS44100DJ connected as shown in the functional block diagram. Refer to the TMS417400 and TMS44100 data sheets for details of their operation. The common I/O feature of the TM497EAD9B dictates the use of early write cycles to prevent contention on D and Q. ### specifications The refresh period is extended to 32 ms and, during this period, each of the 2048 rows must be strobed with RAS in order to retain data. CAS can remain high during the refresh sequence to conserve power. For the TM497EAD9B, the ten least significant row addresses (A0–A9) must be refreshed every 16 ms as required by the TMS44100. ### single in-line memory module and components PC substrate: 1,27 mm (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for socketable devices: Nickel plate and solder plate over copper # ADVANCE INFORMATION ### functional block diagram ### TM497EAD9B 4 194 304-WORD BY 9-BIT DYNAMIC RAM MODULE SMMS479-DECEMBER 1992 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | <br>1 V to 7 V | |-----------------------------------------------|---------------------| | Voltage range on V <sub>CC</sub> (see Note 1) | <br>. $-1 V to 7 V$ | | Short circuit output current | 50 mA | | Power dissipation | <br>3 W | | Operating free-air temperature range | <br>. 0°C to 70°C | | Storage temperature range | <br>55°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. ### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # **ADVANCE INFORMATION** # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST COMPLTIONS | '497EAD | 9B-60 | '497EA | 9B-70 | '497EAE | 9B-80 | '497EAD | 9B-10 | | |------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------|-------|--------|-------|---------|-------|---------|-------|------| | | PAHAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level<br>output voltage | IOH = - 5 mA | 2.4 | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level<br>output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ٧ | | lj . | Input current<br>(leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ±10 | | ±10 | | ±10 | | ±10 | μА | | Ю | Output current (leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> , V <sub>CC</sub> = 5.5 V, CAS high | | ±10 | | ±10 | | ±10 | | ±10 | μА | | ICC1 | Read or write<br>cycle current<br>(see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 335 | | 305 | | 275 | | 245 | mA | | laa- | Standby current | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | 6 | | 6 | | 6 | | 6 | mA | | ICC2 | Standby Current | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 3 | | 3 | | 3 | | 3 | IIIA | | ССЗ | Average refresh<br>current (RAS only<br>or CBR)<br>(see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling,<br>CAS high (RAS only),<br>RAS low after CAS low<br>(CBR) | | 335 | | 305 | | 275 | | 245 | mA | | ICC4 | Average page<br>current<br>(see Note 4) | tp <sub>C</sub> = minimum, V <sub>CC</sub> = 5.5 V,<br>RAS low,<br>CAS cycling | | 210 | | 180 | | 150 | | 130 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . 4. Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . SMMS479-DECEMBER 1992 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN | MAX | UNIT | |--------------------|----------------------------------------|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | 15 | pF | | C <sub>i(D)</sub> | Input capacitance, data input (pin D9) | | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | 21 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | 21 | pF | | C <sub>o(DQ)</sub> | Output capacitance (pins DQ1-DQ8) | | 7 | рF | | Со | Output capacitance (pin Q9) | | 7 | pF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pin under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | '497EAD9B-60 | | '497EAD9B-70 | | '497EAD9B-80 | | '497EAD9B-10 | | UNIT | |-----------|-------------------------------------------------|--------------|-----|--------------|-----|--------------|-----|--------------|-----|------| | | FARAMETER | | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tAA | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | | 25 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | | 50 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | 0 | | ns | | tон | Output disable time, start of CAS high | 3 | | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0. | 15 | 0 | 18 | 0 | 20 | 0 | 25 | ns | NOTE 6: topp is specified when the output is no longer driven. # ADVANCE INFORMATION # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | '497EA | D9B-60 | '497EAD9B-70 | | '497EAD9B-80 | | '497EAD9B-10 | | | |------------------|--------------------------------------------------------------|--------|---------|--------------|---------|--------------|---------|-----------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tRC | Random read or write cycle time (see Note 7) | 110 | | 130 | | 150 | | 180 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | 55 | | ns | | tRASP | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | tCAS | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | 20 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 9) | 0 | | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | 25 <sup>,</sup> | | ns | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | 25 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | 0 | | ns | | twsn | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | · · | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | 20 | | ns | | tDHR | Data hold time after RAS low (see Note 10) | 50 | | 55 | | 60 | | 75 | | ns | | tDH | Data hold time | 10 | | 15 | | 15 | | 20. | | ns | | <sup>t</sup> AR | Column-address hold time after RAS low (see Note 10) | 50 | | 55 | | 60 | | 75 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | 15 | | ns | | tRCH | Read hold time after CAS high (see Note 11) | 0 | | 0 | | 0 | | . 0 | | ns | | tRRH | Read hold time after RAS high (see Note 11) | 5 | | 5 | | 5 | | 5 | | ns | | tWCH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | 20 | | ns | | twcr | Write hold time after RAS low (see Note 10) | 50 | | 55 | | 60 | | 75 | | ns | | twhr | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To assure tpc min, tASC should be greater than or equal to tcp. - 9. Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. - 10. The minimum value is measured when $t_{\mbox{RCD}}$ is set to $t_{\mbox{RCD}}$ min as a reference. - 11. Either tare or tach must be satisfied for a read cycle. ### SMMS479-DECEMBER 1992 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '497EAI | 09B-60 | '497EAD9B-70 | | '497EAD9B-80 | | '497EAD9B-10 | | | |-------------------|-----------------------------------------------------------------|---------|--------|--------------|-----|--------------|-----|--------------|------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tCHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | . 5 | | 5 | | ns | | tcsH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, CAS low to RAS low<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 12) | 15 | 30 | 15 | 35 | 15 | 40 | 20 | 50 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | 45 | | ns | | †CAL | Delay time, column address to CAS high | 30 | | 35 | | 40 | | 45 | | ns | | <sup>t</sup> RCD | Delay time, RAS low to CAS low (see Note 12) | 20 | 45 | 20 | 52 | 20 | 60 | 20 | 75 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | 25 | | ns | | <sup>t</sup> CPRH | RAS hold time from CAS precharge | 35 | | 40 | | 45 | | 50 | | ns | | tREF | Refresh time interval | | 32 | | 32 | | 32 | | 32 | ms | | tŢ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | 3 | · 30 | ns | NOTE 12: The maximum value is specified only to assure access time. ### device symbolization YY = Year Code MM = Month Code T = Assembly Site Code -SS = Speed NOTE: The location of the part number may vary. ### TM497MBK36A, TM497MBK36Q 4 194 304 BY 36-BIT DYNAMIC RAM MODULE SMMS446A-DECEMBER 1992-REVISED JANUARY 1993 ACCESS ACCESS ACCESS DEAD - Organization . . . 4 194 304 x 36 - Single 5-V Power Supply (±10% Tolerance) - 72-Pin Single in-Line Memory Module (SIMM) for Use With Sockets - Utilizes Eight 16-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages and Four 4-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages - Long Refresh Period . . . 32 ms (2048 Cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Output - Common CAS Control for Nine Common Data-In and Data-Out Lines, in Four Blocks - Separate RAS Control for Eighteen Data-In and Data-Out Lines, in Two Blocks ### Performance Ranges: | | ACCESS | ACCESS | ACCESS | HEAD | |----------------|------------------|--------|-----------------|--------| | | TIME | TIME | TIME | OR | | | t <sub>RAC</sub> | tCAC | <sup>t</sup> AA | WRITE | | | | | | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | TM497MBK36A-60 | 60 ns | 15 ns | 30 ns | 110 ns | | TM497MBK36A-70 | 70 ns | 18 ns | 35 ns | 130 ns | | TM497MBK36A-80 | 80 ns | 20 ns | 40 ns | 150 ns | - Low Power Dissipation - Operating Free-Air Temperature Range . . . 0°C to 70°C - Presence Detect - Gold-Tabbed Version Available:<sup>†</sup> TM497MBK36A - Tin-Lead (Solder) Tabbed Version Available: TM497MBK36Q ### description The TM497MBK36A is a 144M dynamic random-access memory organized as four times 4 194 304 $\times$ 9 (bit 9 is generally used for parity) in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of eight TMS417400DZ, 4 194 304 $\times$ 4-bit dynamic RAMs, each in 24/28-lead plastic small-outline J-lead packages (SOJs), and four TMS44100DJ, 1 048 576 $\times$ 4-bit dynamic RAMs, each in 20/26-lead plastic small-outline J-lead packages (SOJs) mounted on a substrate with decoupling capacitors. Each TMS417400DZ and TMS44100DJ is described in the TMS417400 and TMS44100 data sheets (respectively). The TM497MBK36A is available in a double-sided BK leadless module for use with sockets. The TM497MBK36A features RAS access times of 60 ns, 70 ns, and 80 ns. This device is characterized for operation from 0°C to 70°C. ### operation The TM497MBK36A operates as eight TMS417400DZs and four TMS44100DJs connected as shown in the functional block diagram and Table 1. Refer to the TMS417400 and TMS44100 data sheets for details of operation. The common I/O feature dictates the use of early write cycles to prevent contention on D and Q. ### specifications The refresh period is extended to 32 milliseconds and, during this period, each of the 2048 rows must be strobed with $\overline{\text{RAS}}$ in order to retain data. Address line A10 must be used as most significant refresh address line (lowest frequency) to assure correct refresh for both TMS417400 and TMS44100. A0–A9 address lines must be refreshed every 16 ms as required by the TMS44100 DRAM. $\overline{\text{CAS}}$ can remain high during the refresh sequence to conserve power. <sup>†</sup> Part numbers in this data sheet refer only to the gold-tabbed version; the information applies to both gold-tabbed and solder-tabbed versions. | PIN NOMENCLATURE | | | | | | | | |-------------------------------|-----------------------|--|--|--|--|--|--| | A0-A10 | Address Inputs | | | | | | | | CASO-CAS3 | Column-Address Strobe | | | | | | | | DQ0-DQ7, DQ9-DQ16, DQ18-DQ25, | | | | | | | | | DQ27-DQ34 | Data In/Data Out | | | | | | | | DQ8, DQ17, DQ26, DQ35 | Parity | | | | | | | | NC | No Connection | | | | | | | | PD1-PD4 | Presence Detects | | | | | | | | RASO, RAS2 | Row-Address Strobe | | | | | | | | Vcc | 5-V Supply | | | | | | | | Vss<br>W | Ground | | | | | | | | ₩ - | Write Enable | | | | | | | | | PRES | SENCE DE | TECT | | | |-----------------|-------|-------------|-------------|-------------|-------------| | SIGNAL<br>(PIN) | | PD1<br>(67) | PD2<br>(68) | PD3<br>(69) | PD4<br>(70) | | | 80 ns | VSS | NC . | NC | VSS | | TM497MBK36A | 70 ns | VSS | NC | Vss | NC | | | 60 ns | VSS | NC | NC | NC | <sup>†</sup> The packages shown here are for pinout reference only and are not drawn to scale. #### Table 1. Connection Table | DATA BLOCK | RASx | CASx | |-------------------|------|------| | DQ0-DQ7<br>DQ8 | RAS0 | CAS0 | | DQ9-DQ16<br>DQ17 | RAS0 | CAS1 | | DQ18-DQ25<br>DQ26 | RAS2 | CAS2 | | DQ27-DQ34<br>DQ35 | RAS2 | CAS3 | #### single in-line memory module and components PC substrate: 1,27 ± 0,1 mm (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for TM497MBK36A: Nickel plate and gold plate over copper Contact area for TM497MBK36Q: Nickel plate and tin-lead over copper **NOITAMROHII SUNAVIA** M MODULE TM497MBK36Q #### Short circuit output current 50 mA Power dissipation 12 W Operating free-air temperature range 0°C to 70°C Storage temperature range -55°C to 125°C #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | > | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | ပ္ | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | BARAMETER | TEST COMPLETIONS | '497MB | K36A-60 | '497MBK36A-70 | | '497MBK36A-80 | | UNIT | |------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------|---------|---------------|-------|---------------|-------|------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | lj | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 120 | | ± 120 | | ± 120 | μА | | ю | Output current (leakage) | VO = 0 to VCC,<br>VCC = 5.5 V, CAS high | | ± 10 | | ± 10 | | ± 10 | μА | | ICC1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 1480 | | 1240 | | 1120 | mA | | | | After 1 memory cycle, RAS and CAS high, V <sub>IH</sub> = 2.4 V (TTL) | | 24 | | 24 | | 24 | mA | | ICC2 | Standby current | After 1 memory cycle, $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ high, $V_{\text{IH}} = V_{\text{CC}} - 0.2 \text{ V}$ (CMOS) | | 12 | | 12 | - | 12 | mA | | ІССЗ | Average refresh current (RAS-only or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling, CAS high<br>(RAS-only); RAS low after<br>CAS low (CBR) | | 1480 | | 1240 | | 1120 | mA | | ICC4 | Average page current (see Note 4) | tpc = minimum, Vcc = 5.5 V,<br>RAS low, CAS cycling | | 920 | | 800 | | 680 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . 4. Measured with a maximum of one address change while CAS = VIH. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. #### TM497MBK36A, TM497MBK36Q 4 194 304 BY 36-BIT DYNAMIC RAM MODULE SMMS446A-DECEMBER 1992-REVISED JANUARY 1993 ## capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | | | MAX | UNIT | |-------------------|---------------------------------------|---|--|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 60 | pF | | C <sub>i(C)</sub> | Input capacitance, CAS inputs | | | 21 | pF | | C <sub>i(R)</sub> | Input capacitance, RAS inputs | | | 42 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 84 | pF | | Co(DQ) | Output capacitance on DQ pins | | | 7 | pF | | Co(MP) | Output capacitance on MP pins | · | | 12 | pF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | '497MBI | <36A-60 | '497MBI | <b>&lt;36A-70</b> | '497MBI | <b>&lt;36A-80</b> | UNIT | |-----------|-------------------------------------------------|---------|---------|---------|-------------------|---------|-------------------|------| | | PAHAMETER | | MAX | MIN | MAX | MIN | MAX | UNIT | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tон | Output disable; start of CAS high | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 6: topp is specified when the output is no longer driven. ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | '497MBK36A-60 | | '497MBK36A-70 | | '497MBK36A-80 | | |------------------|-------------------------------------------------|-----|---------------|------|---------------|-----|---------------|------| | | <u> </u> | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | ÷ | 50 | | ns | | tRASP | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns . | | tCAS | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tW₽ | Write pulse duration | 15 | | . 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | tasr. | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | , | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | ns | | t <sub>RWL</sub> | W-low setup time before RAS high | 15 | | 18 | | 20 | i | ns | | twcs | W-low setup time before CAS low | 0 | | 0 | | 0 | | ns | | twsn | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | NOTES: 7. All cycles assume $t_T = 5$ ns. 8. To guarantee tpc min, tASC should be greater than or equal to tcp. # ADVANCE INFORMATION # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '497MB | K36A-60 | '497MBK36A-70 | | '497MBK36A-80 | | UNIT | |--------|---------------------------------------------------------------|--------|---------|---------------|-----|---------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tCAH | Column-address hold time after CAS low | 15 | | 15 | | 15 | | ns | | tDH | Data hold time | 15 | | 15 | | 15 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 10) | 0 | | 0 | | 0 | 1 | ns | | trrh . | Read hold time after RAS high (see Note 10) | 5 | | 5 | | 5 | | ns | | twch | Write hold time after CAS low | 15 | | 15 | | 15 | | ns | | twhr | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tCHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | - | 5 | | 5 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | , | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 12) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | tCAL | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 12) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | tCPRH | RAS hold time from CAS precharge | 35 | | . 40 | | 45 | | ns | | tREF | Refresh time interval | | 32 | | 32 | | 32 | ms | | tŢ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTES: 9. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. <sup>10.</sup> The maximum value is specified only to guarantee access time. ## TM497MBK36A, TM497MBK36Q 4 194 304 BY 36-BIT DYNAMIC RAM MODULE SMMS446A-DECEMBER 1992-REVISED JANUARY 1993 #### device symbolization | $\overline{}$ | | | | | | | | ) | |---------------|--------|---|-------|-----|------------|-----|------------|---| | $\cup$ | | - | نـــا | | | | <br> | | | 1 | TM497M | | mmm | mmm | ~ss<br>~mm | mmm | MMT<br>MMM | m | YY = Year Code = Month Code = Assembly Site Code -SS = Speed Code NOTE: Location of symbolization may vary. SMMS132C-JANUARY 1991-REVISED DECEMBER 1992 | • | Organization | |---|-------------------------------------------| | | TM124BBK321 048 576 x 32 | | | TM248CBK322 097 152 x 32 | | • | Single 5-V Power Supply (±10 % Tolerance) | | | | - 72-pin Single In-Line Memory Module (SIMM) for Use With Sockets - TM124BBK32-Utilizes Eight 4-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages - TM248CBK32-Utilizes Sixteen 4-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages - Distributed Refresh Period . . . 16 ms (1024 Cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Output - Common CAS Control for Eight Common Data-In and Data-Out Lines, In Four Blocks - Presence Detect #### Performance Ranges: | | ACCESS | ACCESS | READ | |---------------|--------|--------|--------| | | TIME | TIME | or | | | trac . | tCAC | WRITE | | | | | CYCLE | | | (MAX) | (MAX) | (MIN) | | TM124BBK32-60 | 60 ns | 15 ns | 110 ns | | TM124BBK32-70 | 70 ns | 18 ns | 130 ns | | TM124BBK32-80 | 80 ns | 20 ns | 150 ns | | TM248CBK32-60 | 60 ns | 15 ns | 110 ns | | TM248CBK32-70 | 70 ns | 18 ns | 130 ns | | TM248CBK32-80 | 80 ns | 20 ns | 150 ns | - Low Power Dissipation - Operating Free-Air-Temperature Range . . . 0°C to 70°C - Gold-Tabbed Versions Available:<sup>†</sup> - TM124BBK32 - TM248CBK32 - Tin-Lead (Solder) Tabbed Versions Available: - TM124BBK32S - TM248CBK32S #### description #### TM124BBK32 The TM124BBK32 is a dynamic random-access memory organized as four times 1 048 576 × 8 in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of eight TMS44400, 1 048 576 × 4-bit dynamic RAMs, each in 20/26-lead plastic small-outline J-lead packages (SOJs), mounted on a substrate together with decoupling capacitors. Each TMS44400 is described in the TMS44400 data sheet. The TM124BBK32 is available in the single-sided BK leadless module for use with sockets. The TM124BBK32 features $\overline{RAS}$ access times of 60 ns, 70 ns and 80 ns. This device is rated for operation from 0°C to 70°C #### TM248CBK32 The TM248CBK32 is a dynamic random-access memory organized as four times 2 097 152 $\times$ 8 in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of sixteen TMS44400, 1 048 576 $\times$ 4-bit dynamic RAMs, each in 20/26-lead plastic small-outline J-lead packages (SOJs), mounted on a substrate together with decoupling capacitors. Each TMS44400 is described in the TMS44400 data sheet. The TM248CBK32 is available in the double-sided BK leadless module for use with sockets. The TM248CBK32 features $\overline{RAS}$ access times of 60 ns, 70 ns and 80 ns. This device is rated for operation from 0°C to 70°C <sup>†</sup> Part numbers in this data sheet are for the gold-tabbed version; the information applies to both gold-tabbed and solder-tabbed versions. SMMS132C-JANUARY 1991-REVISED DECEMBER 1992 #### operation #### TM124BBK32 The TM124BBK32 operates as eight TMS44400DJs connected as shown in the functional block diagram. Refer to the TMS44400 data sheet for details of operation. The common I/O feature of the TM124BBK32 dictates the use of early write cycles to prevent contention on D and Q. #### TM248CBK32 The TM248CBK32 operates as sixteen TMS44400DJs connected as shown in the functional block diagram. Refer to the TMS44400 data sheet for details of operation. The common I/O feature of the TM248CBK32 dictates the use of early write cycles to prevent contention on D and Q. #### refresh Refresh period is extended to 16 milliseconds and, during this period, each of the 1024 rows must be strobed with RAS in order to retain data. A0-A9 address lines must be refreshed every 16 ms as required by the TMS44400 DRAM. CAS can remain high during the refresh sequence to conserve power. #### single in-line memory module and components PC substrate: 1,27 ± 0,1 mm (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for TM124BBK32 AND TM248CBK32: Nickel plate and gold plate over copper. Contact area for TM124BBK32S AND TM248CBK32S: Nickel plate and tin-lead over copper. SMMS132C-JANUARY 1991-REVISED DECEMBER 1992 | BK SINGL | E IN-LINE MEMORY MO<br>(TOP VIEW) | DULE | | 1124BBK3<br>SIDE VIEW | | | | CBK32T<br>E VIEW) | |-----------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------|-----------------------------------------------------|-----------------------|-------------------------|-----------------------------------|-------------------------------------------------------------|-------------------------| | VSS DO00 D016 3 3 D017 D027 5 D027 D028 D029 VCC 10 11 12 3 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | | | | | | | | | | NC 37 38 39 40 41 42 42 43 44 45 45 45 46 47 47 48 49 49 49 49 49 49 49 | | | A0-A9 CASO-CA DQ0-DQ3 NC PD1- PD4 RASO-RA VCC VSS W | <del>S3</del><br>11 | N NOMEN | Data In/D<br>No Conne<br>Presence | Address Str<br>lata Out<br>ection<br>Detects<br>ress Strobe | | | DQ28 58<br>VCC 59<br>DQ29 60<br>DQ13 61<br>DQ30 62 | | | SIGNAL | PRES | ENCE DE | PD2 | PD3 | PD4 | | DQ14 63<br>DQ31 64 | | | (PIN) | 80 ns | (67)<br>V <sub>SS</sub> | (68)<br>V <sub>SS</sub> | (69)<br>NC | (70)<br>V <sub>SS</sub> | | DQ15 65<br>NC 66<br>PD1 67 | ] ] | | TM124BBK32 | 70 ns | V <sub>SS</sub> | VSS | Vss | NC NC | | PD2 5 68 | | | | 60 ns | VSS | V <sub>SS</sub> | NC | NC | | PD4 70 | | | | 80 ns | NC | NC | NC | Vss | | VSS 72 | | - 1 ⊢ | 70 ns | NC | NC | Vss | NC | | | (+) | | , | | 60 ns | NC | NC | NC | NC | | | · | | | | | | · · · <del>-</del> | | <sup>†</sup> The packages shown here are for pinout reference only and are not drawn to scale. SMMS132C-JANUARY 1991-REVISED DECEMBER 1992 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | | • | |-----------------------------------------------|--------------| | Voltage range on any pin (see Note 1) | - 1 V to 7 V | | Voltage range on V <sub>CC</sub> (see Note 1) | - 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | 5°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage • | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | ပံ | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DADAMETER | TEST COMPITIONS | '124BB | K32-60 | '124BB | K32-70 | | | LIMIT | |------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|-----|-----|-------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | | | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | ŀ | 0.4 | | 0.4 | V | | lı | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 to V <sub>CC</sub> | | ±10 | | ±10 | | ±10 | μΑ | | ю | Output current (leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> , V <sub>CC</sub> = 5.5 V,<br>CAS high | | ±10 | | ±10 | | ±10 | μА | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 840 | | 720 | | 640 | mA | | 1 | Chandhuauman | After 1 memory cycle, RAS and CAS high, VIH=2.4 V (TTL) | | 16 | | 16 | | 16 | mA | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 8 | | 8 | | 8 | | | ICC3 | Average refresh current (RAS-only or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V, RAS cycling, CAS high (RAS-only), RAS low after CAS low (CBR) | | 840 | | 720 | | 640 | mA | | ICC4 | Average page current (see Note 4) | tpc = minimum, Vcc = 5.5 V,<br>RAS low, CAS cycling | | 720 | | 640 | | 560 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . 4. Measured with a maximum of one address change while CAS = VIH. SMMS132C-JANUARY 1991-REVISED DECEMBER 1992 ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | P. P | | TEST CONDITIONS | '248CB | K32-60 | '248CBK32-70 '248C | | '248CBI | (32-80 | UNIT | |------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|---------|--------------------|---------|---------|---------|------| | | PARAMETER | TEST CONDITIONS | MIN | MIN MAX | | MIN MAX | | MIN MAX | | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ٧ | | lį | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 to V <sub>CC</sub> | | ±20 | | ±20 | | ±20 | μΑ | | ю | Output current (leakage) | $V_O = 0$ to $V_{CC}$ , $V_{CC} = 5.5$ V, $\overline{CAS}$ high | | ±20 | | ±20 | | ±20 | μΑ | | lcc1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 856 | | 736 | | 656 | mA | | 1 | Chandhuausan | After 1 memory cycle, RAS and CAS high, VIH=2.4 V (TTL) | | 32 | | 32 | | 32 | | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 16 | | 16 | | 16 | IIIA | | lCC3 | Average refresh current (RAS-only or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling,<br>CAS high (RAS-only),<br>RAS low after CAS low (CBR) | | 1680 | | 1440 | | 1280 | mA | | ICC4 | Average page current (see Note 4) | tpc = minimum, Vcc = 5.5 V,<br>RAS low, CAS cycling | | 736 | | 656 | | 576 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . <sup>4.</sup> Measured with a maximum of one address change while CAS = VIH. SMMS132C-JANUARY 1991-REVISED DECEMBER 1992 ## capacitance over recommended ranges of supply voltage and operating free-air temperature f = 1 MHz (see Note 5) | | • | '124BBK32 | '248CBK32 | 110117 | |--------------------|---------------------------------------|-----------|-----------|--------| | | | MIN MAX | MIN MAX | UNIT | | C <sub>i(A)</sub> | Input capacitance, address inputs | 40 | 80 | pF | | C <sub>i(R)</sub> | Input capacitance, RAS | 28 | 28 | pF | | C <sub>i(C)</sub> | Input capacitance, CAS | 14 | 28 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | 56 | 112 | pF | | C <sub>o(DQ)</sub> | Output capacitance on DQ pins | 7 | 14 | pF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '124BBK<br>'248CBK | | '124BBK32-70<br>'248CBK32-70 | | '124BBK32-80<br>'248CBK32-80 | | UNIT | |------------------------------------------------------|-----------------------------------|--------------------|-----|------------------------------|-----|------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOFF Output disable time after CAS high (see Note 6) | | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 6: topp is specified when the output is no longer driven. SMMS132C-JANUARY 1991-REVISED DECEMBER 1992 # timing requirements over recommended range of supply voltage and operating free-air temperature | | | 1 | '124BBK32-60<br>'248CBK32-60 | | 3K32-70<br>3K32-70 | | 3K32-80<br>3K32-80 | UNIT | |------------------|-----------------------------------------------------|-----|------------------------------|-----|--------------------|-----|--------------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tCAS | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tRASP | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | t <sub>RAS</sub> | Non-page-mode pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | twp | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | twcs | W-low setup time before CAS low | 0 | | 0 | | 0 | | ns | | twsR | W-high setup time (see Note 11) | 10 | | 10 | | 10 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | ns | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | ns | | tCAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | tAR | Column-address hold time after RAS low (see Note 9) | 50 | | 55 | | 60 | | ns | | tDHR | Data hold time after RAS low (see Note 9) | 50 | | 55 | | 60 | | ns | | t <sub>DH</sub> | Data hold time | 10 | | 15 | | 15 | | ns | | tRCH | Read hold time after CAS high (see Note 10) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 10) | 0 | | 0 | | 0 | | ns | NOTES: 7. All cycle times assume $t_T = 5$ ns. 8. To assure tpLmin, tASC should be greater than or equal to 5 ns. 9. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. 10. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. 11. CAS-before-RAS refresh only. SMMS132C-JANUARY 1991-REVISED DECEMBER 1992 ## timing requirements over recommended range of supply voltage and operating free-air temperature (concluded) | | | | '124BBK32-60<br>'248CBK32-60 | | K32-70<br>K32-70 | '124BBK32-80<br>'248CBK32-80 | | UNIT | |-------|-----------------------------------------------------|-----|------------------------------|------|------------------|------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | †WCH | Write hold time after CAS low | 15 | | 15 | | 15 | | ns | | twhr | W-high hold time (see Note 11) | 10 | | 10 | | 10 | | ns | | twcr | Write hold time after RAS low | 50 | | 55 | | 60 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 12) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tCHR | Delay time, RAS low to CAS high (see Note 11) | 15 | | 15 | | 20 | | ns | | tCSR | Delay time, CAS low to RAS low (see Note 11) | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 12) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns · | | tCAL | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | ns | | tRPC | Delay time, RAS high to CAS low (see Note 11) | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | twrs | W-low setup time (test mode only) | 10 | | 10. | | 10 | | ns | | tWTH | W-low hold time (test mode only) | 10 | | 10 | | 10 | | ns | | †TAA | Access time from address (test mode) | 35 | | - 40 | | 45 | | ns | | TRAC | Access time from RAS (test mode) | 65 | | 75 | | 85 | | ns | | †TCPA | Access time from column precharge (test mode) | 40 | | 45 | | 50 | | ns | | tREF | Refresh time interval | | 16 | | 16 | | 16 | ms | | tτ | Transition time | . 2 | 50 | 2 | 50 | 2 | 50 | ns | NOTES: 11. CAS-before-RAS refresh only. 12. Maximum value specified only to assure access time. #### device symbolization (TM124BBK32 illustrated) YY = Year Code MM = Month Code T = Assembly Site Code -SS = Speed Code NOTE: Location of symbolization may vary. #### TM124MBK36, TM124MBK36Q 1 048 576 BY 36-BIT DYNAMIC RAM MODULE SMMS136A-JANUARY 1993 - Organization . . . 1 048 576 x 36 - Single 5-V Power Supply - 72-pin Single In-Line Memory Module (SIMM) for Use With Sockets - Utilizes Eight 4-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages and Four 1-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages - Common CAS Control for Nine Common Data-In and Data-Out Lines, in Four Blocks - Separate RAS Control for Eighteen Data-In and Data-Out Lines, in Two Blocks - Performance Ranges: | А | CCESS A | CCESS A | CCESS | READ | VCC | |--------------|--------------|--------------|-------------|-------------|-----------| | | TIME<br>trac | TIME<br>tCAC | TIME<br>taa | OR<br>WRITE | TOLERANCE | | | | | | CYCLE | | | '124MBK36-6 | 60 ns | 15 ns | 30 ns | 110 ns | ± 5% | | '124MBK36-70 | 70 ns | 18 ns | 35 ns | 130 ns | ± 10% | | '124MBK36-80 | 80 ns | 20 ns | 40 ns | 150 ns | ± 10% | - Operating Free-Air Temperature Range . . . 0°C to 70°C - Presence Detect - All Inputs, Outputs, Clocks Fully TTL Compatible - Long Refresh Period 16 ms (1024 Cycles) - Low Power Dissipation - 3-State Output - Gold-Tabbed Version Available:<sup>†</sup> TM124MBK36 - Tin-Lead (Solder) Tabbed Version Available: TM124MBK36Q #### description The TM124MBK36 is a dynamic random-access memory organized as four times 1 048 576 $\times$ 9 (bit 9 is generally used for parity) in a 72 pin leadless single in-line memory module (SIMM). The SIMM is composed of eight TMS44400DJ, 1 048 576 $\times$ 4-bit dynamic RAMs, each in 20/26-lead plastic small-outline J-lead packages (SOJs), and four TMS4C1024DJ, 1 048 576 $\times$ 1-bit dynamic RAMs, each in 20/26-lead plastic small-outline J-lead packages (SOJs) mounted on a substrate with decoupling capacitors. Each TMS44400DJ and TMS4C1024DJ is described in the TMS44400 and TMS4C1024 data sheets, respectively. The TM124MBK36 is available in a double-sided BK leadless module for use with sockets. The TM124MBK36 features $\overline{RAS}$ access times of 60 ns, 70 ns, and 80 ns. This device is rated for operation from 0°C to 70°C #### operation The TM124MBK36 operates as eight TMS44400DJs and four TMS4C1024DJs connected as shown in the functional block diagram and Table 1. Refer to the TMS44400 and TMS4C1024 data sheets for details of operation. The common I/O feature dictates the use of early write cycles to prevent contention on D and Q. #### refresh Refresh period is extended to 16 milliseconds and, during this period, each of the 1024 rows must be strobed with $\overline{RAS}$ in order to retain data. Address line A9 must be used as most significant refresh address line (lowest frequency) to assure correct refresh for both TMS44400 and TMS4C1024. A0–A8 address lines must be refreshed every 8 ms as required by the TMS4C1024 DRAM. $\overline{CAS}$ can remain high during the refresh sequence to conserve power. <sup>†</sup> Part numbers in this data sheet are for the gold-tabbed version; the information applies to both gold-tabbed and solder-tabbed versions. SMMS136A-JANUARY 1993 <sup>†</sup> The package shown here is for pinout reference only and is not drawn to scale. #### **Table 1. Connection Table** | DATA BLOCK | RASX | CASx | |-------------------|------|------| | DQ-DQ7<br>DQ8 | RAS0 | CAS0 | | DQ9-DQ16<br>DQ17 | RASO | CAST | | DQ18-DQ25<br>DQ26 | RAS2 | CAS2 | | DQ27-DQ34<br>DQ35 | RAS2 | CAS3 | #### single in-line memory module and components PC substrate: 1,27 ± 0,1 mm (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for TM124MBK36: Nickel plate and gold plate over copper. Contact area for TM124MBK36Q: Nickel plate and tin-lead over copper. absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | | , | |-----------------------------------------------|--------| | Voltage range on any pin (see Note 1) | to 7 V | | Voltage range on V <sub>CC</sub> (see Note 1) | to 7 V | | Short circuit output current | 50 mA | | Power dissipation | 12 W | | Operating free-air temperature range0°C to | 570°C | | Storage temperature range – 55°C to | 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. #### recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-----|--------------------------------------|------|-----|------|------| | Vcc | Supply voltage (TM124MBK36-6) | 4.75 | 5 | 5.25 | ٧ | | Vcc | Supply voltage (TM124MBK36-70/-80) | 4.5 | 5 | 5.5 | ٧ | | ViH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DADAHETED | TEST COMPITIONS | '124MB | K36-6 | '124MB | <b>&lt;36-70</b> | '124MBI | K36-80 | 11117 | |--------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------|--------|-------|--------|------------------|---------|--------|-------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ٧ | | ij | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | - | ± 10 | | ± 10 | | ± 10 | μΑ | | ю | Output current (leakage) | urrent (leakage) VO = 0 to VCC,<br>VCC = 5.5 V, CAS high | | ± 10 | | ± 10 | | ± 10 | μΑ | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 1220 | | 1040 | | 940 | mA | | | Standby current | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | 24 | | 24 | | 24 | mA | | ICC2 | | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 12 | | 12 | | 12 | mA | | Average refresh current (RAS-<br>ICC3 only or CBR)<br>(see Note 3) | | Minimum cycle, VCC = 5.5 V, RAS cycling, CAS high (RAS-only); RAS low after CAS low (CBR) | | 1200 | | 1040 | | 920 | mA | | ICC4 | Average page current (see Note 4) | tpc = minimum, Vcc = 5.5 V,<br>RAS low, CAS cycling | | 1000 | | 880 | | 760 | mA | NOTES: 3. Measured with a maximum of one address change while RAS = VIL. 4. Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . #### TM124MBK36, TM124MBK36Q 1 045 576 BY 36-BIT DYNAMIC RAM MODULE SMMS136A-JANUARY 1993 #### capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARA | METER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | | 60 | pF | | C <sub>i(C)</sub> | | | | | 19 | pF | | C <sub>i(R)</sub> | | | | | 38 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | | 76 | pF | | _ | 0.1-1-1-1-1-1-1 | DQ8, DQ17, DQ26, DQ35 | | | 7 | pF | | C <sub>o(DQ)</sub> | Output capacitance All other DQ pins | | | | 12 | pF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. #### switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | K36-6 | '124MBK36-70 | | '124MBK36-80 | | UNIT | |------------------|-------------------------------------------------|-----|-------|--------------|-----|--------------|-----|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | t <sub>CPA</sub> | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 6: toff is specified when the output is no longer driven. #### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | '124M | BK36-6 | '124M | BK36-70 | '124MI | BK36-80 | UNIT | |-------------------|-------------------------------------------------|-------|---------|-------|---------|--------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | ns | | t <sub>RASP</sub> | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | t <sub>CAS</sub> | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | twp | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | tasr | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 15 | | 18 | | 20 | | ns | | t <sub>RWL</sub> | W low setup time before RAS high | . 15 | | 18 | | 20 | | ns | | twcs | W low setup time before CAS low | 0 | | 0 | | 0 | | ns | | twsr | W high setup time (see Note 9) | 10 | *** | 10 | | 10 | | ns | NOTES: 7. All cycles assume t<sub>T</sub> = 5 ns. To assure tp<sub>C</sub> min, t<sub>ASC</sub> should be greater than or equal to t<sub>CP</sub>. CAS-before-RAS refresh only. ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '124MBK36-6 | | '124MB | K36-70 | '124MB | K36-80 | UNIT | |------------------|------------------------------------------------------|-------------|-----|--------|--------|--------|--------|------| | | | MIN | MAX | MIN | MAX | MIN | · MAX | UNII | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | tDHR | Data hold time after RAS low (see Note 10) | 50 | | 55 | | 60 | | ns | | <sup>t</sup> DH | Data hold time | 10 | | 15 | | 15 | | ns | | tAR | Column-address hold time after RAS low (see Note 10) | 50 | | 55 | | 60 | | ns | | t <sub>RAH</sub> | Row-address hold time after RAS low | 10 | | 10 | | 12 | | ns | | t <sub>RCH</sub> | Read hold time after CAS high (see Note 11) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 11) | 0 | | 0 | | 0 | | ns | | tWCH | Write hold time after CAS low | 15 | | 15 | | 15 | | ns | | tWCR | Write hold time after RAS low | 50 | | 55 | | 60 | | ns | | twhr | W-high hold time (see Note 9) | 10 | | 10 | | 10 | | ns | | tCHR | Delay time, RAS low to CAS high (see Note 9) | 15 | | 15 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | tcsh | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low (see Note 9) | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 12) | 15 | 30 | 15 | 35 | 17 | 40 | ns | | †RAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | t <sub>CAL</sub> | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 12) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to CAS low (see Note 9) | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | t <sub>REF</sub> | Refresh time interval | | 16 | | 16 | | 16 | ms | | tΤ | Transition time | 3 | 50 | 3 | 50 | 3 | 50 | ns | NOTES: 9. CAS-before-RAS refresh only. 10. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. 11. Either tart or tach must be satisfied for a read cycle. 12. The maximum value is specified only to assure access time. #### TM124MBK36, TM124MBK36Q 1 045 576 BY 36-BIT DYNAMIC RAM MODULE SMMS136A-JANUARY 1993 #### device symbolization | 0 | | | | | . 0 | |---|---------|-----|-------|----------|-----| | ٦ | TM124ME | -ss | YYMMT | <br>mmmm | m | YY = Year Code MM = Month Code T = Assembly Site Code -SS = Speed Code NOTE: Location of symbolization may vary. SMMS137D-JANUARY 1991-REVISED JANUARY 1993 - Organization TM124MBK36B...1 048 576 x 36 TM248NBK36B...2 097 152 x 36 - Single 5-V Power Supply (±10% Tolerance) - 72-pin Leadless Single In-Line Memory Module (SIMM) for Use With Sockets - TM124MBK36B—Utilizes Eight 4-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages and One 4-Megabit Quad-CAS Dynamic RAM in a Plastic Small-Outline J-Lead (SOJ) Package - TM248NBK36B-Utilizes Sixteen 4-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages and Two 4-Megabit Quad-CAS Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages - Long Refresh Period . . . 16 ms (1024 Cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Output - Common CAS Control for Nine Common Data-In and Data-Out Lines, in Four Blocks - Enhanced Page Mode Operation with CAS-Before-RAS, RAS-Only, and Hidden Refresh - Presence Detect - Performance Ranges: | | ACCESS<br>TIME | ACCESS<br>TIME | ACCESS<br>TIME | READ<br>OR | |---------------|----------------|----------------|----------------|------------| | | trac | tAA | tCAC | WRITE | | | | | | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | '124MBK36B-60 | 60 ns | 30 ns | 15 ns | 110 ns | | '124MBK36B-70 | 70 ns | 35 ns | 18 ns | 130 ns | | '124MBK36B-80 | 80 ns | 40 ns | 20 ns | 150 ns | | '248NBK36B-60 | 60 ns | 30 ns | 15 ns | 110 ns | | '248NBK36B-70 | 70 ns | 35 ns | 18 ns | 130 ns | | '248NBK36B-80 | 80 ns | 40 ns | 20 ns | 150 ns | - Low Power Dissipation - Operating Free-Air Temperature Range . . . 0°C to 70°C - Gold-Tabbed Versions Available:† - TM124MBK36B - TM248NBK36B - Tin-Lead (Solder) Tabbed Versions Available: - TM124MBK36R - TM248NBK36R #### description #### TM124MBK36B The TM124MBK36B is a dynamic random-access memory organized as four times 1 048 576 $\times$ 9 (bit 9 is generally used for parity) in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of eight TMS44400DJ, 1 048 576 $\times$ 4-bit dynamic RAMs, each in 20/26-lead plastic small-outline J-lead packages (SOJs), and one TMS44460DJ, 1 048 576 $\times$ 4-bit Quad- $\overline{\text{CAS}}$ dynamic RAM in a 24/26-lead plastic small-outline J-lead package (SOJ), mounted on a substrate with decoupling capacitors. Each TMS44400DJ and TMS44460DJ is described in the TMS44400 or TMS44460 data sheet, respectively. The TM124MBK36B is available in the single-sided BK leadless module for use with sockets. The TM124MBK36B features RAS access times of 60 ns, 70 ns, and 80 ns. This device is rated for operation from 0°C to 70°C #### TM248NBK36B The TM248NBK36B is a dynamic random-access memory organized as four times 2 097 152 $\times$ 9 (bit 9 is generally used for parity) in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of sixteen TMS44400DJ, 1 048 576 $\times$ 4-bit dynamic RAMs, each in 20/26-lead plastic small-outline J-lead packages (SOJs), and two TMS44460DJ, 1 048 576 $\times$ 4-bit Quad- $\overline{\text{CAS}}$ dynamic RAMs, each in a 24/26-lead plastic small-outline J-lead package (SOJ), mounted on a substrate with decoupling capacitors. Each TMS44400DJ and TMS44460DJ is described in the TMS44400 and TMS44460 data sheet, respectively. <sup>†</sup> Part numbers in this data sheet are for the gold-tabbed version; the information applies to both gold-tabbed and solder-tabbed versions. SMMS137D-JANUARY 1991-REVISED JANUARY 1993 The TM124NBK36B is available in the double-sided BK leadless module for use with sockets. The TM124NBK36B features RAS access times of 60 ns, 70 ns, and 80 ns. This device is rated for operation from 0°C to 70°C #### operation #### TM124MBK36B The TM124MBK36B operates as eight TMS44400DJs and one TMS44460DJ connected as shown in the functional block diagram and Table 1. The parity bits are provided by the TMS44460DJ and are controlled by RAS2. To ensure proper parity bit operation all memory accesses should include a RAS2 pulse. Refer to the TMS44400 and TMS44460 data sheets for details of operation. The common I/O feature dictates the use of early write cycles to prevent contention on D and Q. #### TM248NBK36B The TM248NBK36B operates as sixteen TMS44400DJs and two TMS44460DJs connected as shown in the functional block diagram and Table 1. The parity bits are provided by the TMS44460DJ and are controlled by RAS2 on side 1 and RAS3 on side 2. To ensure proper parity bit operation, all memory accesses should include a RAS2 or RAS3 pulse. Refer to the TMS44400 and TMS44460 data sheets for details of operation. The common I/O feature dictates the use of early write cycles to prevent contention on D and Q. SMMS137D-JANUARY 1991-REVISED JANUARY 1993 | BK SINGLE IN-LINE MEMORY MOD | ULET | TM124MBI | | 101075 07 | | TM248NBK36B <sup>†</sup> | | | |------------------------------|------|-----------------------------------------------------------------------|-------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------|--| | (TOP VIEW) | | (SIDE VI | EW) | | | SIDE VIEW) | | | | VSS | | | | | | | | | | DO35 | | A0-A9 CASO-CAS3 DQ0-DQ35 NC PD1-PD4 RASO-RAS3 VCC VSS W SIGNAL (PIN) | | C<br>D<br>F<br>F<br>5 | address Inpu<br>Column-Add<br>Jata In/Data<br>Jata In/Data<br>Jata In/Data<br>Jata Colombia<br>Jata In/Data<br>Jata I | ress Strobe<br>Out<br>on<br>etects<br>s Strobe | PD4<br>(70)<br>Vss<br>NC | | | PD1 | | TM248NBK36B | 80 ns<br>70 ns<br>60 ns | NC<br>NC | NC<br>NC | NC<br>V <sub>SS</sub><br>NC | V <sub>SS</sub><br>NC<br>NC | | $<sup>\</sup>dagger$ The packages shown here are for pinout reference only and are not drawn to scale. SMMS137D-JANUARY 1991-REVISED JANUARY 1993 **Table 1. Connection Table** | DATA BLOCK | RA | Sx | CASx | |------------|--------|---------------------|------| | DATA BLUCK | SIDE 1 | SIDE 2 <sup>†</sup> | CASX | | DQ0-DQ7 | RAS2 | RAS1 | CASO | | DQ8 | | RAS3 | CASO | | DQ9-DQ16 | RASO | RAS1 | CAST | | DQ17 | RAS2 | RAS3 | CAST | | DQ18-DQ25 | RAS2 | RAS3 | CAS2 | | DQ26 | RAS2 | RAS3 | CAS2 | | DQ27-DQ34 | RAS2 | RAS3 | CAS3 | | DQ35 | RAS2 | RAS3 | CAS3 | <sup>†</sup> Side 2 applies to the TM248NBK36B only. #### single in-line memory module and components PC substrate: 1,27 ± 0,1 mm (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for TM124MBK36B and TM248NBK36B: Nickel plate and gold plate over copper Contact area for TM124MBK36R and TM248NBK36R: Nickel plate and tin-lead over copper SMMS137D-JANUARY 1991-REVISED JANUARY 1993 POST OFFICE BOX 1443 HOUSTON, TEXAS 77001 SMMS137D-JANUARY 1991-REVISED JANUARY 1993 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Voltage range on any pin (see Note 1) | · | <br> | -1 V to 7 V | |-----------------------------------------------|---|--------|--------------| | Voltage range on V <sub>CC</sub> (see Note 1) | | <br> | -1 V to 7 V | | Short circuit output current | | <br> | 50 mA | | Power dissipation | | <br> | 9 W | | Operating free-air temperature range | | <br> | 0°C to 70°C | | Storage temperature range | | <br>55 | 5°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | '124MBK36B-60 | | '124MBK36B-70 | | '124MBK36B-80 | | | |-----------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------|------|---------------|------|---------------|------|------| | | | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | ij | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | μА | | Ю | Output current (leakage) | VO = 0 to VCC,<br>VCC = 5.5 V, CAS high | | ± 10 | | ± 10 | | ± 10 | μА | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 945 | | 810 | | 720 | mA | | lCC2 | Standby current | After 1 memory cycle, RAS and CAS high, V <sub>IH</sub> = 2.4 V (TTL) | | 18 | | 18 | | 18 | mA | | | | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 9 | | 9 | | 9 | mA | | Іссз | Average refresh current (RAS-only or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling, CAS high (RAS-only),<br>RAS low after CAS low (CBR) | | 945 | | 810 | | 720 | mA | | ICC4 | Average page current (see Note 4) | tpc = minimum, Vcc = 5.5 V<br>RAS low, CAS cycling | | 810 | | 720 | | 630 | mA | NOTES: 3. Measured with a maximum of one address change while RAS = VII. NOTE 1: All voltage values are with respect to VSS. <sup>4.</sup> Measured with a maximum of one address change while CAS = VIH. SMMS137D-JANUARY 1991-REVISED JANUARY 1993 ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | '248NBK36B-60 | | '248NBK36B-70 | | '248NBK36B-80 | | | |----------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------|------|---------------|------|---------------|------|------| | | | TEST CONDITIONS | MIN MAX | | MIN MAX | | MIN MAX | | UNIT | | VoH | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | l <sub>l</sub> | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 20 | | ± 20 | , | ± 20 | μА | | Ю | Output current (leakage) | VO = 0 to VCC,<br>VCC = 5.5 V, CAS high | | ± 20 | | ± 20 | | ± 20 | μА | | ICC1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 963 | | 828 | | 738 | mA | | lCC2 | Standby current | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | 36 | | 36 | | 36 | mA | | | | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 18 | | 18 | | 18 | mA | | ICC3 | Average refresh current (RAS-only or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling, CAS high (RAS-only),<br>RAS low after CAS low (CBR) | | 1890 | | 1620 | | 1440 | mA | | ICC4 | Average page current (see Note 4) | tpc = minimum, Vcc = 5.5 V<br>RAS low, CAS cycling | | 828 | | 738 | | 648 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . 4. Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . ## capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | '12 | '124MBK36B | | | '248NBK36B | | | |--------------------|---------------------------------------|-----|------------|-----|-----|------------|-----|------| | PAHAMETEH | | MIN | ТҮР | MAX | MIN | TYP | MAX | UNIT | | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 45 | | | 90 | pF | | C <sub>i(R)</sub> | Input capacitance, RAS inputs | | | 35 | | | 35 | pF | | C <sub>i(C)</sub> | Input capacitance, CAS inputs | | | 21 | | | 42 | рF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | 63 | | | | 126 | рF | | C <sub>o(DQ)</sub> | Output capacitance on DQ pins | | • | 7 | | | 14 | pF | NOTE 5: VCC equal to 5 V ± 0.5 V and the bias on pins under test is 0 V. SMMS137D-JANUARY 1991-REVISED JANUARY 1993 ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | '124MBK36B-60<br>'248NBK36B-60 | | '124MBK36B-70<br>'248NBK36B-70 | | '124MBK36B-80<br>'248NBK36B-80 | | UNIT | |------------------|-------------------------------------------------|--------------------------------|-----|--------------------------------|------|--------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | , 18 | 0 | 20 | ns | NOTE 6: topp is specified when the output is no longer driven. # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | '124MBK36B-60<br>'248NBK36B-60 | | '124MBK36B-70<br>'248NBK36B-70 | | '124MBK36B-80<br>'248NBK36B-80 | | UNIT | |------------------|-------------------------------------------------|--------------------------------|---------|--------------------------------|---------|--------------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> RC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | <sup>t</sup> RWC | Read-write cycle time | 130 | | 153 | | 175 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | ns | | tRASP | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | twp | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | . 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 15 | | 18 | | 20 | | ns | | tRWL | W low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W low setup time before CAS low | 0 | | 0 | | 0 | | ns | | twsR | W high setup time (see Note 9) | 10 | | 10 | | 10 | | ns | NOTES: 7. All cycles assume $t_T = 5$ ns. 8. To assure tpc min, tASC should be greater than or equal to 5 ns. 9. CAS-before-RAS refresh only. SMMS137D-JANUARY 1991-REVISED JANUARY 1993 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | | '124MBK36B-60<br>'248NBK36B-60 | | 36B-70<br>36B-70 | '124MBK<br>'248NBK | | UNIT | |-------|------------------------------------------------------|-----|--------------------------------|-----|------------------|--------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tCAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | tDHR | Data hold time after RAS low (see Note 10) | 50 | | 55 | | 60 | | ns | | tDH | Data hold time | 10 | | 15 | | 15 | | ns | | tAR | Column-address hold time after RAS low (see Note 10) | 50 | | 55 | | 60 | | ns | | tCLCH | Hold time, CAS low to CAS high | 5 | | 5 | | 5 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 11) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 11) | 0 | | 0 | | 0 | | ns | | tWCH | Write hold time after CAS low | 15 | | 15 | | 15 | | ns | | twcr | Write hold time after RAS low (see Note 10) | 50 | | 55 | | 60 | | ns | | twhr | W high hold time (see Note 9) | 10 | | 10 | | 10 | | ns | | tCHR | Delay time, RAS low to CAS high (see Note 9) | 15 | | 15 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | tcsh | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low (see Note 9) | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 12) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | _ | 40 | | ns | | tCAL | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 12) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to CAS low (see Note 9) | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | tREF | Refresh time interval | | 16 | | 16 | | 16 | ms | | tΤ | Transition time | 2 | 50 | 2 | 50 | 2 | 50 | ns | NOTES: 9. CAS-before-RAS refresh only. - 10. The minimum value is measured when $t_{\mbox{RCD}}$ is set to $t_{\mbox{RCD}}$ min as a reference. - 11. Either tare or tach must be satisfied for a read cycle. - 12. The maximum value is specified only to assure access time. #### device symbolization (TM124MBK36B illustrated) YY = Year Code MM = Month Code T = Assembly Site Code -SS = Speed Code NOTE: Location of symbolization may vary. SMMS138A-MARCH 1992-REVISED JANUARY 1993 - Organization TM124MBK36C...1 048 576 x 36 TM248NBK36C...2 097 152 x 36 - Single 5-V Power Supply (±10% Tolerance) - 72-pin Leadless Single In-Line Memory Module (SIMM) - TM124MBK36C Utilizes Eight 4-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages and Two 4-Megabit Quad-CAS Dynamic RAM in Plastic Small-Outline J-Lead (SOJ) Packages - TM248NBK36C Utilizes Sixteen 4-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages and Four 4-Megabit Quad-CAS Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages - Long Refresh Period . . . 16 ms (1024 Cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Output - Common CAS Control for Nine Common Data-In and Data-Out Lines, in Four Blocks - Enhanced Page Mode Operation With CAS-Before-RAS, RAS-Only, and Hidden Refresh - Presence Detect - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ | |---------------|------------------|--------|--------|--------| | | TIME | TIME | TIME | OR | | | t <sub>RAC</sub> | taa | tCAC | WRITE | | | | | | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | '124MBK36C-60 | 60 ns | 30 ns | 15 ns | 110 ns | | '124MBK36C-70 | 70 ns | 35 ns | 18 ns | 130 ns | | '124MBK36C-80 | 80 ns | 40 ns | 20 ns | 150 ns | | '248NBK36C-60 | 60 ns | 30 ns | 15 ns | 110 ns | | '248NBK36C-70 | 70 ns | 35 ns | 18 ns | 130 ns | | '248NBK36C-80 | 80 ns | 40 ns | 20 ns | 150 ns | - Low Power Dissipation - Operating Free-Air-Temperature Range . . . 0°C to 70°C - Gold-Tabbed Versions Available:† - TM124MBK36C - TM248NBK36C - Tin-Lead (Solder) Tabbed Versions - TM124MBK36S - TM248NBK36S #### description #### TM124MBK36C The TM124MBK36C is a dynamic random-access memory organized as four times 1 048 576 × 9 (bit 9 is generally used for parity) in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of eight TMS44400DJ, 1 048 576 × 4-bit dynamic RAMs, each in 20/26-lead plastic small-outline J-lead packages (SOJs), and two TMS44460DJ, 1 048 576 × 4-bit Quad-CAS dynamic RAMs, in 24/26-lead plastic small-outline J-lead packages (SOJs) mounted on a substrate with decoupling capacitors. Each TMS44400DJ and TMS44460DJ is described in the TMS44400 and TMS44460 data sheets, respectively. The TM124MBK36C is available in the single-sided BK leadless module for use with sockets. The TM124MBK36C features RAS access times of 60 ns, 70 ns, and 80 ns. This device is characterized for operation from 0°C to 70°C <sup>†</sup> Part numbers in this data sheet are for the gold-tabbed version; the information applies to both gold-tabbed and solder-tabbed versions. SMMS138A-MARCH 1992-REVISED JANUARY 1993 #### TM248NBK36C The TM248NBK36C is a dynamic random-access memory organized as four times 2 097 152 x 9 (bit 9 is generally used for parity) in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of sixteen TMS44400DJ, 1 048 576 x 4-bit dynamic RAMs, each in 20/26-lead plastic small-outline J-lead packages (SOJs), and four TMS44460DJ, 1 048 576 x 4-bit Quad-CAS dynamic RAMs, in 24/26-lead plastic small-outline J-lead packages (SOJs) mounted on a substrate with decoupling capacitors. Each TMS44400DJ and TMS44460DJ is described in the TMS44400 or TMS44460 data sheet, respectively. The TM248NBK36C is available in the double-sided BK leadless module for use with sockets. The TM248NBK36C features $\overline{RAS}$ access times of 60 ns, 70 ns, and 80 ns. This device is rated for operation from 0°C to 70°C #### operation #### TM124MBK36C The TM124MBK36C operates as eight TMS44400DJs and two TMS44460DJs connected as shown in the functional block diagram and Table 1. The common I/O feature dictates the use of early write cycles to prevent contention on D and Q. #### TM248NBK36C The TM248NBK36C operates as sixteen TMS44400DJs and four TMS44460DJs connected as shown in the functional block diagram and Table 1. The common I/O feature dictates the use of early write cycles to prevent contention on D and Q. SMMS138A-MARCH 1992-REVISED JANUARY 1993 | BK SING | GLE IN-LINE MODULE <sup>†</sup> | | TM124MBK3 | | | | 248NBK36 | ct | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|---------------------------------------------------------|-------|---------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------| | | (TOP VIEW) | | (SIDE VIEV | | | | SIDE VIEW | | | VSS DO0 1 2 DO18 3 DO19 5 DO29 6 DO20 7 DO3 8 DO21 10 NC 11 A3 A2 A4 DO19 DO4 A5 DO4 DO22 DO23 DO4 DO22 DO23 DO6 DO25 DO7 DO25 DO7 DO25 DO25 DO7 DO25 DO25 DO7 DO25 DO25 DO7 DO25 DO25 DO7 DO25 DO7 DO25 DO25 DO7 DO25 DO25 DO7 DO25 DO25 DO7 DO25 DO3 DO8 DO35 DO8 | | | | | | | | | | DQ17 | | | A0-A9 CAS0-CAS3 DQ0-DQ35 NC PD1-PD4 RAS0-RAS3 VCC VSS W | PIN N | C<br>D<br>N<br>P<br>R<br>5<br>G | ddress Inpuolumn-Add<br>ata In/Data<br>o Connecti<br>resence De<br>low-Address<br>-V Supply<br>iround | ress Strobe<br>Out<br>on<br>tects<br>s Strobe | , | | DQ30 56<br>DQ13 57 | | | | | | | | | | DQ31 58<br>VCC 59 | [ | | SIGNAL | PRES | PD1 | TECT<br>PD2 | PD3 | PD4 | | DQ32 | | | (PIN) | | (67) | (68) | (69) | (70) | | DQ33 62<br>DQ15 63<br>DQ34 64 | | | | 80 ns | V <sub>SS</sub> | V <sub>SS</sub> | NC | V <sub>SS</sub> | | DQ16 65 | 1 | | TM124MBK36C | 70 ns | VSS | Vss | V <sub>SS</sub> | NC | | NC 66<br>PD1 67 | [ ] | | | 60 ns | V <sub>SS</sub> | V <sub>SS</sub> | NC | NC | | PD2 68<br>PD3 69 | | | | 80 ns | NC | NC NC | NC | VSS | | PD4 | (+) | | TM248NBK36C | 70 ns | NC | NC | VSS | NC | | V <sub>SS</sub> 72 | | j : | | 60 ns | NC | NC | NC | NC | <sup>†</sup> The packages shown here are for pinout reference only and are not drawn to scale. SMMS138A-MARCH 1992-REVISED JANUARY 1993 **Table 1. Connection Table** | DATA BLOOK | RA | | | |------------|--------|---------------------|------| | DATA BLOCK | SIDE 1 | SIDE 2 <sup>†</sup> | CASx | | DQ0-DQ7 | RASO | RAS1 | CASO | | DQ8 | RASO | RAS1 | CASO | | DQ9-DQ16 | RASO | RAST | CAS1 | | DQ17 | RASO | RAST | CAS1 | | DQ18-DQ25 | RAS2 | RAS3 | CAS2 | | DQ26 | RAS2 | RAS3 | CAS2 | | DQ27-DQ34 | RAS2 | RAS3 | CAS3 | | DQ35 | RAS2 | RAS3 | CAS3 | <sup>†</sup> Side 2 applies to the TM248NBK36C only. ## single in-line memory module and components PC substrate: $1,27 \pm 0,1$ mm (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for TM124MBK36C and TM248NBK36C: Nickel plate and gold plate over copper Contact area for TM124MBK36S and TM248NBK36S: Nickel plate and tin-lead over copper ## functional block diagram (for TM124MBK36C and TM248NBK36C, Side 1) functional block diagram (for TM248NBK36C, Side 2) SMMS138A-MARCH 1992-REVISED JANUARY 1993 ## Supply voltage range on any pin (see Note 1) -1 V to 7 V Short circuit output current 50 mA Power dissipation 10 W ## NOTE 1: All voltage values are with respect to $V_{SS}$ . #### recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | - 1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | ပံ | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DADAMETED | TEST COMPITIONS | '124MBK | 36C-60 | '124MBK | 36C-70 | '124MBK | 11117 | | | |------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------|--------|---------|--------|---------|-------|------|--| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | Vон | High-level output voltage | IOH = -5 mA | 2.4 | | 2.4 | | 2.4 | | V | | | VoL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ٧ | | | Ŋ | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | μА | | | Ю | Output current (leakage) | $\frac{\text{V}_{\text{CC}}}{\text{CAS}} = 5.5 \text{ V}, \text{ V}_{\text{O}} = 0 \text{ to V}_{\text{CC}},$ | | ± 10 | | ± 10 | | ± 10 | μΑ | | | <sup>1</sup> CC1 | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | 1050 | | 900 | | 800 | mA | | | | Chandley average | V <sub>IH</sub> = 2.4 V (TTL),<br>after 1 memory cycle,<br>RAS and CAS high | | 20 | | 20 | | 20 | mA , | | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS),<br>after 1 memory cycle,<br>RAS and CAS high | | 10 | | 10 | | 10 | mA | | | ICC3 | Average refresh current (RAS-only or CBR) (see Note 3) | VCC = 5.5 V, Minimum cycle,<br>RAS cycling,<br>CAS high (RAS-only),<br>RAS low after CAS low (CBR) | | 1050 | | 900 | | 800 | mA | | | ICC4 | Average page current (see Note 4) | VCC = 5.5 V, tpC = Minimum,<br>RAS low, CAS cycling | | 900 | | 800 | | 700 | mA | | NOTES: 3. Measured with a maximum of one address change while RAS = VII. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>4.</sup> Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . SMMS138A-MARCH 1992-REVISED JANUARY 1993 ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DADAMETED | TECT COMPLETIONS | '248NBK | 36C-60 | '248NBK | 36C-70 | '248NBK | 36C-80 | LINET | |----------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------|--------|---------|--------|---------|--------|----------------------| | Ì | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT V V μA μA mA mA | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | V | | VoL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | l <sub>l</sub> | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 20 | | ± 20 | ٠ | ± 20 | μΑ | | ю | Output current (leakage) | $\frac{V_{CC}}{CAS} = 5.5 \text{ V}, V_{O} = 0 \text{ to } V_{CC},$ | | ± 20 | | ± 20 | | ± 20 | μА | | lcc1 | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | 1070 | | 920 | | 820 | mA | | | Standby ourrent | V <sub>IH</sub> = 2.4 V (TTL),<br>after 1 memory cycle,<br>RAS and CAS high | | 40 | | 40 | | 40 | mA | | ICC2 | Standby current | VIH = VCC - 0.2 V (CMOS),<br>after 1 memory cycle,<br>RAS and CAS high | | 20 | | 20 | | 20 | mA | | lCC3 | Average refresh current (RAS-only or CBR) (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum cycle,<br>RAS cycling,<br>CAS high (RAS-only),<br>RAS low after CAS low (CBR) | | 2100 | | 1800 | | 1600 | mA | | ICC4 | Average page current (see Note 4) | VCC = 5.5 V, tpC = Minimum,<br>RAS low, CAS cycling | | 920 | | 820 | | 720 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . ## capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | '12 | '124MBK36C '248NBK36C | | | | | | |-------------------|---------------------------------------|-----|-----------------------|-----|-----|-----|-----|------| | | PANAMEICN | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 50 | | | 100 | pF | | C <sub>i(R)</sub> | Input capacitance, RAS inputs | | | 35 | | | 35 | pF | | C <sub>i(C)</sub> | Input capacitance, CAS inputs | | | 21 | | | 42 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 70 | | | 140 | pF | | Co(DQ) | Output capacitance on DQ pins | | | 7 | | | 14 | pF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. <sup>4.</sup> Measured with a maximum of one address change while CAS = VIH. SMMS138A-MARCH 1992-REVISED JANUARY 1993 ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | (36C-60<br>(36C-60 | '124MBK<br>'248NBK | | '124MBK36C-80<br>'248NBK36C-80 | | UNIT | |------|-------------------------------------------------|-----|--------------------|--------------------|-----|--------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tCAC | Access time from CAS low | | 15 | - | 18 | | 20 | ns | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 6: topp is specified when the output is no longer driven. ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | '124MBK36C-60<br>'248NBK36C-60 | | | | '124MBK36C-80<br>'248NBK36C-80 | | UNIT | |-------|-------------------------------------------------|--------------------------------|---------|-----|---------|--------------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tRWC | Read-write cycle time | 130 | | 153 | | 175 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | ns | | tRASP | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | twp | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 15 | | 18 | | 20 | | ns | | tRWL | W low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W low setup time before CAS low | 0 | | 0 | | 0 | | ns | | twsR | W high setup time (see Note 9) | 10 | | 10 | | 10 | | ns | NOTES: 7. All cycles assume $t_T = 5$ ns. 8. To assure tpc min, tASC should be greater than or equal to 5 ns. 9. CAS-before-RAS refresh only. SMMS138A-MARCH 1992-REVISED JANUARY 1993 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | | '124MBK36C-60<br>'248NBK36C-60 | | 36C-70<br>36C-70 | '124MBK36C-80<br>'248NBK36C-80 | | UNIT | |------------------|------------------------------------------------------|-----|--------------------------------|-----|------------------|--------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tCAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | tDHR | Data hold time after RAS low (see Note 10) | 50 | | 55 | | 60 | | ns | | tDH | Data hold time | 10 | | 15 | | 15 | | ns | | tar | Column-address hold time after RAS low (see Note 10) | 50 | | 55 | | 60 | | ns | | tCLCH | Hold time, CAS low to CAS high | 5 | | 5 | | 5 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 11) | 0 | | 0 | | 0 | | ns | | tarh | Read hold time after RAS high (see Note 11) | 0 | | 0 | | 0 | | ns | | twch | Write hold time after CAS low | 15 | | 15 | | 15 | | ns | | twcr | Write hold time after RAS low (see Note 10) | 50 | | 55 | - | 60 | | ns | | twhr | W-high hold time (see Note 9) | 10 | | 10 | | 10 | | ns | | tCHR | Delay time, RAS low to CAS high (see Note 9) | 15 | | 15 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low (see Note 9) | 10 | | 10 | | 10 | | ns | | t <sub>RAD</sub> | Delay time, RAS low to column-address (see Note 12) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | t <sub>CAL</sub> | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 12) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to CAS low (see Note 9) | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | tREF | Refresh time interval | | 16 | | 16 | | 16 | ms | | ŧт | Transition time | 2 | 50 | 2 | 50 | 2 | 50 | ns | NOTES: 9. CAS-before-RAS refresh only. - 10. The minimum value is measured when $t_{RCD}$ is set to $t_{RCD}$ min as a reference. - 11. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. - 12. The maximum value is specified only to assure access time. #### device symbolization (TM124MBK36C illustrated) YY = Year Code MM = Month Code T = Assembly Site Code -SS = Speed Code NOTE: Location of symbolization may vary. - Organization . . . 4 194 304 × 9 - Single 5-V Power Supply (±10% Tolerance) - 30-Pin Single In-Line Memory Module (SIMM) for Use With Sockets - Utilizes Nine 4-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead Packages (SOJs) - Long Refresh Period . . . 16 ms (1024 Cycles) - All Inputs, Outputs, and Clocks Fully TTL Compatible - 3-State Outputs - Performance Ranges: | | ACCESS | ACCESS | READ | |---------------|--------|--------|--------| | | TIME | TIME | OR | | | (trac) | (taa) | WRITE | | | | | CYCLE | | | (MAX) | (MAX) | (MIN) | | TM4100EAD9-60 | 60 ns | 15 ns | 110 ns | | TM4100EAD9-70 | 70 ns | 18 ns | 130 ns | | TM4100EAD9-80 | 80 ns | 20 ns | 150 ns | - Common CAS Control for Eight Common Data-In and Data-Out Lines - Separate CAS Control for One Separate Pair of Data-In and Data-Out Lines - Low Power Dissipation - Operating Free-Air Temperature Range 0°C to 70°C ## description The TM4100EAD9 is a dynamic random-access memory module organized as 4 194 304 $\times$ 9 [bit nine (D9, Q9) is generally used for parity and is controlled by $\overline{\text{CAS9}}$ ] in a 30-pin leadless single in-line memory module (SIMM). This module is composed of nine TMS44100DJ, 4 194 304 × 1-bit dynamic RAMs each in a 20/26-lead plastic small-outline J-lead package (SOJ) mounted on a substrate with decoupling capacitors. SINGLE IN-LINE MODULE† (TOP VIEW) † The package shown is for pinout reference only. | PIN NOMENCLATURE | | | | | | | |------------------|------------------------|--|--|--|--|--| | A0-A10 | Address Inputs | | | | | | | CAS, CAS9 | Column-Address Strobe | | | | | | | DQ1-DQ8 | Data In/Data Out | | | | | | | D9 | Data In | | | | | | | NC | No Internal Connection | | | | | | | Q9 | Data Out | | | | | | | RAS | Row-Address Strobe | | | | | | | Vcc | 5-V Supply | | | | | | | $V_{SS}$ | Ground | | | | | | | W | Write Enable | | | | | | The TM4100EAD9 is available in the AD single-sided, leadless module for use with sockets. The TM4100EAD9 is characterized for operation from 0°C to 70°C. ## TM4100EAD9 4 194 304 BY 9-BIT DYNAMIC RAM MODULE SMMS419A-NOVEMBER 1991-REVISED JANUARY 1993 ## operation The TM4100EAD9 operates as nine TMS44100DJs connected as shown in the functional block diagram. Refer to the TMS44100 data sheet for details of its operation. The common I/O feature of the TM4100EAD9 dictates the use of early write cycles to prevent contention on D and Q. ## single in-line memory module and components PC substrate: 1,27 mm (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for socketable devices: Nickel plate and solder plate over copper #### functional block diagram A0-A10 RAS CAS w 4096K × 1 4096K x 1 A0-A10 A0-A10 RAS RAS CAS CAS $\overline{\mathbf{w}}$ W D D DQ1 -DQ5 -4096K × 1 4096K × 1 A0-A10 A0-A10 RAS RAS CAS CAS ₩ $\overline{\mathbf{w}}$ DQ2 -DQ6 Vcc Vss VCC VSS 4096K × 1 4096K × 1 A0-A10 A0-A10 RAS RAS CAS CAS w W DQ7 · DQ3 -D D Vcc Vss Vcc Vss 4096K × 1 A0-A10 A0-A10 RAS RAS CAS CAS W W DQ8 -DQ4 D D Vcc Vcc Vss Vss 4096K × 1 A0-A10 RAS CAS9 CAS W D9 D VCC VSS Q9 Vcc c....c > VSS ## TM4100EAD9 4 194 304 BY 9-BIT DYNAMIC RAM MODULE SMMS419A-NOVEMBER 1991-REVISED JANUARY 1993 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | | |-----------------------------------------------|--------------| | Voltage range on V <sub>CC</sub> (see Note 1) | - 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | 9 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | | ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|-----|------| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | * . | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | | -1 | | 0.8 | V | | TA | Operating free-air temperature | | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | '4100E | AD9-60 | '4100E | AD9-70 | '4100EAD9-80 | | UNIT | |------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------------|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Voн | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | կ | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ±10 | | ±10 | | ±10 | μΑ | | 0 | Output current (leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> , V <sub>CC</sub> = 5.5 V,<br>CAS high | | ±10 | | ±10 | | ±10 | μΑ | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 945 | | 810 | | 720 | mA | | loos | Standby current | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | 18 | | 18 | | 18 | mA | | ICC2 | | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 9 | | . 9 | | 9 | IIIA | | ІССЗ | Average refresh current<br>(RAS only or CBR)<br>(see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling,<br>CAS high (RAS only),<br>RAS low after CAS low (CBR) | | 945 | | 810 | | 720 | mA | | ICC4 | Average page current (see Note 4) | tpC = minimum, V <sub>CC</sub> = 5.5 V, RAS low, CAS cycling | | 810 | | 720 | | 630 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . <sup>4.</sup> Measured with a maximum of one address change while CAS = VIH. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. SMMS419A-NOVEMBER 1991-REVISED JANUARY 1993 ## capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ (see Note 5) | | PARAMETER | MIN _ MAX | UNIT | |--------------------|----------------------------------------|-----------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 45 | ·pF | | C <sub>i(D)</sub> | Input capacitance, data input (pin D9) | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 63 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | 63 | pF | | C <sub>o(DQ)</sub> | Output capacitance (pins DQ1-DQ8) | 12 | pF | | Co | Output capacitance (pin Q9) | 7 | pF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pin under test is 0 V. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '4100E | AD9-60 | '4100EAD9-70 | | '4100EAD9-80 | | UNIT | |------------------|-------------------------------------------------|--------|--------|--------------|-----|--------------|-----|------| | | FARABLIER | MIN | MAX | MIN | MAX | MIN | MAX | ONI | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | <sup>t</sup> CAC | Access time from CAS low | | 15 | | 18 | | 20 | ns ' | | tCPA | Access time from column precharge | ĺ | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | <sup>t</sup> OFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 6: topp is specified when the output is no longer driven. ## TM4100EAD9 4 194 304 BY 9-BIT DYNAMIC RAM MODULE SMMS419A-NOVEMBER 1991-REVISED JANUARY 1993 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | '4100 | EAD9-60 | '4100EAD9-70 | | '4100EAD9-80 | | UNIT | |-----------------|--------------------------------------------------------------|-------|---------|--------------|---------|--------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | ONII | | tRC | Random read or write cycle time (see Note 7) | 110 | | 130 | | 150 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 9) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 9) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low (see Note 10) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | twp | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | • | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tcwL | W low setup time before CAS high | 15 | | 18 | | 20 | | ns | | tRWL | W low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | ns | | twsn | W high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | twrs | W low setup time (test mode only) | 10 | | 10 | | 10 | | ns | | tCAH | Column-address hold time after CAS low | 10 | • | 15 | | 15 | | ns | | tDHR | Data hold time after RAS low (see Note 12) | 50 | | 55 | | 60 | | ns | | <sup>t</sup> DH | Data hold time (see Note 10) | 10 | | 15 | | 15 | *** | ns | | tAR | Column-address hold time after RAS low (see Note 12) | 50 | | 55 | | 60 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 13) | 0 | | 0 | | . 0 | | ns | | †WCH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | ns | | twcn | Write hold time after RAS low (see Note 12) | 50 | | 55 | | 60 | | ns | | twhr | W high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | #### Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To assure tpc min, tasc should be greater than or equal to 5 ns. - 9. In a read-write cycle, tRWD and tRWL must be observed. - 10. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. 11. Referenced to the later of CAS or W in write operations. - 12. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. - 13. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. · SMMS419A-NOVEMBER 1991-REVISED JANUARY 1993 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '4100E | AD9-60 | '4100EAD9-70 | | '4100EAD9-80 | | UNIT | |-------------------|------------------------------------------------------------------|--------|--------|--------------|-----|--------------|-----|------| | | • | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tWTH | W low hold time (test mode only) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 15 | | 15 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | .0 | | 0 | | 0 | | ns | | tcsh | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 14) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | t <sub>RAL</sub> | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | t <sub>CAL</sub> | Delay time, column address to CAS high | 30 | | 35 | | 40 | | ns | | <sup>t</sup> RCD | Delay time, RAS low to CAS low (see Note 14) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | <sup>t</sup> RPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | · 18 | | 20 | | ns | | tTAA | Access time from address (test mode) | 35 | | 40 | | 45 | | ns | | t <sub>TCPA</sub> | Access time from column precharge (test mode) | 40 | | 45 | | 50 | | ns | | t <sub>TRAC</sub> | Access time from RAS (test mode) | 65 | | 75 | | 85 | | ns | | t <sub>REF</sub> | Refresh time interval | | 16 | | 16 | | 16 | ms | | tΤ | Transition time | 2 | 50 | 2 | 50 | 2 | 50 | ns | NOTE 14: The maximum value is specified only to assure access time. ## TM4100EAD9 4 194 304 BY 9-BIT DYNAMIC RAM MODULE SMMS419A-NOVEMBER 1991-REVISED JANUARY 1993 ## device symbolization YY = Year Code MM = Month Code T = Assembly Site Code -SS = Speed NOTE: The location of symbolization may vary. - Organization . . . 4 194 304 × 8 - Single 5-V Power Supply (±10% Tolerance) - 30-Pin Single In-Line Memory Module (SIMM) for Use With Sockets - Utilizes Eight 4-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead Packages (SOJs) - Long Refresh Period . . . 16 ms (1024 Cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Output - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ | |--------------|--------------|--------|---------|--------| | | TIME | TIME | TIME | OR | | • | <b>t</b> RAC | tAA | tCAC | WRITE | | | | | | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | '4100GAD8-60 | 60 ns | 30 ns | 15 ns | 110 ns | | '4100GAD8-70 | 70 ns | 35 ns | 18 ns 🧪 | 130 ns | | '4100GAD8-80 | 80 ns | 40 ns | 20 ns | 150 ns | - Common CAS Control for Eight Common Data-In and Data-Out Lines - Low Power Dissipation - Operating Free-Air Temperature Range 0°C to 70°C #### description The TM4100GAD8 is a dynamic random-access memory module organized as 4 194 304 $\times$ 8-bits in a 30-pin leadless single in-line memory module (SIMM). The SIMM is composed of eight TMS44100DJ, 4 194 304 $\times$ 1-bit dynamic RAMs in 20/26-lead plastic small-outline J-lead packages (SOJ), mounted on a substrate with decoupling capacitors. The TM4100GAD8 is available in the AD single-sided, leadless module for use with sockets. The TM4100GAD8 is characterized for operation from 0°C to 70°C. ## SINGLE IN-LINE MODULE† (TOP VIEW) † The package shown is for pinout reference only. | PIN NOMENCLATURE | | | | | | | | |------------------|------------------------|--|--|--|--|--|--| | A0-A10 | Address Inputs | | | | | | | | CAS | Column-Address Strobe | | | | | | | | DQ1-DQ8 | Data In/Data Out | | | | | | | | NC | No Internal Connection | | | | | | | | RAS | Row-Address Strobe | | | | | | | | Vcc | 5-V Supply | | | | | | | | V <sub>SS</sub> | Ground | | | | | | | | $\overline{w}$ | Write Enable | | | | | | | ## TM4100GAD8 4 194 304 BY 8-BIT DYNAMIC RAM MODULE SMMS508A-MARCH 1992-REVISED JANUARY 1993 #### operation The TM4100GAD8 operates as eight TMS44100DJs connected as shown in the functional block diagram. Refer to the TMS44100 data sheet for details of its operation. The common I/O feature of the TM4100GAD8 dictates the use of early write cycles to prevent contention on D and Q. #### single in-line memory module and components PC substrate: 1,27 mm (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for socketable devices: Nickel plate and solder plate over copper #### functional block diagram · A0-A10 RAS CAS $\overline{\mathbf{w}}$ 4096K × 1 4096K x 1 A0-A10 A0-A10 RAS RAS CAS CAS $\overline{\mathbf{w}}$ w D D DQ1 DQ5 VSS 4096K × 1 4096K × 1 A0-A10 A0-A10 RAS RAS CAS CAS $\overline{\mathbf{w}}$ $\overline{\mathbf{w}}$ Q DQ2 DQ6 -VCC VSS VCC VSS 4096K × 1 4096K × 1 A0-A10 A0-A10 RAS RAS CAS CAS W w DQ3 -DQ7 D D Vcc Vss Vcc Vss 4096K × 1 4096K × 1 A0-A10 A0-A10 RAS RAS CAS CAS $\overline{\mathbf{w}}$ $\overline{\mathbf{w}}$ DQ4 D DQ8 D Vcc VCC VSS Vss Vcc c....c = VSS SMMS508A-MARCH 1992-REVISED JANUARY 1993 ## Short circuit output current 50 mA Power dissipation 8 W Operating free-air temperature range, T<sub>A</sub> 0°C to 70°C Storage temperature range -55°C to 125°C #### recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | . 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | '4100G | AD8-60 | '4100G | AD8-70 | '4100GAD8-80 | | UNIT | |------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------------|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ٧ | | lį | Input current (leakage) | $V_{CC} = 5.5 \text{ V}, V_I = 0 \text{ to } 6.5 \text{ V},$<br>All other pins = 0 V to $V_{CC}$ | | ±10 | | ±10 | | ±10 | μА | | ю | Output current (leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>V <sub>CC</sub> = 5.5 V, CAS high | | ±10 | | ±10 | | ±10 | μА | | ICC1 | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | 840 | | 720 | | 640 | mA | | | Standby current | V <sub>IH</sub> = 2.4 V (TTL),<br>After 1 memory cycle,<br>RAS and CAS high, | | 16 | | 16 | | 16 | mA | | ICC2 | | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS),<br>After 1 memory cycle,<br>RAS and CAS high | | 8 | | 8 | | 8 | mA | | ICC3 | Average refresh current (RAS-only or CBR) (see Note 3) | V <sub>CC</sub> = 5.5 V,<br>Minimum cycle,<br>RAS cycling, CAS high | | 840 | | 720 | | 640 | mA | | ICC4 | Average page current (see Note 4) | V <sub>CC</sub> = 5.5 V,<br>t <sub>c(P)</sub> = minimum,<br>RAS low, CAS cycling | | 720 | | 640 | - | 560 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{ij}$ . Measured with a maximum of one address change while CAS = V<sub>IH</sub>. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. ## TM4100GAD8 4 194 304 BY 8-BIT DYNAMIC RAM MODULE SMMS508A-MARCH 1992-REVISED JANUARY 1993 ## capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ | | PARAMETER | MIN MAX | UNIT | |--------------------|---------------------------------------|---------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 40 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 56 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | 56 | pF | | Co | Output capacitance (pins DQ1-DQ8) | 12 | pF | NOTE 5: VCC equal to $5 V \pm 0.5 V$ and the bias on the pin under test is 0 V. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '4100G | GAD8-60 '4100G | | AD8-70 | '4100GAD8-80 | | UNIT | |------|-------------------------------------------------|--------|------------------|-----|--------|--------------|-----|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | ONIT | | tAA | Access time from column-address | | ′ 30 | | 35 | | 40 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 6: toff is specified when the output is no longer driven. ## TM4100GAD8 4 194 304 BY 8-BIT DYNAMIC RAM MODULE SMMS508A-MARCH 1992-REVISED JANUARY 1993 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | '4100 | '4100GAD8-60 | | GAD8-70 | '4100GAD8-80 | | UNIT | |------------------|-----------------------------------------------------|-------|--------------|-----|-------------|--------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | กร | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | ns | | tRASP | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | | 15 | <del></del> | 15 | • | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0. | | ns | | tDS | Data setup time | · 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 15 | | 18 | | 20 | | ns | | tRWL | W low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W low setup time before CAS low | 0 | | 0 | | 0 | | ns | | twsR | W high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | twrs | W low setup time (test mode only) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | <sup>t</sup> DHR | Data hold time after RAS low (see Note 9) | 50 | | 55 | | 60 | | ns | | <sup>t</sup> DH | Data hold time | 10 | | 15 | | 15 | | ns | | t <sub>AR</sub> | Column-address hold time after RAS low (see Note 9) | 50 | | 55 | | 60 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 10) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 10) | 0 | | 0 | | 0 | | ns | | twch | Write hold time after CAS low | 15 | | 15 | | 15 | | ns | | twcn | Write hold time after RAS low (see Note 9) | 50 | | 55 | | 60 | | ns | | twhr | W high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tw⊤H | W low hold time (test mode only) | 10 | | 10 | | 10 | | ns | Continued next page. NOTES: 7. All cycle times assume t<sub>T</sub> = 5 ns. 8. To assure t<sub>PC</sub> min, t<sub>ASC</sub> should be greater than or equal to t<sub>CP</sub>. 9. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. 10. Either tRRH or tRCH must be satisfied for a read cycle. SMMS508A-MARCH 1992-REVISED JANUARY 1993 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '4100G | AD8-60 | '4100G | AD8-70 | '4100G/ | AD8-80 | UINT | |-------------------|---------------------------------------------------------------|--------|--------|--------|--------|---------|--------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | OINT | | <sup>t</sup> CHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 15 | | 15 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | tcsh | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 11) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | <sup>t</sup> RAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | tCAL. | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 11) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | t <sub>RPC</sub> | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | <sup>t</sup> TAA | Access time from address (test mode) | 35 | | 40 | | 45 | | ns | | <sup>t</sup> TCPA | Access time from column precharge (test mode) | 40 | | 45 | | 50 | | ns | | †TRAC | Access time from RAS (test mode) | 65 | _ | 75 | | 85 | | ns | | t <sub>REF</sub> | Refresh time interval | | 16 | | 16 | | 16 | ms | | tŢ | Transition time | - 2 | 50 | 2 | 50 | 2 | 50 | ns | NOTE 11: The maximum value is specified only to assure access time. ## TM4100GAD8 4 194 304 BY 8-BIT DYNAMIC RAM MODULE SMMS508A-MARCH 1992-REVISED JANUARY 1993 ## device symbolization | С | TM4100GAD8 -SS YYMMT | |---|-------------------------------------------------------------| | | | | | YY = Year Code<br>MM = Month Code<br>T = Assembly Site Code | -SS = Speed NOTE: The location of symbolization may vary. SINGLE-IN-LINE PACKAGE† - Organization . . . 4 194 304 × 8 - Single 5-V Power Supply - 30-Pin Single In-Line Memory Module (SIMM) for Use With Sockets - Utilizes Two 16-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead Packages (SOJs) - Long Refresh Period . . . 32 ms (2048 Cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Output - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ | |--------------|--------|--------|--------|--------| | | TIME | TIME | TIME | OR | | | trac | tAA | tCAC - | WRITE | | | | | | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | '497GAD8A-60 | 60 ns | 30 ns | 15 ns | 110 ns | | '497GAD8A-70 | 70 ns | 35 ns | 18 ns | 130 ns | | '497GAD8A-80 | 80 ns | 40 ns | 20 ns | 150 ns | | '497GAD8A-10 | 100 ns | 50 ns | 25 ns | 180 ns | - Common CAS Control for Eight Common Data-In and Data-Out Lines - Low Power Dissipation - Operating Free-Air Temperature Range 0°C to 70°C #### description The TM497GAD8A is a 32M dynamic random-access memory module organized as 4 194 304 × 8-bits in a 30-pin leadless single in-line memory module (SIMM). The SIMM is composed of two TMS417400DZ, 4 194 304 × 4-bit dynamic RAMs in 24/28-lead plastic small-outline J-lead packages (SOJ), mounted on a substrate with decoupling capacitors. † The package shown is for pinout reference only. | PIN NOMENCLATURE | | | | | | | | | | | |------------------|------------------------|--|--|--|--|--|--|--|--|--| | A0-A10 | Address Inputs | | | | | | | | | | | CAS | Column-Address Strobe | | | | | | | | | | | DQ1-DQ8 | Data In/Data Out | | | | | | | | | | | NC | No Internal Connection | | | | | | | | | | | RAS | Row-Address Strobe | | | | | | | | | | | Vcc | 5-V Supply | | | | | | | | | | | $V_{SS}$ | Ground | | | | | | | | | | | $\overline{w}$ | Write Enable | | | | | | | | | | The TM497GAD8A is characterized for operation from 0°C to 70°C. #### operation The TM497GAD8A operates as two TMS417400DZs connected as shown in the functional block diagram. Refer to the TMS417400 data sheet for details of its operation. The common I/O feature of the TM497GAD8A dictates the use of early write cycles to prevent contention on D and Q. #### single in-line memory module and components PC substrate: 1,27 mm (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for socketable devices: Nickel plate and solder plate over copper ## functional block diagram SMMS478-DECEMBER 1992 # **ADVANCE INFORMATION** | absolute maximum ratings over operating fr | ee-air temperature range (unless otherwise noted)† | |--------------------------------------------|----------------------------------------------------| | | – 1 V to 7 V | | | – 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | 2 W | | Operating free-air temperature range, TA | | | Storage temperature range | – 55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | '497GAI | 08A-60 | '497GAE | 08A-70 | '497GAE | 08-A80 | '497GAD8A-10 | | UNIT | |-----------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------|--------|---------|--------|---------|--------|--------------|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | Vон | High-level<br>output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | , | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | | 0.4 | V | | lı , | Input current<br>(leakage) | V <sub>CC</sub> = 5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ±10 | | ±10 | | ±10 | | ±10 | μА | | ю | Output current (leakage) | VO = 0 to VCC,<br>VCC = 5.5 V, CAS high | | ±10 | | ±10 | | ±10 | | ±10 | μА | | lCC1 | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 5.5 V,<br>Minimum cycle | | 240 | | 220 | | 200 | | 180 | mA | | | Standby current | V <sub>IH</sub> = 2.4 V (TTL),<br>After 1 memory cycle,<br>RAS and CAS high | | 4 | | 4 | | 4 | | 4 | mA | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS),<br>After 1 memory cycle,<br>RAS and CAS high | | 2 | | 2 | | 2 | | 2 | mA | | Іссз | Average refresh<br>current (RAS-only<br>or CBR)<br>(see Note 3) | V <sub>CC</sub> = 5.5 V,<br>Minimum cycle,<br>RAS cycling, CAS high | | 240 | | 220 | | 200 | | 180 | mA | | ICC4 | Average page<br>current<br>(see Note 4) | V <sub>CC</sub> = 5.5 V,<br>t <sub>PC</sub> = minimum,<br>RAS low, CAS cycling | | 140 | | 120 | | 100 | | 90 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel}L$ . <sup>4.</sup> Measured with a maximum of one address change while CAS = VIH. NOTE 1: All voltage values are with respect to VSS. # **ADVANCE INFORMATION** # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ | | PARAMETER | MIN | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | 10 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | 14 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | 14 | pF | | Co | Output capacitance (pins DQ1-DQ8) | | 7 | pF | NOTE 5: $V_{CC}$ equal to $5 V \pm 0.5 V$ and the bias on the pin under test is 0 V. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | '497GAD8A-60 | | '497GAD8A-70 | | '497GAD8A-80 | | '497GAD8A-10 | | |------|-------------------------------------------------|---|--------------|-----|--------------|-----|--------------|-----|--------------|------| | | | | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tAA | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | | 25 | ns | | tCPA | Access time from column precharge | Ĭ | 35 | | 40 | | 45 | | 50 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | 0 | | ns | | tон | Output disable; start of CAS high | 3 | | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | 0 | 25 | ns | NOTE 6: toff is specified when the output is no longer driven. ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | '497G/ | '497GAD8A-60 | | '497GAD8A-70 | | '497GAD8A-80 | | '497GAD8A-10 | | |------------------|-------------------------------------------------|--------|--------------|-----|--------------|-----|--------------|-----|--------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | 180 | | ns | | <sup>t</sup> PC | Random read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | 55 | | ns | | tRASP | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | t <sub>RAS</sub> | Non-page-mode pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | tCAS | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | 0 | | `ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data setup time | 0 | | 0 | | 0 | | .0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | 25 | | ns | | <sup>t</sup> RWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | 25 | | ns | | twcs | W-low setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | twsR | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time | 10 | | 15 | | 15 | | 15 | | ns · | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | 15 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 9) | 0 | | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 9) | 5 | | 5 | | 5 | | 5 | | ns | | tWCH | Write hold time after CAS low | 15 | | 15 | | 15 | | 15 | | ns | | twhr. | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | Continued next page. **ADVANCE INFORMATION** NOTES: 7. All cycle times assume $t_T = 5$ ns. 8. To assure tpc min, tASC should be greater than or equal to tcp. 9. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. SMMS478-DECEMBER 1992 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '497GAI | '497GAD8A-60 | | '497GAD8A-70 | | '497GAD8A-80 | | '497GAD8A-10 | | |------------------|---------------------------------------------------------------|---------|--------------|-----|--------------|-----|--------------|-----|--------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tCHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | 5 | | ns | | tcsH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 10) | 15 | 30 | 15 | 35 | 15 | 40 | 15 | 55 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | 45 | | ns | | tCAL | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | 45 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 10) | 20 | 45 | 20 | 52 | 20 | 60 | 20 | 75 | ns | | †RPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | 25 | | ns | | tCPRH | RAS hold time from CAS precharge | 35 | | 40 | | 45 | | 50 | | ns | | tREF | Refresh time interval | | 32 | | 32 | | 32 | | 32 | ms | | tΤ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTE 10: The maximum value is specified only to assure access time. SMMS478-DECEMBER 1992 ## device symbolization NOTE: The location of the part number may vary. ### Organization . . . 16 777 216 × 8 - Single 5-V Power Supply - 30-Pin Single in-Line Memory Module (SIMM) for Use with Sockets - Utilizes Eight 16-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead Packages (SOJs) - Long Refresh Period . . . 64 ms (4096 Cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Output - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ | |--------------|----------|--------|--------|--------| | | TIME | TIME | TIME | OR | | | †RAC | tAA | tCAC | WRITE | | | | | | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | '16100GBD8-6 | 60 ns | 30 ns | 15 ns | 110 ns | | '16100GBD8-7 | '0 70 ns | 35 ns | 18 ns | 130 ns | | '16100GBD8-8 | 80 ns | 40 ns | 20 ns | 150 ns | | '16100GBD8-1 | 0 100 ns | 50 ns | 25 ns | 180 ns | - Common CAS Control for Eight Common Data-In and Data-Out Lines - Low Power Dissipation - Operating Free-Air Temperature Range 0°C to 70°C #### description The TM16100GBD8 is a 128M (dynamic) random-access memory module organized as $16777216 \times 8$ bits in a 30-pin leadless single in-line memory module (SIMM). The SIMM is composed of eight TMS416100DZ, 16 777 216 × 1-bit dynamic RAMs in 24/28-lead plastic small-outline J-lead packages (SOJ), mounted on a substrate with decoupling capacitors. † The package shown is for pinout reference only. | PIN NOMENCLATURE | | | | |------------------|-----------------------|--|--| | A0-A11 | Address Inputs | | | | CAS | Column-Address Strobe | | | | DQ1-DQ8 | Data In/Data Out | | | | NC | No Connection | | | | RAS | Row-Address Strobe | | | | Vcc | 5-V Supply | | | | V <sub>SS</sub> | Ground | | | | ₩ | Write Enable | | | The TM16100GBD8 is available in the BD double-sided, leadless module for use with sockets. The TM16100GBD8 is characterized for operation from 0°C to 70°C. SMMS608-DECEMBER 1992 #### operation The TM16100GBD8 operates as eight TMS416100DZs connected as shown in the functional block diagram. Refer to the TMS416100 data sheet for details of its operation. The common I/O feature of the TM16100GBD8 dictates the use of early write cycles to prevent contention on D and Q. ## single in-line memory module and components PC substrate: 1,27 mm (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for socketable devices: Nickel plate and solder plate over copper # functional block diagram SMMS608-DECEMBER 1992 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | - 1 V to 7 V | |----------------------------------------------|--------------| | Voltage range on V <sub>CC</sub> | - 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | 8 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | 5°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | ô | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | ARAMETER | TEST CONDITIONS | '16100GI | 3D8-60 | '16100GE | 3D8-70 | '16100GE | 3D8-80 | ′16100GE | 3D8-10 | UNIT | |------------------|------------------------------------------------|------------------------------------------------------------------------------------------------|----------|--------|----------|--------|----------|--------|----------|--------|------| | P | ARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | 1 | | Vон | High-level output voltage | I <sub>OH</sub> = – 5 mA | 2.4 | | 2.4 | | 2.4 | | 2.4 | | ٧ | | V <sub>OL</sub> | Low-level<br>output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ٧ | | Ą | Input current<br>(leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ±10 | | ±10 | | ±10 | | ±10 | μА | | ю | Output current (leakage) | VO = 0 to VCC,<br>VCC = 5.5 V, CAS high | | ±10 | | ±10 | | ±10 | | ±10 | μА | | lCC1 | Read or write<br>cycle current<br>(see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 720 | | 640 | | 560 | | 480 | mA | | 1 | Standby | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | 16 | | 16 | | 16 | | 16 | mA | | ICC2 | Current | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 8 | | 8 | | 8 | | . 8 | mA | | <sup>I</sup> CC3 | Average<br>refresh current<br>(see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling, CAS high | | 720 | | 640 | | 560 | | 480 | mA | | ICC4 | Average page<br>current<br>(see Note 4) | $t_{C(P)}$ = minimum, $V_{CC}$ = 5.5 V, RAS low, $\overline{CAS}$ cycling | | 560 | | 480 | | 400 | | 360 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{JL}$ . 4. Measured with a maximum of one address change while CAS = VIH. NOTE 1: All voltage values are with respect to VSS. # ADVANCE INFORMATION # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz | | PARAMETER | MIN | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | 40 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | 56 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | 56 | pF | | Со | Output capacitance (pins DQ1-DQ8) | | 12 | pF | NOTE 5: $V_{CC}$ equal to $5 V \pm 0.5 V$ and the bias on the pin under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '16100GE | 3D8-60 | '16100GI | BD8-70 | '16100GI | 3D8-80 | '16100GE | 3D8-10 | UNIT | |------------------|-------------------------------------------------|----------|--------|----------|--------|----------|--------|----------|--------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | t <sub>AA</sub> | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | | 25 | ns | | tCPA | Access time from column precharge | 1 | 35 | | 40 | | 45 | | 50 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | †CLZ | CAS to output in low Z | 0 | | 0 | | 0 | | 0 | | ns | | tон | Output disable time; from start of CAS high | 3 | | 3 | | 3 | | 3 | | ns | | <sup>t</sup> OFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | 0 | 25 | ns | NOTE 6: topp is specified when the output is no longer driven. SMMS608-DECEMBER 1992 # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | '16100 | GBD8-60 | '16100 | GBD8-70 | '16100 | GBD8-80 | '16100GBD8-10 | | UNIT | |------------------|--------------------------------------------------------------|--------|---------|--------|---------|--------|---------|---------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | 180 | | ns | | <sup>t</sup> PC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | 55 | | ns | | tRASP | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | t <sub>RAS</sub> | Non-page-mode pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | tCAS | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | t <sub>CP</sub> | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before $\overline{\text{CAS}}$ low | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | tDS | Data setup time | 0 | | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | - | 20 | | 25 | | ns | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | 25 | | ns | | twcs | W-low setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | twsn | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | . 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time | 10 | | 15 | | 15 | | 15 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 9) | 0 | | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 9) | 5 | | . 5 | | 5 | | 5 | | ns | | †WCH | Write hold time after CAS low | 15 | | 15 | | 15 | | 15 | | ns | | twhr. | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | · | 10 | | 10 | | ns | Continued next page. **ADVANCE INFORMATION** NOTES: 7. All cycle times assume $t_T = 5$ ns. To guarantee tpc min, tasc should be greater than or equal to tcp. Either tqqH or tqcH must be satisfied for a read cycle. # ADVANCE INFORMATION # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '16100GBD8-60 '16100GBD8-70 | | BD8-70 | '16100GBD8-80 | | '16100GBD8-10 | | UNIT | | |------------------|---------------------------------------------------------------|-----------------------------|-----|--------|---------------|-----|---------------|-----|------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tCHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | 5 | | ns | | tcsH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | . 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 10) | 15 | 30 | 15 | 35 | 15 | 40 | 15 | 55 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35、 | | 40 | | 45 | | ns | | t <sub>CAL</sub> | Delay time, column-address to CAS high | 30 | | 35 | - | 40 | | 45 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 10) | 20 | 45 | 20 | 52 | 20 | 60 | 20 | 75 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | 25 | | ns | | tCPRH | Hold time, RAS from CAS precharge | 35 | | 40 | | 45 | | 50 | | ns | | tREF | Refresh time interval | | 64 | | 64 | | 64 | | 64 | ms | | ч | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTE 10: The maximum value is specified only to guarantee access time. SMMS608-DECEMBER 1992 # device symbolization MM = Month Code YY = Year Code T = Assembly Site Code -SS = Speed NOTE: The location of the part number may vary. **BD SINGLE IN-LINE PACKAGE**† - Organization . . . 16 777 216 × 9 - 30-Pin Single In-Line Memory Module (SIMM) for Use With Sockets - Utilizes Nine 16-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages - Long Refresh Period . . . 64 ms (4096 Cycles) - All Inputs, Outputs, and Clocks Fully TTL Compatible - 3-State Output - Performance of Unmounted RAMs: | | ACCESS | ACCESS | READ OR | |----------------|--------|--------|---------| | | TIME | TIME | WRITE | | | †RAC | tCAC | CYCLE | | | (MAX) | (MAX) | (MIN) | | TM16100EBD9-60 | 60 ns | 15 ns | 110 ns | | TM16100EBD9-70 | 70 ns | 18 ns | 130 ns | | TM16100EBD9-80 | 80 ns | 20 ns | 150 ns | | TM16100EBD9-10 | 100 ns | 25 ns | 180 ns | - Common CAS Control for Eight Common Data-In and Data-Out Lines - Separate CAS Control for One Separate Pair of Data-In and Data-Out Lines - Low Power Dissipation - Operating Free Air Temperature 0°C to 70°C # description The TM16100EBD9 is 144M dynamic random-access memory module organized as 16 777 216 bits [bit nine (D9, Q9) is generally used for parity and is controlled by CAS9] in a 30-pin leadless single in-line memory module (SIMM). The SIMM is composed of nine TMS416100, 16 777 216 × 1 bit dynamic RAMs, each in a 24/28-lead plastic small-outline J-lead package (SOJ), mounted on a substrate with decoupling capacitors. | (TOP VIEW) | (BOTTOM VIEW) | |------------|--------------------------------------------------------------------------| | VCC 1 | 0 1 2 3 3 4 5 6 6 7 7 8 9 9 10 10 11 12 12 12 12 12 12 12 12 12 12 12 12 | † The package shown is for pinout reference only. | PIN I | PIN NOMENCLATURE | | | | | | |-----------------|-----------------------|--|--|--|--|--| | A0-A11 | Address Inputs | | | | | | | CAS, CAS9 | Column-Address Strobe | | | | | | | DQ1-DQ8 | Data In / Data Out | | | | | | | D9 | Data In | | | | | | | Q9 | Data Out | | | | | | | RAS | Row-Address Strobe | | | | | | | vcc | 5-V Supply | | | | | | | v <sub>ss</sub> | Ground | | | | | | | ₩ | Write Enable | | | | | | The TM16100EBD9 is available in the BD double-sided, leadless module for use with sockets. The TM16100EBD9 is characterized for operation from 0°C to 70°C. # operation The TM16100EBD9 operates as nine TMS416100s connected as shown in the functional block diagram. Refer to the TMS416100 data sheet for details of its operation. The common I/O feature of the TM16100EBD9 dictates the use of early write cycles to prevent contention on D and Q. # single in-line memory module and components PC substrate: 1,27 (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for socketable devices: Nickel plate and solder plate over copper # functional block diagram | absolute maximum ratings over operating free-air temperature range (unless other | erwise noted)† | |----------------------------------------------------------------------------------|-----------------| | Voltage range on any pin (see Note 1) | 1 V to 7 V | | Voltage range on V <sub>CC</sub> (see Note 1) | 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation: | 9 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | - 55°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### NOTE 1: All voltage values in this data sheet are with respect to VSS. # recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | . V | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | ပ္ | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | ADAMETED | TEST CONDITIONS | '16100E | 3D9-60 | '16100E | 3D9-70 | '16100EI | 3D9-80 | '16100EE | 3D9-10 | UNIT | |------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------|--------|---------|--------|----------|--------|----------|--------|-------------| | _ P | ARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | וואט | | Vон | High-level output voltage | IOH = - 5 mA | 2.4 | | 2.4 | | 2.4 | | 2.4 | | <b>&gt;</b> | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ٧ | | 4 | Input current<br>(leakage) | $V_I = 0$ to 6.5 V, $V_{CC} = 5$ V, All other pins = 0 V to $V_{CC}$ | | ±10 | | ±10 | | ±10 | | ±10 | μА | | Ю | Output current (leakage) | V <sub>O</sub> = 0 V to V <sub>CC</sub> ,<br>V <sub>CC</sub> = 5.5 V, CAS high | | ±10 | | ±10 | | ±10 | | ±10 | μА | | lcc1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 810 | | 720 | | 630 | | 540 | mA | | laas | Standby | After 1 memory cycle, RAS<br>and CAS high,<br>V <sub>IH</sub> =2.4 V (TTL) | | 18. | | 18 | | 18 | | 18 | mA | | ICC2 | current | After 1 memory cycle, RAS and CAS high, VIH = VCC -0.2 V (CMOS) | | 9 | | 9 | | 9 | | 9 | 111/2 | | ССЗ | Average refresh current (RAS-only or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling, CAS high<br>(RAS-only), RAS low after<br>CAS low (CBR) | | 810 | _ | 720 | | 630 | | 540 | ·mA | | ICC4 | Average page<br>current<br>(see Note 4) | $t_{PC} = minimum, V_{CC} = 5.5 V,$<br>$\overline{RAS}$ low, $\overline{CAS}$ cycling | | 630 | | 540 | | 450 | | 405 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . <sup>4.</sup> Measured with a maximum of one address change while CAS = Viu SMMS609-JANUARY 1993 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN | MAX | UNIT | |--------------------|-----------------------------------------|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | 45 | pF | | C <sub>i(D)</sub> | Input capacitance, data input (D9 only) | | 5 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | 63 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | 63 | рF | | Co(DQ) | Output capacitance (DQ1-DQ8) | | 12 | pF | | Со | Output capacitance (Q9 only) | | 7 | рF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | DADAMETED | '16100E | 3D9-60 | '16100E | 3D9-70 | '16100EI | 3D9-80 | '16100E | BD9-10 | UNIT | |------------------|-------------------------------------------------|---------|--------|---------|--------|----------|--------|---------|--------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tAA | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | | 25 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | | 50 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | tCLZ · | CAS to output in low Z | 0 | | 0 | | 0 | | 0 | | ns | | tон | Output disable; from start of CAS high | 3 | | 3 | | 3 | | 3 | | ns | | toff | Output disable time after CAS high (see Note 5) | 0 | 15 | 0 | 18 | 0 | 20 | 0 | 25 | ns | NOTE 6: toff is specified when the output is no longer driven # **ADVANCE INFORMATION** # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | 16100 | EBD9-60 | '16100 | EBD9-70 | '16100 | EBD9-80 | '16100 | EBD9-10 | | |-------------------|---------------------------------------------------------------|-------|---------|--------|---------|--------|---------|--------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | 180 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | 55 | | ns | | <sup>t</sup> RASP | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | †RAS | Pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | tCAS | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | t <sub>CP</sub> | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 9) | 0 | | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 15 | | 18 | | 20 | | 25 | | ns | | tRWL | W low setup time before RAS high | _ 15 | | 18 | | 20 | | 25 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | - | 0 | - | 0 | - | ns | | twsR | W high setup time (CAS-before-RAS refresh only) | 10 | | 10 | - | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time | 10 | *** | 15 | | 15 | | 15 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | - | 10 | | 10 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 10) | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RRH | Read hold time after RAS high (see Note 10) | 5 | | 5 | | 5 | | 5 | | ns | | twcн | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | 15 | | ns | | twhr | W high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | 5 | | ns | Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. To assure tpc min, tASC should be greater than or equal to tcp. Referenced to the later of CAS or W in write operations. 10. Either tRRH or tRCH must be satisfied for a read cycle. # **ADVANCE INFORMATION** # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '16100E | 3D9-60 | '16100E | BD9-70 | '16100E | BD9-80 | '16100E | BD9-10 | UNIT | |-------------------|--------------------------------------------------------------|---------|--------|---------|--------|---------|--------|---------|--------|------| | | · | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | , | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 11) | 15 | 30 | 15 | 35 | 15 | 40 | 15 | 55 | ns | | t <sub>RAL</sub> | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | 45 | | ns | | tCAL | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | 45 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 11) | 20 | 45 | 20 | 52 | 20 | 60 | 20 | 75 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | . 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | - | 20 | | 25 | | ns | | t <sub>CPRH</sub> | Hold time, RAS from CAS precharge | 35 | | 40 | | 45 | | 50 | | ns | | tREF | Refresh time interval | | 64 | | 64 | | 64 | | 64 | ms | | ŧτ | Transition time | 3, | 30 | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTE 11: The maximum value is specified only to assure access time. # device symbolization The specifications contained in this data sheet are applicable to all TM16100EBD9s symbolized as shown in Figure 1. YY = Year Code MM = Month Code T = Assembly Site Code -SS = Speed NOTE: The location of the part number may vary. # TM497BBK32, TM497BBK32S 4 194 304 BY 32-BIT DYNAMIC RAM MODULE TM893CBK32, TM893CBK32S 8 388 608 BY 32-BIT DYNAMIC RAM MODULE SMMS433-JANUARY 1993 - Organization TM497BBK32...4 194 304 x 32 TM893CBK32...8 388 608 x 32 - Single 5-V Power Supply (±10% Tolerance) - 72-Pin Single In-Line Memory Module (SIMM) for Use With Sockets - TM497BBK32 Utilizes Eight 16-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages - TM893CBK32 Utilizes Sixteen 16-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages - Long Refresh Period . . . 32 ms (2048 Cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - 3-State Output - Common CAS Control for Eight Common Data-in and Data-Out Lines, in Four Blocks - Enhanced Page Mode Operation With CAS-Before-RAS, RAS-Only, and Hidden Refresh - Presence Detect - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ | |--------------|--------|--------|---------|--------| | | TIME | TIME | TIME | OR | | | tRAC | tAA | tCAC | WRITE | | | | | | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | '497BBK32-60 | 60 ns | 30 ns | 15 ns | 110 ns | | '497BBK32-70 | 70 ns | 35 ns | 18 ns | 130 ns | | '497BBK32-80 | 80 ns | 40 ns | 20 ns ' | 150 ns | | '893CBK32-60 | 60 ns | 30 ns | 15 ns | 110 ns | | '893CBK32-70 | 70 ns | 35 ns | 18 ns | 130 ns | | '893CBK32-80 | 80 ns | 40 ns | 20 ns | 150 ns | - Low Power Dissipation - Operating Free-Air-Temperature Range...0°C to 70°C - Gold-Tabbed Versions Available:<sup>†</sup> TM497BBK32 TM893CBK32 - Tin-Lead (Solder) Tabbed Versions Available: TM497BBK32S TM893CBK32S ## description ### TM497BBK32 The TM497BBK32 is a 128M dynamic random-access memory organized as four times 4 194 $304 \times 8$ in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of eight TMS417400DZ, 4 194 $304 \times 4$ -bit dynamic RAMs, each in 24/28-lead plastic small-outline J-lead packages (SOJs) mounted on a substrate with decoupling capacitors. The TMS417400DZ is described in the TMS417400 data sheet. The TM497BBK32 SIMM is available in the single-sided BK leadless module for use with sockets. The TM497BBK32 SIMM features RAS access times of 60 ns, 70 ns, and 80 ns. This device is characterized for operation from 0°C to 70°C ### TM893CBK32 The TM893CBK32 is a 256M dynamic random-access memory organized as four times 8 388 608 $\times$ 8 in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of sixteen TMS417400DZ, 4 194 304 $\times$ 4-bit dynamic RAMs, each in 24-lead plastic small-outline J-lead packages (SOJs) mounted on a substrate with decoupling capacitors. The TMS417400DZ is described in the TMS417400 data sheet. The TM893CBK32 is available in the double-sided BK leadless module for use with sockets. The TM893CBK32 features $\overline{RAS}$ access times of 60 ns, 70 ns, and 80 ns. This device is characterized for operation from 0°C to 70°C. <sup>†</sup> Part numbers in this data sheet are for the gold-tabbed version; the information applies to both gold-tabbed and solder-tabbed versions. # TM497BBK32, TM497BBK32S 4 194 304 BY 32-BIT DYNAMIC RAM MODULE TM893CBK32, TM893CBK32S 8 388 608 BY 32-BIT DYNAMIC RAM MODULE SMMS433-JANUARY 1993 # operation ## TM497BBK32 The TM497BBK32 operates as eight TMS417400DZs connected as shown in the functional block diagram and Table 1. The common I/O feature dictates the use of early write cycles to prevent contention on D and Q. ### TM893CBK32 The TM893CBK32 operates as sixteen TMS417400DZs connected as shown in the functional block diagram and Table 1. The common I/O feature dictates the use of early write cycles to prevent contention on D and Q. ### refresh The refresh period is extended to 32 ms and, during this period, each of the 2048 rows must be strobed with RAS in order to retain data. Address line A10 must be used as the most significant refresh address line (lowest frequency) to assure correct refresh. CAS can remain high during the refresh sequence to conserve power. <sup>&</sup>lt;sup>†</sup> The packages shown here are for pinout reference only and are not drawn to scale. PD3 (69) NC Vss NC NC ٧ss NC PD4 (70) Vss NC NC Vss NC NC ### Table 1. Connection Table | DATA BLOCK | RA | Sx | CASx | |------------|--------|---------------------|------| | DAIA BLUCK | SIDE 1 | SIDE 2 <sup>†</sup> | CASX | | DQ0-DQ7 | RAS0 | RAS1 | CAS0 | | DQ8-DQ15 | RAS0 | RAS1 | CAS1 | | DQ16-DQ23 | RAS2 | RAS3 | CAS2 | | DQ24-DQ31 | RAS2 | RAS3 | CAS3 | <sup>†</sup> Side 2 applies to the TM893CBK32 only. # single in-line memory module and components PC substrate: 1,27 $\pm$ 0,1 mm (0.05 inch) nominal thickness; 0.005 inch/inch maximum warpage Bypass capacitors: Multilayer ceramic Contact area for TM497BBK32 and TM893CBK32: Nickel plate and gold plate over copper Contact area for TM497BBK32S and TM893CBK32S: Nickel plate and tin-lead over copper SMMS433-JANUARY 1993 functional block diagram (TM893CBK32, side 2) # **ADVANCE INFORMATION** SMMS433-JANUARY 1993 | absolute maximum ratings over operating free-air tempera | ture range (unless otherwise noted)† | |----------------------------------------------------------|--------------------------------------| | Supply voltage range on V <sub>CC</sub> (see Note 1) | 1 V to 7 V | | Supply voltage range on any pin (see Note 1) | – 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation (TM497BBK32) | 8 W | | (TM893CBK32) | | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | - 55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # NOTE 1: All voltage values are with respect to VSS. recommended operating conditions ### MIN NOM MAX UNIT ٧ Vcc Supply voltage 4.5 5.5 2.4 ٧ VIН High-level input voltage 6.5 -1 ٧ Low-level input voltage (see Note 2) 0.8 70 °C Operating free-air temperature NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DADAHETED | TEGT COMPLETIONS | '497BB | K32-60 | '497BB | K32-70 | '497BBI | <b>&lt;32-80</b> | | |----------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|---------|------------------|------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VoL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ٧ | | i <sub>1</sub> | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 80 | | ± 80 | | ± 80 | μА | | ю | Output current (leakage) | $\frac{V_{CC}}{CAS}$ = 5.5 V, $V_{O}$ = 0 to $V_{CC}$ , | | ± 10 | | . ±10 | 1 | ± 10 | μА | | lcc1 | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | 960 | | 880 | | 800 | mA | | | Chardhuaussai | V <sub>IH</sub> = 2.4 V (TTL),<br>after 1 memory cycle,<br>RAS and CAS high | | 16 | | 16 | | 16 | mA | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS),<br>after 1 memory cycle,<br>RAS and CAS high | | 8 | | 8 | | 8 | mA | | Іссз | Average refresh current (RAS-only or CBR) (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum cycle,<br>RAS cycling,<br>CAS high (RAS-only),<br>RAS low after CAS low (CBR) | | 960 | | 880 | | 800 | mA | | ICC4 | Average page current (see Note 4) | VCC = 5.5 V, tpC = Minimum,<br>RAS low, CAS cycling | | 560 | | 480 | | 400 | mA | - NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . - 4. Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DADAMETED | TEGT CONDITIONS | '893CB | K32-60 | '893CB | K32-70 | '893CBI | K32-80 | LINUT | |------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|---------|--------|-------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Voн | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ٧ | | lį | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 160 | | ± 160 | | ± 160 | μΑ | | Ю | Output current (leakage) | $\frac{V_{CC}}{CAS}$ = 5.5 V, $V_{O}$ = 0 to $V_{CC}$ , | | ± 20 | | ± 20 | | ± 20 | μΑ | | ICC1 | Read or write cycle current (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | 976 | | 896 | | 816 | mA | | | Chandhu ausrant | V <sub>IH</sub> = 2.4 V (TTL),<br>after 1 memory cycle,<br>RAS and CAS high | | 32 | | 32 | | 32 | mA | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS),<br>after 1 memory cycle,<br>RAS and CAS high | | 16 | | 16 | | 16 | mA | | ICC3 | Average refresh current (RAS-only or CBR) (all 4 RAS active) (see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum cycle,<br>RAS cycling,<br>CAS high (RAS-only),<br>RAS low after CAS low (CBR) | | 1920 | | 1760 | | 1600 | mA | | ICC4 | Average page current (see Note 4) | VCC = 5.5 V, tpC = Minimum,<br>RAS low, CAS cycling | | 576 | | 496 | | 416 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . 4. Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ (see Note 5) | | DADAMETED | '4 | 97BBK3 | 2 | '8 | UNIT | | | |--------------------|-------------------------------------------------------------|-----|--------|-----|-----|------|-----|------| | | Input capacitance, RAS inputs Input capacitance, CAS inputs | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 40 | | | 80 | pF | | C <sub>i(R)</sub> | Input capacitance, RAS inputs | | | 28 | | | 28 | pF | | C <sub>i(C)</sub> | Input capacitance, CAS inputs | | | 14 | | | 28 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 56 | | | 112 | pF | | C <sub>o(DQ)</sub> | Output capacitance on DQ pins | | | 7 | | | 14 | pF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. # ADVANCE INFORMATION # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | 497BBK32-60<br>893CBK32-60 | | K32-70<br>K32-70 | '497BBK32-80<br>'893CBK32-80 | | UNIT | |------------------|-------------------------------------------------|-----|----------------------------|-----|------------------|------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOH_ | Output disable from start of CAS high | 3 | | 3 | | 3 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 6: topp is specified when the output is no longer driven. # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | '497BBK32-60<br>'893CBK32-60 | | | 3K32-70<br>3K32-70 | | 3K32-80<br>3K32-80 | UNIT | |-------|-------------------------------------------------|------------------------------|---------|-----|--------------------|-----|--------------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | ns | | tRASP | Page-mode pulse duration, RAS low | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | . 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 15 | | 18 | | 20 | | ns | | tRWL | W low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W low setup time before CAS low | 0 | | 0 | | 0 | | ns | | twsn | W high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | NOTES: 7. All cycles assume $t_T = 5$ ns. 8. To assure tpc min, tASC should be greater than or equal to tcp. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | 4 | | | K32-60<br>K32-60 | '497BB<br>'893CB | | '497BBI<br>'893CBI | | UNIT | |------------------|------------------------------------------------------------------|-----|------------------|------------------|-----|--------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>CAH</sub> | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time | 10 | | 15 | | 15 | | ns | | t <sub>RAH</sub> | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | t <sub>RCH</sub> | Read hold time after CAS high (see Note 9) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 9) | 5 | | - 5 | | 5 | | ns | | tWCH | Write hold time after CAS low | 15 | | 15 | | 15 | | ns | | tWHR | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | ns | | <sup>t</sup> CRP | Delay time, CAS high to RAS low | 5 | - | 5 | | 5 | | ns | | tcsH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | <sup>t</sup> CSR | Delay time, CAS low to RAS low<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 10) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | tCAL. | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 10) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to CAS low (CBR only) | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | tCPRH | RAS hold time from CAS precharge | 35 | | 40 | | 45 | | ns | | tREF | Refresh time interval | | 32 | | 32 | | 32 | ms | | tŢ | Transition time | . 3 | 30 | . 3 | 30 | 3 | 30 | ns | NOTES: 9. Either tark or tack must be satisfied for a read cycle. 10. The maximum value is specified only to assure access time. # device symbolization (TM497BBK32 Illustrated) YY = YEAR CODE MM = MONTH CODE T = ASSEMBLY SITE CODE -SS = SPEED CODE NOTE: The location of the part number may vary. **ADVANCE INFORMATION** # TM497TBM40, TM497TBM40S 4 194 304 BY 40-BIT DYNAMIC RAM MODULE TM893VBM40. TM893VBM40S 8 388 608 BY 40-BIT DYNAMIC RAM MODULE SMMS450-DECEMBER 1992 Organization TM497TBM40...4 194 304 × 40 TM893VBM40...8 388 608 × 40 - Single 5-V Power Supply - 72-Pin Single In-Line Memory Module (SIMM) for Use With Sockets - TM497TBM40 Utilizes Ten 16-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages - TM893VBM40 Utilizes Twenty 16-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead (SOJ) Packages - Long Refresh Period . . . 32 ms (2048 Cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - Operating Free-Air-Temperature Range . . . 0°C to 70°C - Low Power Dissipation | <ul> <li>Vcc</li> </ul> | Tolerance | ± 10% | |-------------------------|-----------|-------| |-------------------------|-----------|-------| Performance Ranges: | | ACCESS | ACCESS | <b>ACCESS</b> | READ | |--------------|--------|--------|---------------|--------| | | TIME | TIME | TIME | OR | | | trac | tAA | tCAC | WRITE | | | | | | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | '497TBM40-60 | 60 ns | 30 ns | 15 ns | 110 ns | | '497TBM40-70 | 70 ns | 35 ns | 18 ns | 130 ns | | '497TBM40-80 | 80 ns | 40 ns | 20 ns | 150 ns | | '893VBM40-60 | 60 ns | 30 ns | 15 ns | 110 ns | | '893VBM40-70 | 70 ns | 35 ns | 18 ns | 130 ns | | '893VBM40-80 | 80 ns | 40 ns | 20 ns | 150 ns | - Gold-Tabbed Versions Available:<sup>†</sup> TM497TBM40 TM893VBM40 - Tin-Lead (Solder) Tabbed Versions Available: TM497TBM40S TM893VBM40S ## description ### TM497TBM40 The TM497TBM40 is a 160M dynamic random-access memory organized as $4M \times 40$ in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of ten TMS417400DZ, 4 194 304 $\times$ 4-bit dynamic RAMs, each in a 400-mil 24/28-lead plastic small-outline J-lead (SOJ) package mounted on a substrate together with decoupling capacitors. Each TMS417400DZ is described in the TMS417400 data sheet. The TM497TBM40 can be used in systems with fewer than 40 data bits. In those applications, it is recommended that any unused DQ pins be connected to either $V_{SS}$ or $V_{CC}$ through a series resistor with a typical value between 5 k $\Omega$ and 10 k $\Omega$ . The TM497TBM40 is available in the single-sided BM leadless module for use with sockets. The TM497TBM40 is rated for operation from 0°C to 70°C. This device features RAS access times of 60 ns, 70 ns, and 80 ns. ### TM893VBM40 The TM893VBM40 is a 320M dynamic random-access memory organized as $8M \times 40$ in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of twenty TMS417400DZ, 4 194 304 $\times$ 4-bit dynamic RAMs, each in a 400-mil 24/28-lead plastic small-outline J-lead (SOJ) package mounted on a substrate with decoupling capacitors. Each TMS417400DZ is described in the TMS417400 data sheet. The TM893VBM40 can be used in systems with fewer than 40 data bits. In those applications, it is recommended that any unused DQ pins be connected to either $V_{SS}$ or $V_{CC}$ through a series resistor with a typical value between 5 k $\Omega$ and 10 k $\Omega$ . <sup>†</sup> Part numbers in this data sheet refer only to the gold-tabbed version; the information applies to both gold-tabbed and solder-tabbed versions. # TM497TBM40, TM497TBM40S 4 194 304 BY 40-BIT DYNAMIC RAM MODULE TM893VBM40, TM893VBM40S 8 388 608 BY 40-BIT DYNAMIC RAM MODULE SMMS450-DECEMBER 1992 The TM893VBM40 is available in the double-sided BM leadless module for use with sockets. The TM893VBM40 is rated for operation from 0°C to 70°C. This device features RAS access times of 60 ns, 70 ns, and 80 ns. ## operation ### TM497TBM40 The TM497TBM40 operates as ten TMS417400DZs connected as shown in the functional block diagram. Refer to the TMS417400 data sheet for details of operation. ### TM893VBM40 The TM893VBM40 operates as twenty TMS417400DZs connected as shown in the functional block diagram. Refer to the TMS417400 data sheet for details of operation. ## single in-line-memory module and components PC substrate: 1, 27 mm (0.05 inch) nominal thickness on contact area Bypass capacitors: Multilayer ceramic Contact area for TM497TBM40 and TM893VBM40: Nickel plate and gold plate over copper. Contact area for TM497TBM40S and TM893VBM40S: Nickel plate and tin-lead over copper. PD4 (70) Vss NC NC Vss NC PD5 (11) ٧ss Vss ٧ss ٧ss ٧ss Vss <sup>&</sup>lt;sup>†</sup> The packages shown here are for pinout reference only and are not drawn to scale. 60 ns NC Vss # functional block diagram (TM497TBM40 and TM893VBM40, side 1) # functional block diagram (TM893VBM40, side 2) # TM497TBM40, TM497TBM40S 4 194 304 BY 40-BIT DYNAMIC RAM MODULE TM893VBM40, TM893VBM40S 8 388 608 BY 40-BIT DYNAMIC RAM MODULE SMMS450-DECEMBER 1992 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | - 1 V to 7 V | |-----------------------------------------------|---------------| | Voltage range on V <sub>CC</sub> (see Note 1) | _ 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation (TM497TBM40) | 10 W | | (TM893VBM40) | 20 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | 55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. # recommended operating conditions | | | <br>MIN | NOM | MAX | UNIT | |-----|--------------------------------------|---------|-----|-----|------| | Vcc | Supplyvoltage | <br>4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | V | | TA | Operating free-air temperature | <br>0 | | 70 | °C | IOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz (see Note 3) | | PARAMETER | '497T | BM40 | '893VI | 3M40 | UNIT | |--------------------|------------------------------------|-------|------|--------|------|------| | | FANAMCIEN | MIN | MAX | MIN | MAX | UNIT | | C <sub>i(A)</sub> | Input capacitance, address inuts | | 50 | | 100 | pF | | C <sub>i(OE)</sub> | Input capacitance, OE input | | 70 | | 140 | pF | | C <sub>i(W)</sub> | Input capacitance, WE input | | 70 | | 140 | pF | | C <sub>i(RC)</sub> | Input capacitance, RAS, CAS inputs | | 70 | | 70 | pF | | C <sub>o(DQ)</sub> | Output capacitance, DQ pins | | 7 | | 14 | pF | NOTE 3: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise | | DADAMETER | TEST COMPLETIONS | '497TBI | M40-60 | '497 <b>T</b> BI | M40-70 | '497TBI | M40-80 | | | |------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------|--------|------------------|--------|---------|--------|------|--| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | Vон | High-level output voltage | 1 <sub>OH</sub> = -5 mA | 2.4 | | 2.4 | | 2.4 | | V | | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | | lj | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 100 | | ± 100 | , | ± 100 | μА | | | Ю | Output current (leakage) | $\frac{V_{CC}}{CAS}$ high | | ± 10 | | ± 10 | | ± 10 | μА | | | lcc1 | Read or write cycle current (see Note 4) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | 1200 | | 1100 | | 1000 | mA | | | laa- | Standby current | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | 20 | | 20 | | 20 | mA | | | ICC2 | | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 10 | | 10 | | 10 | mA | | | lCC3 | Average refresh current (RAS-only or CBR) (see Note 4) | VCC = 5.5 V, Minimum cycle,<br>RAS cycling,<br>CAS high (RAS-only),<br>RAS low after CAS low (CBR) | | 1200 | | 1100 | | 1000 | mA | | | ICC4 | Average page current (see Note 5) | VCC = 5.5 V, tpc = Minimum,<br>RAS low, CAS cycling | | 700 | | 600 | | 500 | mA | | NOTES: 4. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . noted) 5. Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . # TM497TBM40, TM497TBM40S 4 194 304 BY 40-BIT DYNAMIC RAM MODULE TM893VBM40, TM893VBM40S 8 388 608 BY 40-BIT DYNAMIC RAM MODULE SMMS450-DECEMBER 1992 # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEGT COMPLETIONS | '893VB | M40-60 | '893VB | M40-70 | '893VBM40-80 | | UNIT | | |------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------------|-------|------|--| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | ONII | | | Voн | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | 2.4 | | 2.4 | | V | | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | | l <sub>l</sub> | Input current (leakage) | VCC = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 200 | | ± 200 | | ± 200 | μА | | | ю | Output current (leakage) | $\frac{V_{CC}}{CAS}$ = 5.5 V, $V_{O}$ = 0 to $V_{CC}$ , | | ± 20 | | ± 20 | | ± 20 | μА | | | ICC1 | Read or write current<br>(One RAS active, see Note 4) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | 1220 | | 1120 | | 1020 | mA | | | | | After 1 memory cycle,<br>RAS and CAS high,<br>VIH = 2.4 V (TTL), | | 40 | · | 40 | | 40 | mA | | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.2 V (CMOS) | | 20 | | 20 | | 20 | mA | | | <sup>1</sup> CC3 | Average refresh current (RAS-only or CBR), (One RAS active see Note 4) | V <sub>CC</sub> = 5.5 V, Minimum cycle,<br>RAS cycling,<br>CAS high (RAS-only),<br>RAS low after CAS low (CBR) | | 1220 | | 1120 | | 1020 | mA | | | ICC4 | Average page current<br>(One RAS active, see Note 5) | VCC = 5.5 V, tpC = Minimum,<br>RAS low, CAS cycling | | 720 | | 620 | | 520 | mA | | NOTES: 4. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . <sup>5.</sup> Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . # ADVANCE INFORMATION # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '497TBM40-60<br>'893VBM40-60 | | '497TBM40-70<br>'893VBM40-70 | | '497TBM40-80<br>'893VBM40-80 | | UNIT | |------------------|-------------------------------------------------|------------------------------|-----|------------------------------|-----|------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | †CAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | <sup>t</sup> OEA | Access time OE low | | 15 | | 18 | | 20 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tCLZ_ | CAS low to output | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | | <sup>t</sup> OEZ | Output disable OE | 0 | 15 | | 18 | 0 | 20 | ns | NOTE 6: tope is specified when the output is no longer driven. # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | BM40-60<br>BM40-60 | | 3M40-70<br>3M40-70 | '497TBM40-70<br>'893VBM40-70 | | UNIT | |------------------|--------------------------------------------|-----|--------------------|-----|--------------------|------------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tRWC | Read-write cycle | 155 | | 181 | | 205 | | ns | | tPC | Page-mode read or write (see Note 8) | 40 | | 45 | | 50 | | ns | | tPRWC | Page-mode read-write | 85 | | 96 | | 105 | | ns | | tRASP | RAS low pulse duration (see Note 9) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | RAS low pulse duration (see Note 9) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | CAS low pulse duration (see Note 10) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | CAS high pulse duration, page mode | 10 | | 10 | | 10 | | ns | | tRP | RAS high pulse duration | 40 | | 50 | | 60 | | ns | | tWP | W low pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W low before CAS high | 15 | | 18 | | 20 | | ns | | tRWL | W low before RAS high | -15 | | 18 | | 20 | | ns | | twcs | W low before CAS low | 0 | | Ó | | 0 | | ns | | twsn | W setup (CBR refresh) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time | 10 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time (see Note 11) | 10 | · | 15 | | 15 | | ns | | <sup>t</sup> RAH | Row-address hold time | 10 | | 10 | | 10 | • | ns | | t <sub>RCH</sub> | Read hold time from CAS high (see Note 12) | 0 | | 0 | | 0 | | ns | Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To guarantee tpc min, tASC should be greater than or equal to tcp. - 9. In a read-write cycle, tRWD and tRWL must be observed. - In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Referenced to the later of CAS or W in write operations. - 12. Either tRRH or tRCH must be satisfied for a read cycle. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | PARAMETER | | M40-60<br>M40-60 | '497TBI<br>'893VBI | | '497TBM40-80<br>'893VBM40-80 | | UNIT | |------------------|-----------------------------------------------------|-----|------------------|--------------------|-----|------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRRH | Read hold time from RAS high (see Note 12) | 5 | | 5 | | 5 | | ns | | †WCH | Write hold time from CAS low | 15 | | 15 | | 15 | | ns | | twhr | W high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tAWD | W low from column address (RMW) | 55 | | 63 | | 70 | | ns | | tCHR | CAS high from RAS (CBR) | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | ns | | tcsH | CAS high from RAS low | 60 | | . 70 | | 80 | | ns | | tCSR | RAS low from CAS (CBR) | 10 | | 10 | | 10 | | ns | | tCWD | W low from cas low (RMW) | 40 | | 46 | | 50 | | ns | | <sup>t</sup> OEH | OE hold time | 15 | | 18 | | 20 | | ns | | tOED | OE to data delay | 15 | | 18 | | 20 | | ns | | <sup>t</sup> ROH | RAS high from OE low | 10 | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 13) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | t <sub>RAL</sub> | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | tCAL. | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | RAS low to CAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | tRWD | W low from RAS low (RMW) | 85 | | 98 | | 110 | | ns | | tCPRH | CAS high to RAS high | 35 | | 40 | | 45 | | ns | | tCPW | CAS high to W | 60 | | 68 | | 75 | | ns | | tREF | Refresh time interval | | 32 | | 32 | | 32 | ms | | tŢ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTES: 12. Either tRRH or tRCH must be satisfied for a read cycle. 13. The maximum value is specified only to assure access time. # device symbolization (TM497TBM40 illustrated) YY = Year Code MM = Month Code = Assembly Site Code -SS = Speed Code NOTE: Location of symbolization may vary. # TM496TBM40, TM496TBM40S 4 194 304 BY 40-BIT DYNAMIC RAM MODULE TM892VBM40, TM892VBM40S 8 388 608 BY 40-BIT DYNAMIC RAM MODULE SMMS440A-DECEMBER 1992-REVISED JANUARY 1993 | • | Organization | |---|-------------------------------------------| | | TM496TBM40 4 194 304 $\times$ 40 | | | $TM892VBM40 \ldots 8\ 388\ 608 \times 40$ | | • | Single 5-V Power Supply | | • | 72-Pin Single In-Line Memory Mo | | | (SIMM) for Use With Sockets | - odule TM496TBM40 - Utilizes Ten 16-Megabit - J-Lead (SOJ) Packages TM892VBM40 – Utilizes Twenty 16-Megabit Dynamic RAMs in Plastic Small-Outline J-Lead Packages (SOJ) **Dynamic RAMs in Plastic Small-Outline** - Long Refresh Period . . . 64 ms (4096 Cycles) - All Inputs, Outputs, Clocks Fully TTL Compatible - Low Power Dissipation - V<sub>CC</sub> Tolerance ± 10% | Performance Ranges | Ρ | erfor | mano | e Ra | inges: | |--------------------|---|-------|------|------|--------| |--------------------|---|-------|------|------|--------| | | ACCESS | ACCESS | ACCESS | READ | |--------------|--------------|---------|--------|--------| | | TIME | TIME | TIME | OR | | | <b>t</b> RAC | taa | tCAC | WRITE | | | | | | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | '496TBM40-60 | 60 ns | 30 ns . | 15 ns | 110 ns | | '496TBM40-70 | 70 ns | 35 ns | 18 ns | 130 ns | | '496TBM40-80 | 80 ns | 40 ns | 20 ns | 150 ns | | '892VBM40-60 | 60 ns | 30 ns | 15 ns | 110 ns | | '892VBM40-70 | 70 ns | 35 ns | 18 ns | 130 ns | | '892VBM40-80 | 80 ns | 40 ns | 20 ns | 150 ns | | | | | | | - Operating Free-Air-Temperature Range . . . 0°C to 70°C - Gold-Tabbed Versions Available:† TM496TBM40 TM892VBM40 - Tin-Lead (Solder) Tabbed Versions Available: TM496TBM40S **TM892VBM40S** # description ### TM496TBM40 The TM496TBM40 is a 160M dynamic random-access memory organized as 4M × 40 in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of ten TMS416400DZ, 4 194 304 x 4-bit dynamic RAMs, each in a 400-mil 24/28-lead plastic small-outline J-lead (SOJ) package mounted on a substrate together with decoupling capacitors. Each TMS416400DZ is described in the TMS416400 data sheet. The TM496TBM40 can be used in systems with fewer than 40 data bits. In those applications, it is recommended that any unused DQ pins be connected to either $V_{SS}$ or $V_{CC}$ through a series resistor with a typical value between $5 k\Omega$ and $10 k\Omega$ . The TM496TBM40 is available in the single-sided BM leadless module for use with sockets. The TM496TBM40 is rated for operation from 0°C to 70°C. This device features RAS access times of 60 ns, 70 ns, and 80 ns. ### TM892VBM40 The TM892VBM40 is a 320M dynamic random-access memory organized as 8M x 40 in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of twenty TMS416400DZ, 4 194 304 x 4-bit dynamic RAMs, each in a 400-mil 24/28-lead plastic small-outline J-lead (SOJ) package mounted on a substrate with decoupling capacitors. Each TMS416400DZ is described in the TMS416400 data sheet. The TM892VBM40 can be used in systems with fewer than 40 data bits. In those applications, it is recommended that any unused DQ pins be connected to either $V_{SS}$ or $V_{CC}$ through a series resistor with a typical value between $5 \text{ k}\Omega$ and $10 \text{ k}\Omega$ . The TM892VBM40 is available in the double-sided BM leadless module for use with sockets. <sup>†</sup> Part numbers in this data sheet refer only to the gold-tabbed version; the information applies to both gold-tabbed and solder-tabbed versions. # TM496TBM40, TM496TBM40S 4 194 304 BY 40-BIT DYNAMIC RAM MODULE TM892VBM40, TM892VBM40S 8 388 608 BY 40-BIT DYNAMIC RAM MODULE SMMS440A-DECEMBER 1992-REVISED JANUARY 1993 The TM892VBM40 is rated for operation from 0°C to 70°C. This device features RAS access times of 60 ns, 70 ns, and 80 ns. # operation ### TM496TBM40 The TM496TBM40 operates as ten TMS416400DZs connected as shown in the functional block diagram. Refer to the TMS416400 data sheet for details of operation. ## TM892VBM40 The TM892VBM40 operates as twenty TMS416400DZs connected as shown in the functional block diagram. Refer to the TMS416400 data sheet for details of operation. ## single in-line memory module and components PC substrate: 1, 27 mm (0.05 inch) nominal thickness on contact area Bypass capacitors: Multilayer ceramic Contact area for TM496TBM40 and TM892VBM40: Nickel plate and gold plate over copper Contact area for TM496TBM40S and TM892VBM40S: Nickel plate and tin-lead over copper | PRESENCE DETECT | | | | | | | | | |-----------------|-------|-------------|-------------|-------------|-------------|-------------|--|--| | SIGNAL<br>(PIN) | | PD1<br>(67) | PD2<br>(68) | PD3<br>(68) | PD4<br>(70) | PD5<br>(11) | | | | | 80 ns | VSS | NC | NC | VSS | VSS | | | | TM496TBM40 | 70 ns | VSS | NC | VSS | NC | Vss | | | | | 60 ns | VSS | NC | NC | NC | VSS | | | | | 80 ns | NC | VSS | NC | VSS | VSS | | | | TM892VBM40 | 70 ns | NC | VSS | VSS | NC | VSS | | | | | 60 ns | NC | Vss | NC | NC | Vss | | | <sup>†</sup> The packages shown here are for pinout reference only and are not drawn to scale. DQ30 DQ31 VCC DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 PD1 PD2 PD3 PD4 DQ39 68 69 70 71 + # Turiction **ADVANCE INFORMATION** # functional block diagram (TM496TBM40 and TM892VBM40, side 1) # functional block diagram (TM892VBM40, side 2) SMMS440A-DECEMBER 1992-REVISED JANUARY 1993 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | – 1 V to 7 V | |-----------------------------------------------|---------------| | Voltage range on V <sub>CC</sub> (see Note 1) | – 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation (TM496TBM40) | 10 W | | (TM892VBM40) | 20 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | 55°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # NOTE 1: All voltage values are with respect to VSS. recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | - 1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ### capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz (see Note 3) | | | '496T | BM40 | '892V | BM40 | UNIT | |--------------------|------------------------------------|----------------------------------|------|-------|------|------| | | | '496TBM40 MIN MAX 50 70 70 70 70 | MIN | MAX | UNIT | | | C <sub>i(A)</sub> | Input capacitance, address inuts | | 50 | | 100 | pF | | C <sub>i(OE)</sub> | Input capacitance, OE input | | 70 | | 140 | pF | | C <sub>i(W)</sub> | Input capacitance, WE input | | 70 | | 140 | pF | | C <sub>i(RC)</sub> | Input capacitance, RAS, CAS inputs | | 70 | | 70 | pF | | C <sub>o(DQ)</sub> | Output capacitance, DQ pins | | 7 | | 14 | pF | NOTE 3: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. # ADVANCE INFORMATION # TM496TBM40, TM496TBM40S 4 194 304 BY 40-BIT DYNAMIC RAM MODULE TM892VBM40, TM892VBM40S 8 388 608 BY 40-BIT DYNAMIC RAM MODULE SMMS440A-DECEMBER 1992-REVISED JANUARY 1993 ### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | | TEST COMPLETIONS | '496TE | M40-60 | '496TBM4 | 10-70 | '496TBM | 140-80 | 11117 | |------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|--------|----------|-------|---------|--------|-------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | Vol | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | ij | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 100 | | ± 100 | | ± 100 | μΑ | | Ю | Output current (leakage) | urrent | | ± 10 | | ± 10 | | ± 10 | μА | | lcc1 | Read or write cycle current (see Note 4) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | 900 | | 800 | | 700 | mA | | | 2 Standby current | After 1 memory cycle, RAS and CAS high, V <sub>IH</sub> = 2.4 V (TTL) | 1 | 20 | | 20 | | 20 | mA | | ICC2 | | After 1 memory cycle, RAS and CAS high, V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS) | | 10 | | 10 | | 10 | mA | | lCC3 | Average refresh current (RAS-only or CBR) (see Note 4) | V <sub>CC</sub> = 5.5 V, Minimum cycle,<br>RAS cycling, CAS high<br>(RAS-only), RAS low after<br>CAS low (CBR) | | 900 | | 800 | | 700 | mA | | ICC4 | Average page current (see Note 5) | VCC = 5.5 V, tPC = Minimum,<br>RAS low, CAS cycling | | 700 | | 600 | | 500 | mA | NOTES: 4. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . 5. Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . SMMS440A-DECEMBER 1992-REVISED JANUARY 1993 ### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DADAMETED | | '892VE | M40-60 | '892VBM40-7 | ٠ ( | 892VBM40-80 | UNIT | |------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|--------|-------------|-----|-------------|------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN MA | X N | MIN MAX | UNII | | Vон | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | 2.4 | 2 | 2.4 | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | ( | .4 | 0.4 | ٧ | | ij | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 200 | ± 2 | 00 | ± 200 | μΑ | | Ю | Output current (leakage) | $\frac{V_{CC}}{CAS} = 5.5 \text{ V, } V_{O} = 0 \text{ to } V_{CC},$ | | ± 20 | ± | 20 | ± 20 | μΑ | | lCC1 | Read or write current<br>(One RAS active,<br>see Note 4) | V <sub>CC</sub> = 5.5 V, Minimum cycle | - | 920 | 8 | 20 | 720 | mA | | | Standby current | After 1 memory cycle, RAS and CAS high, V <sub>IH</sub> = 2.4 V (TTL), | | 40 | | 40 | 40 | mA | | ICC2 | | After 1 memory cycle, $\overline{RAS}$ and $\overline{CAS}$ high, $V_{IH} = V_{CC} - 0.2 V$ (CMOS) | | 20 | | 20 | 20 | mA | | ІССЗ | Average refresh current (RAS-only or CBR), (One RAS active see Note 4) | V <sub>CC</sub> = 5.5 V, Minimum cycle,<br>RAS cycling, CAS high<br>(RAS-only), RAS low after<br>CAS low (CBR) | | 920 | 8 | 20 | 720 | mA | | ICC4 | Average page current (One RAS active, see Note 5) | V <sub>CC</sub> = 5.5 V, tp <sub>C</sub> = Minimum,<br>RAS low, CAS cycling | | 720 | 6 | 20 | 520 | mA | NOTES: 4. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . 5. Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . # **ADVANCE INFORMATION** #### switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '496TBM40-60<br>'892VBM40-60 | | | M40-70<br>M40-70 | '496TB<br>'892VB | UNIT | | |------------------|-------------------------------------------------|------------------------------|-----|-----|------------------|------------------|------|----| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> CAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | tAA | Access time from column-address | | 30 | | 35 | | 40 | ns | | †RAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | tOEA | Access time OE low | | 15 | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tCLZ | CAS low to output | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | | tOEZ | Output disable OE | 0 | 15 | | 18 | 0 | 20 | ns | NOTE 6: topp is specified when the output is no longer driven. #### timing requirements over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | | BM40-60<br>BM40-60 | | BM40-70<br>BM40-70 | '4967<br>'892V | UNIT | | |------------------|--------------------------------------------------------------|-----|--------------------|-----|--------------------|----------------|---------|----| | | | MIN | MAX | MIN | ·MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tRWC | Read-write cycle time | 155 | | 181 | • | 205 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | ns | | tPRWC | Page-mode read-write cycle time | 85 | | 96 | | 105 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 9) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 9) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, CAS low (see Note 10) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> | Data setup time (see Note 11) | 0 | | Ö | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | ns | | t <sub>RWL</sub> | W-low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | ns | | twsR | W-high setup time (CAS-before RAS refresh only) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | ns | | tDH | Data hold time (see Note 11) | 10 | | 15 | | 15 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To guarantee tpc min, tASC should be greater than or equal to tcp. - 9. In a read-write cycle, tRWD and tRWL must be observed. - 10. In a read-write cycle, tcwp and tcwl must be observed. 11. Reference to the later of CAS or W in write operation. ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | PARAMETER | '496TBI<br>'892VBI | | '496TBI<br>'892VBI | | | M40-80<br>M40-80 | UNIT | |-------------------|--------------------------------------------------------------------------------|--------------------|-----|--------------------|-----|-----|------------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>RCH</sub> | Read hold time after CAS high (see Note 12) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 12) | 5 | | 5 | | 5 | | ns | | twcH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | ns | | twhr | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tAWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 55 | - | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | ns | | tcsH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, CAS low to RAS low<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low (Read-write operation only) | 40 | | 46 | | 50 | | ns | | <sup>t</sup> OEH | OE command hold time | 15 | | 18 | | 20 | | ns | | <sup>t</sup> OED | OE to data delay | 15 | | 18 | | 20 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 13) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | t <sub>CAL</sub> | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 13) | . 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | tRWD | Delay time, RAS low to $\overline{\mathbf{W}}$ low (Read-write operation only) | 85 | | 98 | | 110 | | ns | | <sup>t</sup> CPRH | RAS hold time from CAS precharge | 35 | | 40 | | 45 | | ns | | tCPW | Delay time, W from CAS precharge | 60 | | 68 | | 75 | • | ns | | t <sub>REF</sub> | Refresh time interval | | 64 | | 64 | | 64 | ms | | tΤ | Transition time | 3 | 30 | 3 | 30 | 3 | . 30 | ns | NOTES: 12. Either tRRH or tRCH must be satisfied for a read cycle. 13. The maximum value is specified only to guarantee access time. **ADVANCE INFORMATION** SMMS440A-DECEMBER 1992-REVISED JANUARY 1993 # DVANCE INFORMATION #### device symbolization (TM496TBM40 illustrated) | 0 | TM496TBM40 -SS TYMMT | |---|----------------------| | L | | YY = Year Code MM = Month Code T = Assembly Site Code -SS = Speed Code NOTE: Location of symbolization may vary. SMMS440A-DECEMBER 1992-REVISED JANUARY 1993 #### TM124TBK40, TM124TBK40S 1 048 576 BY 40-BIT DYNAMIC RAM MODULE TM248VBK40, TM248VBK40S 2 097 152 BY 40-BIT DYNAMIC RAM MODULE SMMS140-JANUARY 1993 | • | Organization | • | Performano | e Ranges | 3: | | | |---|--------------------------------------------------------------------|---|------------------------|------------------|----------------|----------------|----------------| | | TM124TBK40 1 048 576 × 40<br>TM248VBK40 2 097 152 × 40 | | | ACCESS<br>TIME | ACCESS<br>TIME | ACCESS<br>TIME | READ<br>OR | | • | Single 5-V Power Supply | | | t <sub>RAC</sub> | tAA | tCAC | WRITE | | • | 72-Pin Single In-Line Memory Module<br>(SIMM) for Use With Sockets | | | (MAX) | (MAX) | (MAX) | CYCLE<br>(MIN) | | • | TM124TBK40 - Utilizes Ten 4-Megabit | | '124TBK40-60 | 60 ns | 30 ns | 15 ns | 110 ns | | | Dynamic RAMs in Plastic Small-Outline | | '124TBK40-70 | 70 ns | 35 ns | 18 ns | 130 ns | | | J-Lead (SOJ) Packages | | '124TBK40-80 | 80 ns | 40 ns | 20 ns | 150 ns | | _ | | | '248VBK40-60 | 60 ns | 30 ns | 15 ns | 110 ns | | ٠ | TM248VBK40 – Utilizes Twenty 4-Megabit | | '248VBK40-70 | 70 ns | 35 ns | 18 ns | 130 ns | | | Dynamic RAMs in Plastic Small-Outline | | '248VBK40-80 | 80 ns | 40 ns | 20 ns | 150 ns | | • | J-Lead Packages (SOJ) | • | Operating F | ree-Air To | emperati | ure | | | • | Long Refresh Period 16 ms | | Range 0 | | • | | | | | (1024 Cycles) | • | Gold-Tabbe | d Version | Availab | le:† | | | • | All Inputs, Outputs, Clocks Fully TTL<br>Compatible | | TM124TBK4<br>TM248VBK4 | | | | | | • | Low Power Dissipation | • | Tin-Lead (S | older) Tal | bed Ver | sion | | #### description #### TM124TBK40 V<sub>CC</sub> Tolerance ± 10% The TM124TBK40 is a 40M dynamic random-access memory organized as 1 048 576 x 40 in a 72-pin leadless single in-line memory module (SIMM). The SIMM is composed of ten TMS44400DJ, 1 048 576 x 4-bit dynamic RAMs, each in a 300-mil 20/26-lead plastic small-outline J-lead package (SOJ) mounted on a substrate together with decoupling capacitors. Each TMS44400DJ is described in the TMS44400 data sheet. Available: **TM124TBK40S** TM248VBK40S The TM124TBK40 can be used in systems with fewer than 40 data bits. In those applications, it is recommended that any unused DQ pins be connected to either $V_{SS}$ or $V_{CC}$ through a series resistor with a typical value between $5 k\Omega$ and $10 k\Omega$ . The TM124TBK40 is available in the single-sided BK leadless module for use with sockets. The TM124TBK40 is rated for operation from 0°C to 70°C. This device features RAS access times of 60 ns, 70 ns, and 80 ns. #### TM248VBK40 The TM248VBK40 is a 80M dynamic random-access memory organized as 2 097 152 x 40 in a 72-pin single in-line memory module (SIMM). The SIMM is composed of twenty TMS44400DJ, 1 048 576 x 4-bit dynamic RAMs, each in a 300-mil 20/26-lead plastic small-outline J-lead (SOJ) package mounted on a substrate with decoupling capacitors. Each TMS44400DJ is described in the TMS44400 data sheet. The TM248VBK40 can be used in systems with fewer than 40 data bits. In those applications, it is recommended that any unused DQ pins be connected to either $V_{SS}$ or $V_{CC}$ through a series resistor with a typical value between 5 k $\Omega$ and 10 k $\Omega$ . The TM248VTBK40 is available in the double-sided BK leadless module for use with sockets. The TM248VTBK40 is rated for operation from 0°C to 70°C. This device features RAS access times of 60 ns, 70 ns, and 80 ns. <sup>†</sup> Part numbers in this data sheet refer only to the gold-tabbed version; the information applies to both gold-tabbed and solder-tabbed versions. # TM124TBK40, TM124TBK40S 1 048 576 BY 40-BIT DYNAMIC RAM MODULE TM248VBK40, TM248VBK40S 2 097 152 BY 40-BIT DYNAMIC RAM MODULE SMMS140-JANUARY 1993 #### operation #### TM124TBK40 The TM124TBK40 operates as ten TMS44400DJs connected as shown in the functional block diagram. Refer to the TMS44400 data sheet for details of operation. #### **TM248VBK40** The TM248VBK40 operates as twenty TMS44400DJs connected as shown in the functional block diagram. Refer to the TMS44400 data sheet for details of operation. #### single in-line memory module and components PC substrate: 1, 27 mm (0.05 inch) nominal thickness on contact area Bypass capacitors: Multilayer ceramic Contact area for TM124TBK40 and TM248VBK40: Nickel plate and gold plate over copper. Contact area for TM124TBK40S and TM248VBK40S: Nickel plate and tin-lead over copper. <sup>†</sup> The packages shown here are for pinout reference only and are not drawn to scale. # **ADVANCE INFORMATION** #### functional block diagram (TM124TBK40 and TM248VBK40, side 1) #### functional block diagram (TM248VBK40, side 2) # TM124TBK40, TM124TBK40S 1 048 576 BY 40-BIT DYNAMIC RAM MODULE TM248VBK40, TM248VBK40S 2 097 152 BY 40-BIT DYNAMIC RAM MODULE SMMS140-JANUARY 1993 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | | _ | • | _ | • | - | • | | , | |----------------------------------|-------------|--------|---------|------|---|---|------|----------| | Supply voltage range of | n any pin | (see l | Note 1) | <br> | | | 1 | V to 7 V | | Voltage range on V <sub>CC</sub> | (see Note | 1) . | | <br> | | | – 1 | V to 7 V | | Short circuit output cur | rent | | | <br> | | | | . 50 mA | | Power dissipation (TM: | 124TBK40 | ) | | <br> | | | | 10 W | | (TM2 | 248VBK40 | ) | | <br> | | | | 20 W | | Operating free-air temp | oerature ra | inge | | <br> | | | 0°0 | to 70°C | | Storage temperature ra | ange | - | | | | | 55°C | to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ### capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz (see Note 3) | | | '124TBK40 | | '248VBK40 | | UNIT | |--------------------|------------------------------------|-----------|-----|-----------|-----|------| | | | MIN | MAX | MIN | MAX | ONII | | C <sub>i(A)</sub> | Input capacitance, address inuts | | 50 | | 100 | pF | | C <sub>i(OE)</sub> | Input capacitance, OE input | | 70 | | 140 | pF | | C <sub>i(W)</sub> | Input capacitance, WE input | | 70 | | 140 | рF | | C <sub>i(RC)</sub> | Input capacitance, RAS, CAS inputs | | 70 | | 70 | pF | | C <sub>o(DQ)</sub> | Output capacitance, DQ pins | | 7 | | 14 | pF | NOTE 3: $V_{CC}$ equal to $5 V \pm 0.5 V$ and the bias on pins under test is 0 V. # **ADVANCE INFORMATION** ### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST COMPLETIONS | '124TE | 3K40-60 | '124TBK40-70 | | '124TBK40-80 | | UNIT | |----------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|---------|--------------|-------|--------------|-------|--------------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | Vон | High-level output voltage | I <sub>OH</sub> = 5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VoL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ٧ | | 1 <sub>1</sub> | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | ± 100 | | | ± 100 | | ± 100 | μ <b>А</b> . | | Ю | Output current (leakage) | $\frac{\text{VCC}}{\text{CAS}}$ = 5.5 V, V <sub>O</sub> = 0 to V <sub>CC</sub> , | ± 10 | | | ± 10 | | ± 10 | μА | | lCC1 | Read or write cycle current (see Note 4) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | 1050 | | 900 | | 800 | mA | | | | After 1 memory cycle, RAS and CAS high, V <sub>IH</sub> = 2.4 V (TTL) | | 20 | | 20 | | 20 | mA | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high, V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS) | | 10 | | 10 | | 10 | mA | | ICC3 | Average refresh current (RAS-only or CBR) (see Note 4) | V <sub>CC</sub> = 5.5 V, Minimum cycle,<br>RAS cycling, CAS high<br>(RAS-only), RAS low after<br>CAS low (CBR) | 1050 | | | 900 | | 800 | mA | | ICC4 | Average page current (see Note 5) | VCC = 5.5 V, tpC = Minimum,<br>RAS low, CAS cycling | | 900 | | 800 | | 700 | mA | NOTES: 4. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . Measured with a maximum of one address change while CAS = VIH. # TM124TBK40, TM124TBK40S 1 048 576 BY 40-BIT DYNAMIC RAM MODULE TM248VBK40, TM248VBK40S 2 097 152 BY 40-BIT DYNAMIC RAM MODULE ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | '248VE | K40-60 | '248VBK40-70 | | '248VBK40-80 | | 115117 | |----------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|--------|--------------|-----------------|--------------|-------|--------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MIN MAX MIN MAX | | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | | 2.4 | | 2.4 | | V | | $v_{OL}$ | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V , | | lj | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | ± 200 | | ± 200 | | ٠ | ± 200 | μΑ | | 9 | Output current (leakage) | $\frac{V_{CC}}{CAS}$ = 5.5 V, $V_{O}$ = 0 to $V_{CC}$ , | ± 20 | | | ± 20 | | ± 20 | μΑ | | lCC1 | Read or write current<br>(One RAS active,<br>see Note 4) | V <sub>CC</sub> = 5.5 V, Minimum cycle | | 1070 | | 920 | | 820 | mA | | | | After 1 memory cycle, RAS and CAS high, V <sub>IH</sub> = 2.4 V (TTL) | | 40 | | 40 | | 40 | mA | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high, V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS) | | 20 | | 20 | | 20 | mA | | lCC3 | Average refresh current (RAS-only or CBR), (One RAS active see Note 4) | V <sub>CC</sub> = 5.5 V, Minimum cycle,<br>RAS cycling, CAS high<br>(RAS-only), RAS low after<br>CAS low (CBR) | | 1070 | | 920 | | 820 | mA | | lCC4 | Average page current (One RAS active, see Note 5) | V <sub>CC</sub> = 5.5 V, t <sub>PC</sub> = Minimum,<br>RAS low, CAS cycling | | 920 | | 820 | | 720 | mA | NOTES: 4. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . Measured with a maximum of one address change while CAS = VIH. # **ADVANCE INFORMATION** #### switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | '124TBK40-60<br>'248VBK40-60 | | '124TBK40-70<br>'248VBK40-70 | | '124TBK40-80<br>'248VBK40-80 | | |------------------|-------------------------------------------------|-----|------------------------------|-----|------------------------------|-----|------------------------------|----| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | ns | | t <sub>AA</sub> | Access time from column-address | | 30 | | 35 | | 40 | ns | | tRAC_ | Access time from RAS low | | 60 | | 70 | | 80 | ns | | <sup>t</sup> OEA | Access time OE low | | 15 | | 18 | | 20 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 18 | 0 | 20 | ns | | tOEZ | Output disable OE | 0 | 15 | | 18 | 0 | 20 | ns | NOTE 6: topp is specified when the output is no longer driven. #### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | BK40-60<br>BK40-60 | | BK40-70<br>BK40-70 | '124TBK40-70<br>'248VBK40-70 | | UNIT | |------------------|---------------------------------------------------|-----|--------------------|-----|--------------------|------------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | tRC | Random read or write cycle (see Note 7) | 110 | | 130 | | 150 | | ns | | tRWC | Read-write cycle | 155 | | 181 | | 205 | | ns | | tPC | Page-mode read or write (see Note 8) | 40 | | 45 | | 50 | | ns | | tPRWC | Page-mode read-write | 85 | | 96 | | 105 | | ns | | tCP | CAS high pulse duration | 10 | | 10 | | 10 | | ns | | tCAS | CAS low pulse duration (see Note 9) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | t <sub>RP</sub> | RAS high pulse duration | 40 | | 50 | | 60 | | ns | | tRAS | RAS low pulse duration (see Note 10) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tRASP | RAS low pulse width, page mode (see Note 10) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | twp | W low pulse duration | 15 | | 15 | | 15 | | ns | | tasc | Column-address setup | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | twcs | W low before CAS low (early write operation only) | 0 | | . 0 | | 0 | | ns | | twsR | W setup (CBR refresh) | 10 | | 10 | | 10 | | ns | | tCWL | W low before CAS high | 15 | | 18 | | 20 | | ns | | t <sub>RWL</sub> | W low before RAS high | 15 | | 18 | | 20 | | ns | | <sup>t</sup> CAH | Column address hold time | 10 | | 15 | | 15 | | ns | | †RAH | Row-address hold time | 10 | | 10 | | 10 | | ns | | tAR | Column-address hold time from RAS (see Note 12) | 50 | | 55 | | 60 | | ns | | t <sub>DH</sub> | Data hold time (see Note 11) | 10 | | 15 | | 15 | | ns | NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To assure tpc min, tASC should be greater than or equal to tcp. - 9. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. - 10. In a read-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. 11. Referenced to the later of CAS or W in write operations. - 12. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. #### SMMS140-JANUARY 1993 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | | K40-60<br>K40-60 | '124TB<br>'248VB | | '124TBK40-80<br>'248VBK40-80 | | UNIT | | |------------------|-----------------------------------------------------------|-----|------------------|------------------|-----|------------------------------|-----|------|--| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | t <sub>DHR</sub> | Data hold time from RAS (see Note 12) | 50 | | 55 | | 60 | | ns | | | t <sub>RCH</sub> | Read hold time from CAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | | tRRH | Read hold time from RAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | | tWCH | Write hold time from CAS low (early write operation only) | 15 | | 15 | | 15 | | ns | | | twcn | Write hold time after RAS low (see Note 12) | 50 | | 55 | | 60 | | ns | | | twhr | W high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | | <sup>t</sup> OEH | OE hold time | 15 | | 18 | | 20 | | ns | | | tCSH | CAS high from RAS low | 60 | | 70 | | 80 | | ns | | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | ns | | | tCWD | W low from CAS low (RMW) | 40 | | 46 | | 50 | | ns | | | t <sub>RCD</sub> | Delay time, RAS low to CAS low (see Note 14) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | | tRAD | Delay time, RAS low to column-address (see Note 14) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | | †RAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | ns | | | tCAL | Delay time, column-address to CAS high | 30 | | 35, | | 40 | | ns | | | tRWD | W low from RAS low (RMW) | 85 | | 98 | | 110 | | ns | | | t <sub>AWD</sub> | W low from column address (RMW) | 55 | | 63 | | 70 | | ns | | | tOED | OE to data delay | 15 | | 18 | | 20 | , | ns | | | <sup>t</sup> ROH | RAS high from OE low | 10 | | 10 | | 10 | | ns | | | tCHR | CAS high from RAS (CBR) | 15 | | 15 | | 20 | | ns | | | tCSR | RAS low from CAS (CBR) | 10 | | 10 | | 10 | | ns | | | tRPC | RAS low to CAS low | 0 | | 0 | | 0 | | ns | | | tREF | Refresh time interval | | 16 | | 16 | | 16 | ms | | | ŧт | Transition time | 2 | 50 | 2 | 50 | 2 | 50 | ns | | NOTES: 12. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> min as a reference. 13. Either tRRH or tRCH must be satisfied for a read cycle. 14. The maximum value is specified only to assure access time. **ADVANCE INFORMATION** # **ADVANCE INFORMATION** #### device symbolization YY = Year Code MM = Month Code T = Assembly Site Code -SS = Speed Code NOTE: Location of symbolization may vary. # TM124TBK40, TM124TBK40S 1 048 576 BY 40-BIT DYNAMIC RAM MODULE TM248VBK40, TM248VBK40S 2 097 152 BY 40-BIT DYNAMIC RAM MODULE SMMS140-JANUARY 1993 | General Information | | |----------------------------------------|------| | Selection Guide | | | Definition of Terms/Timing Conventions | | | Dynamic RAMs 4 | | | Dynamic RAM Modules | | | EPROMs/OTP PROMs/Flash EEPROMs | *** | | Video RAMs/Field Memories | 1 | | Memory Cards | | | Military Products | | | Logic Symbols | 1.00 | | Quality and Reliability | 1 | | Electrostatic Discharge Guidelines 12 | | | Mechanical Data | | #### **Contents** | CHAPTER 6. | EPROMS/O | FP PROMS/FLASH EEPROMS | |--------------------------------------|-----------------|----------------------------------------------------------------------------------| | TMS27C256 | 262 144-bit | (32K × 8) CMOS EPROM 6-3 | | TMS27PC256 | 262 144-bit | (32K × 8) CMOS OTP PROM | | TMS27C510 | 524 288-bit | (64K × 8) CMOS EPROM | | TMS27PC510 | 524 288-bit | (64K × 8) CMOS OTP PROM | | TMS27C512 | 524 288-bit | (64K × 8) CMOS EPROM | | TMS27PC512 | 524 288-bit | (64K × 8) CMOS OTP PROM | | TMS27C010A | 1 048 576-bit | (128K × 8) CMOS EPROM 6-39 | | TMS27PC010A | 1 048 576-bit · | (128K × 8) CMOS OTP PROM | | TMS27C210A | 1 048 576-bit | (64K × 16) CMOS EPROM | | TMS27PC210A | 1 048 576-bit | (64K × 16) CMOS OTP PROM | | TMS27C020 | 2 097 152-bit | (256K × 8) CMOS EPROM | | TMS27PC020 | 2 097 152-bit | (256K × 8) CMOS OTP PROM | | TMS27C040 | 4 194 304-bit | (512K × 8) CMOS EPROM 6-71 | | TMS27PC040 | 4 194 304-bit | (512K × 8) CMOS OTP PROM | | TMS27C240 | 4 194 304-bit | (256K × 16) CMOS EPROM | | TMS27PC240 | 4 194 304-bit | (256K × 16) CMOS OTP PROM | | TMS27C400 | 4 194 304-bit | (256K × 16) CMOS EPROM | | TMS27PC400 | 4 194 304-bit | (256K × 16) CMOS OTP PROM | | TMS29F816 | 16 384-bit | (2K $\times$ 9) 5-V Flash EEPROM Serial JTAG Bus 6-101 | | TMS28F010 | 1 048 576-bit | (128K × 8) 12-V Flash EEPROM | | TMS28F512 | 524 288-bit | (64K × 8) 12-V Flash EEPROM | | TMS28F210 | 1 048 576-bit | (64K × 16) 12-V Flash EEPROM | | TMS28F040 | 4 194 304-bit | (512K × 8) 12-V Flash EEPROM | | TMS27LV010A | 1 048 576-bit | (128K × 8) Low Voltage EPROM/OTP PROM 6-203 | | The following EPR Sales Office for m | | M devices are also available from Texas Instruments. Contact your local TI Field | | TMS27C128 | 131 072-bit | (16K × 8) CMOS EPROM | | TMS27PC128 | 131 072-bit | (16K × 8) CMOS OTP PROM | SMLS256F-SEPTEMBER 1984-REVISED JANUARY 1993 This Data Sheet is Applicable to All TMS27C256s and TMS27PC256s Symbolized with Code "B" as Described on Page 11. - Organization ... 32K × 8 - Single 5-V Power Supply - Pin Compatible With Existing 256K MOS ROMs, PROMs, and EPROMs - All Inputs/Outputs Fully TTL Compatible - Max Access/Min Cycle Time | V <sub>CC</sub> ± 10% | | |-----------------------|--------| | '27C/PC256-10 | 100 ns | | '27C/PC256-12 | 120 ns | | '27C/PC256-15 | 150 ns | | '27C/PC256-17 | 170 ns | | '27C/PC256-20 | 200 ns | | '27C/PC256-25 | 250 ns | - Power Saving CMOS Technology - Very High-Speed SNAP! Pulse Programming - 3-State Output Buffers - 400-mV Minimum DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Lines - Low Power Dissipation (V<sub>CC</sub> = 5.5 V) - Active ... 165 mW Worst Case - Standby . . . 1.4 mW Worst Case (CMOS Input Levels) - PEP4 Version Available With 168-Hour Burn-In, and Choices of Operating Temperature Ranges - 256K EPROM Available With MIL-STD-883C Class B High Reliability Processing (SMJ27C256) #### description The TMS27C256 series are 262 144-bit, ultraviolet-light erasable, electrically programmable read-only memories. The TMS27PC256 series are 262 144-bit, one-time electrically programmable read-only memories. #### J AND N PACKAGES<sup>†</sup> (TOP VIEW) #### FM PACKAGE† (TOP VIEW) † Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | | | | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | A0-A14 E G GND NC NU DQ0-DQ7 VCC VPP | Address Inputs Chip Enable/Powerdown Output Enable Ground No Internal Connection Make No External Connection Inputs (programming)/Outputs 5-V Power Supply 13-V Programming Power Supply | | | | | | PRODUCTION DATA Information is current as of publication data. Products conform to specifications per the terms of Texas instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 1993, Texas Instruments Incorporated SMLS256F-SEPTEMBER 1984-REVISED JANUARY 1993 These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 74 TTL circuit without external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The TMS27C256 and the TMS27PC256 are pin compatible with 28-pin 256K MOS ROMs, PROMs, and EPROMs. The TMS27C256 EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27PC256 OTP PROM is offered in a dual-in-line plastic package (N suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27PC256 OTP PROM is also supplied in a 32-lead plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FM suffix). The TMS27C256 and TMS27PC256 are offered with two choices of temperature ranges of $0^{\circ}$ C to $70^{\circ}$ C (JL, NL, and FML suffixes) and $-40^{\circ}$ C to $85^{\circ}$ C (JE, NE, and FME suffixes). The TMS27C256 and the TMS27PC256 are also offered with 168-hour burn-in on both temperature ranges (JL4, FML4, JE4, and FME4 suffixes); see table below. All package styles conform to JEDEC standards. | EPROM<br>AND<br>OTP | TEMPERATI | R OPERATING<br>URE RANGES<br>EP4 BURN-IN | 168 HR. | FOR PEP4<br>BURN-IN<br>TURE RANGES | |---------------------|-------------|------------------------------------------|-------------|------------------------------------| | PROM | 0°C TO 70°C | - 40°C TO 85°C | 0°C TO 70°C | - 40°C TO 85°C | | TMS27C256-XXX | JL | JE | JL4 | JE4 | | TMS27PC256-XXX | NL | NE | NL4 | NE4 | | TMS27PC256-XXX | FML | FME | FML4 | FME4 | These EPROMs and OTP PROMs operate from a single 5-V supply (in the read mode), thus are ideal for use in microprocessor-based systems. One other 13-V supply is needed for programming . All programming signals are TTL level. These devices are programmable by the SNAP! Pulse programming algorithm. The SNAP! Pulse programming algorithm uses a $\rm V_{PP}$ of 13 V and a $\rm V_{CC}$ of 6.5 V for a nominal programming time of four seconds. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. SMLS256F-SEPTEMBER 1984-REVISED JANUARY 1993 #### operation The seven modes of operation are listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL level except for V<sub>PP</sub> during programming (13 V for SNAP! Pulse), and 12 V on A9 for the signature mode. | | | MODE | | | | | | | | | | |-----------------|-----------------|-------------------|-----------------|-----------------|-----------------|--------------------|-------------------|------------------|--|--|--| | FUNCTION | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNATURE<br>MODE | | | | | | Ē | V <sub>IL</sub> | VIL | V <sub>IH</sub> | VIL | VIH | V <sub>IH</sub> | V | IL | | | | | G | VIL | VIH | χt | VIH | VIL | X | V | IL | | | | | V <sub>PP</sub> | Vcc | Vcc | Vcc | V <sub>PP</sub> | V <sub>PP</sub> | V <sub>PP</sub> | Vcc | | | | | | Vcc Vo | C | | | | | A9 | Х | Х | Х | X | Х | X | ∨ <sub>H</sub> ‡ | V <sub>H</sub> ‡ | | | | | A0 | X | Х | Х | × | Х | × | VIL | VIH | | | | | | | | | | | | CODE | | | | | | DQ0-DQ7 | Data Out | HI-Z | HI-Z | Data In | Data Out | HI-Z | MFG | DEVICE | | | | | | | | | | | | 97 | 04 | | | | TX can be VIL or VIH. #### read/output disable When the outputs of two or more TMS27C256s or TMS27PC256s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins DQ0 through DQ7. #### latchup immunity Latchup immunity on the TMS27C256 and TMS27PC256 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry-standard TTL or MOS logic devices. Input-output layout approach controls latchup without compromising performance or packing density. #### power down Active $I_{CC}$ supply current can be reduced from 30 mA to 500 $\mu$ A (TTL-level inputs) or 250 $\mu$ A (CMOS-level inputs) by applying a high TTL or CMOS signal to the $\overline{E}$ pin. In this mode all outputs are in the high-impedance state. #### erasure (TMS27C256) Before programming, the TMS27C256 EPROM is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). EPROM erasure before programming is necessary to assure that all bits are in the logic high state. Logic lows are programmed into the desired locations. A programmed logic low can be erased only by ultraviolet light. The recommended minimum exposure dose (UV intensity × exposure time) is 15-W•s/cm². A typical 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C256, the window should be covered with an opaque label. $<sup>^{\</sup>ddagger}V_{H} = 12 V \pm 0.5 V.$ SMLS256F-SEPTEMBER 1984-REVISED JANUARY 1993 #### initializing (TMS27PC256) The one-time programmable TMS27PC256 PROM is provided with all bits in the logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into an OTP PROM cannot be erased. #### **SNAP!** Pulse programming The 256K EPROM and OTP PROM are programmed using the TI SNAP! Pulse programming algorithm illustrated by the flowchart in Figure 1, which programs in a nominal time of four seconds. Actual programming time will vary as a function of the programmer used. Data is presented in parallel (eight bits) on pins DQ0 to DQ7. Once addresses and data are stable, E is pulsed. The SNAP! Pulse programming algorithm uses initial pulses of 100 microseconds (μs) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100-μs pulses per byte are provided before a failure is recognized. The programming mode is achieved when $V_{PP}=13$ V, $V_{CC}=6.5$ V, $\overline{G}=V_{IH}$ , and $\overline{E}=V_{IL}$ . More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC}=V_{PP}=5$ V. #### program inhibit Programming may be inhibited by maintaining a high level input on the E pin. #### program verify Programmed bits may be verified with $V_{PP} = 13 \text{ V}$ when $\overline{G} = V_{II}$ and $\overline{E} = V_{IH}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 is forced to 12 V $\pm$ 0.5 V. Two identifier bytes are accessed by A0; i.e., A0 = $V_{IL}$ accesses the manufacturer code, which is output on DQ0–DQ7; A0 = $V_{IH}$ accesses the device code, which is output on DQ0–DQ7. All other addresses must be held at $V_{IL}$ . The manufacturer code for these devices is 97, and the device code is 04. SMLS256F-SEPTEMBER 1984-REVISED JANUARY 1993 Figure 1. SNAP! Pulse Programming Flowchart SMLS256F-SEPTEMBER 1984-REVISED JANUARY 1993 #### logic symbol† <sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for J and N packages. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> (see Note 1) | |--------------------------------------------------------------------------------| | Supply voltage range, Vpp0.6 V to 14 V | | nput voltage range (see Note 1): All inputs except A9 | | A9 –0.6 V to 13.5 V | | Dutput voltage range (see Note 1) | | Operating free-air temperature range ('27C256JL and JL4, '27PC256NL, NL4, FML, | | and FML4) | | Operating free-air temperature range ('27C256JE and JE4, '27PC256NE, NE4, FME, | | and FME4) 40° C to 85°C | | Storage temperature range—65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. SMLS256F-SEPTEMBER 1984-REVISED JANUARY 1993 #### recommended operating conditions | | | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|---------|--------------------------------------------------|----------------------|--------------------|----------------------|------| | V | Supplyvoltage | | Read mode (see Note 2) | | 5 | 5.5 | V | | Vcc | Supply voltage | SNAP! F | Pulse programming algorithm | 6.25 | 6.5 | 6.75 | V | | \/ | Cumhundhana | Read mo | ode | V <sub>CC</sub> -0.6 | | V <sub>CC</sub> +0.6 | v | | Vpp | Supply voltage | | Pulse programming algorithm | 12.75 | 13 | 13.25 | | | V | High-level dc input voltage TTL CMOS | | ΠL | 2 | | V <sub>CC</sub> +1 | V | | VIH | | | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> +1 | V | | | 1/ | Low level de input voltage | | TTL | -0.5 | | 0.8 | | | VIL | Low-level dc input voltage | | CMOS | -0.5 | | 0.2 | V | | TA | Operating free-air temperature | | '27C256JL, JL4<br>'27PC256NL, NL4,<br>FML, FML4 | 0 | | 70 | °C | | TA | Operating free-air temperature | , | '27C256JE, JE4<br>'27PC256 NE, NE4,<br>FME, FME4 | - 40 | | 85 | ç | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. #### electrical characteristics over full ranges of operating conditions | | PARAMETEI | 3 | TEST CONDITIONS | MIN | TYP† | MAX | UNIT | |------------------------------------------|-----------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----|----------| | V <sub>OL</sub> | High lavel de entent values | | I <sub>OH</sub> = 2.5 mA | 3.5 | | | V | | vон | High-level dc output voltage | | I <sub>OH</sub> = - 20 μA | V <sub>CC</sub> - 0.1 | | | <u> </u> | | VOL LIII III III III III III III III III | | | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | | Low-level dc output voltage | | I <sub>OL</sub> = 20 μA | | | | | | l <sub>l</sub> | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | | ±1 | μΑ | | 10 | Output current (leakage) | | VO = 0 to VCC | | | ±1 | μΑ | | l <sub>PP1</sub> | Vpp supply current | | Vpp = V <sub>CC</sub> = 5.5 V | | 1 | 10 | μА | | lPP2 | Vpp supply current (during prog | gram pulse) | Vpp = 13 V | | 35 | 50 | mA | | | \( \( \) | TTL-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>IH</sub> | , | 250 | 500 | | | ICC1 | VCC supply current (standby) | CMOS-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub> | | 100 | 250 | μА | | lCC2 | V <sub>CC</sub> supply current (active) | | V <sub>CC</sub> = 5.5 V, $\overline{E}$ = V <sub>IL</sub> ,<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open | | 15 | 30 | mA | <sup>†</sup>Typical values are at TA = 25°C and nominal voltages. ## capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 $MHz^{\ddagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP† | MAX | UNIT | |----|--------------------|-------------------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 6 | 10 | pF | | CO | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 10 | 14 | pF | <sup>†</sup>Typical values are at TA = 25°C and nominal voltages. <sup>‡</sup> Capacitance measurements are made on a sample basis only. SMLS256F-SEPTEMBER 1984-REVISED JANUARY 1993 ### switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4) | PARAMETER | | TEST CONDITIONS<br>(SEE NOTES 3 AND 4) | '27C256-10<br>'27PC256-10 | | '27C256-12<br>'27PC256-12 | | '27C256-15<br>'27PC256-15 | | TINU | |--------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------|-----|---------------------------|-----|---------------------------|-----|------| | | | (SEE NOTES 3 AND 4) | MIN | MAX | MIN | MAX | MIN | MAX | | | ta(A) | Access time from address | | | 100 | | 120 | | 150 | ns | | ta(E) | Access time from chip enable | | | 100 | | 120 | | 150 | ns | | t <sub>en(G)</sub> | Output enable time from G | C <sub>L</sub> = 100 pF,<br>1 Series 74 TTL Load, | | 55 | | 55 | | 75 | ns | | t <sub>dis</sub> | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first $\dagger$ | Input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 45 | 0 | 45 | 0 | 60 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, E, or G, whichever occurs first† | | 0 | - | 0 | | 0 | | ns | | | PARAMETER | TEST CONDITIONS<br>(SEE NOTES 3 AND 4) | '27C256-17<br>'27PC256-17 | | '27C256-20<br>'27PC256-20 | | '27C256-25<br>'27PC256-25 | | דואט | |--------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------|-----|---------------------------|-----|---------------------------|-----|------| | | | (SEE NOTES S AND 4) | MIN | MAX | MIN | MAX | MIN | MAX | 1 | | ta(A) | Access time from address | | | 170 | | 200 | | 250 | ns | | ta(E) | Access time from chip enable | | | 170 | | 200 | | 250 | ns | | ten(G) | Output enable time from G | C <sub>L</sub> = 100 pF,<br>1 Series 74 TTL Load, | | 75 | | 75 | | 100 | ns | | t <sub>dis</sub> | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first $\dagger$ | Input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 60 | 0 | 60 | 0 | 60 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}$ , whichever occurs first $\dagger$ | | 0 | | 0 | | 0 | | ns | <sup>†</sup>Value calculated from 0.5 V delta to measured level. This parameter is only sampled and not 100% tested. ## switching characteristics for programming: $V_{CC}$ = 6.50 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | PARAMETER | MIN | NOM | MAX | UNIT | |---------------------|----------------------------------------------------|-----|-----|-----|------| | <sup>t</sup> dis(G) | Output disable time from $\overline{\overline{G}}$ | 0 | | 130 | ns | | ten(G) | Output enable time from G | | | 150 | ns | NOTES: 3. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low). (Reference page 9.) 4. Common test conditions apply for the tdis except during programming. SMLS256F-SEPTEMBER 1984-REVISED JANUARY 1993 recommended timing requirements for programming: $V_{CC}$ = 6.5 V and $V_{pp}$ = 13 V, $T_A$ = 25°C (see Note 3) | | | MIN | NOM | MAX | UNIT | |-----------------------|--------------------------------|-----|-----|-----|------| | tw(IPGM) | Initial program pulse duration | 95 | 100 | 105 | μs | | t <sub>su(A)</sub> | Address setup time | 2 | | | μs | | t <sub>su(G)</sub> | G setup time | 2 | | | μs | | t <sub>su(E)</sub> | E setup time | 2 | | | μs | | t <sub>su(D)</sub> | Data setup time | 2 | | , | μs | | t <sub>su</sub> (VPP) | Vpp setup time | 2 | | | μs | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | 2 | | | μs | | th(A) | Address hold time | 0 | | | μs | | <sup>t</sup> h(D) | Data hold time | 2 | | | μs | NOTE 3: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low). (Reference page 9.) #### PARAMETER MEASUREMENT INFORMATION Figure 2. AC Testing Output Load Circuit #### AC testing input/output wave forms A.C. testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. #### PARAMETER MEASUREMENT INFORMATION Figure 3. Read Cycle Timing $<sup>\</sup>dagger t_{dis(G)}$ and $t_{en(G)}$ are characteristics of the device but must be accommodated by the programmer. Figure 4. Program Cycle Timing (SNAP! Pulse Programming) <sup>‡ 13-</sup>V Vpp and 6.5-V VCC for SNAP! Pulse programming. SMLS256F-SEPTEMBER 1984-REVISED JANUARY 1993 #### device symbolization This data sheet is applicable to all TI TMS27C256 CMOS EPROMs and TMS27PC256 CMOS OTP PROMs with the data sheet revision code "B" as shown below. SMLS256F-SEPTEMBER 1984-REVISED JANUARY 1993 #### TYPICAL TMS27C/PC256 CHARACTERISTICS # TMS27C510 524 288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC510 524 288-BIT PROGRAMMABLE READ-ONLY MEMORY SMLS510A-AUGUST 1990-REVISED JANUARY 1993 - Organization . . . 64K × 8 - Single 5-V Power Supply - Pin Compatible With Existing 1 Meg MOS ROMs, PROMs, and EPROMs - All Inputs/Outputs Fully TTL Compatible - Max Access/Min Cycle Times | '27C510-12 | 120 ns | |---------------|--------| | '27C/PC510-15 | 150 ns | | '27C/PC510-17 | 170 ns | | '27C/PC510-20 | 200 ns | | '27C/PC510-25 | 250 ns | - Power Saving CMOS Technology - Very High Speed SNAP! Pulse Programming - 3-State Output Buffers - 400 mV Guaranteed DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Lines - Low Power Dissipation (V<sub>CC</sub> = 5.5 V) - Active . . . 165 mW Worst Case - Standby . . . 1.4 mW Worst Case (CMOS-Input Levels) - PEP4 Version Available With 168 Hour Burn-In, and Choices of Operating Temperature Range - 512K EPROM Available With MIL-STD-883C Class B High Reliability Processing (SMJ27C510) #### description The TMS27C510 series are 524 288-bit, ultraviolet-light erasable, electrically programmable read-only memories. The TMS27PC510 series are 524 288-bit, one-time electrically programmable read-only memories. † Packages shown are for pinout reference only. | | PIN NOMENCLATURE | | | | | | | | | |-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | A0-A15 E G GND NC DQ0-DQ7 VCC VPP | Address Inputs Chip Enable Output Enable Ground No Connection Inputs (programming)/Outputs 5-V Power Supply 12-13 V Programming Power Supply | | | | | | | | | These devices are fabricated using power saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 74 TTL circuit without external resistors. ## TMS27C510 524 288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC510 524 288-BIT PROGRAMMABLE READ-ONLY MEMORY SMLS510A-AUGUST 1990-REVISED JANUARY 1993 The data outputs are three-state for connecting multiple devices to a common bus. The TMS27C510 and the TMS27PC510 are pin compatible with 32-pin 1-megabit MOS ROMs, PROMs, and EPROMs. The TMS27C510 EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27C510 is available with two choices of temperature ranges of 0°C to 70°C (JL suffix) and – 40°C to 85°C (JE suffix). The TMS27C510 is also offered with 168 hour burn-in on both temperature ranges (JL4 and JE4 suffixes). (See table below.) The TMS27PC510 PROM is offered in a dual-in-line plastic package (N suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27PC510 is also supplied in a 32-lead plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FM suffix). The TMS27PC510 is specified for operation from 0°C to 70°C, and – 40°C to 85°C. All package styles conform to JEDEC standards. | EPROM | TEMPERAT | R OPERATING<br>URE RANGES<br>EP4 BURN-IN | SUFFIX FOR PEP4<br>168 HR. BURN-IN<br>VS TEMPERATURE RANGES | | |----------------|-------------|------------------------------------------|-------------------------------------------------------------|----------------| | | 0°C TO 70°C | - 40°C TO 85°C | 0°C TO 70°C | - 40°C TO 85°C | | TMS27C510-XXX | JL | JE | JL4 | JE4 | | TMS27PC510-XXX | NL, FML | NE, FME | _ | NE4, FME4 | These EPROMs and PROMs operate from a single 5-V supply (in the read mode), thus are ideal for use in microprocessor-based systems. One other (13-V) supply is needed for programming. All programming signals are TTL level. These devices are programmable by a SNAP! Pulse programming algorithm. The SNAP! Pulse programming algorithm uses a $V_{PP}$ of 13.0 V and a $V_{CC}$ of 6.5 V for a nominal programming time of seven seconds. For programming outside the system, existing EPROM programers can be used. Locations may be programmed singly, in blocks, or at random. #### operation The seven modes of operation are in the following table. Read mode requires a single 5-V supply. All inputs are TTL level except for Vpp during programming (13.0 V for SNAP! Pulse), and 12 V on A9 for the signature mode. | | | | | MODE | | | | | |----------|-----------------|---------------|------|-----------------|-----------------|--------------------|-------------------|--------| | FUNCTION | READ | AD OUTPUT STA | | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNATURE<br>MODE | | | Ē | V <sub>IL</sub> | VIL | VIH | V <sub>IL</sub> | VIH | VIH | ` | /IL | | G | VIL | VIH | Xt | VIH | VIL | X | | /IL | | Vpp | Vcc | Vcc | Vcc | V <sub>PP</sub> | V <sub>PP</sub> | V <sub>PP</sub> | V | cc | | Vcc V | СС | | A9 | Х | × | × | X | × | × | VH | VH | | A0 | X | X | × | X | × | X | VIL | VIH | | | | | | | | | CODE | | | DQ0-DQ7 | Data Out | HI-Z | HI-Z | Data In | Data Out | HI-Z | MFG | DEVICE | | | | 1 | | | | | 97 | 15 | TX can be VIL or VIH. #### read/output disable When the outputs of two or more TMS27C510s or TMS27PC510s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins DQ0 to DQ7. $<sup>^{\</sup>ddagger}V_{H} = 12 V \pm 0.5 V.$ ## TMS27C510 524 288-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY TMS27PC510 524 288-BIT PROGRAMMABLE READ-ONLY MEMORY SMLS510A-AUGUST 1990-REVISED JANUARY 1993 #### latchup immunity Latchup immunity on the TMS27C510 and TMS27PC510 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the EPROM is interfaced to industry standard TTL or MOS logic devices. Input/output layout approach controls latchup without compromising performance or packing density. #### powerdown Active $I_{CC}$ current can be reduced from 30 mA to 500 $\mu$ A by applying a high TTL input on $\overline{E}$ and to 100 $\mu$ A by applying high CMOS input on $\overline{E}$ . In this mode all outputs are in the high-impedance state. #### erasure (TMS27C510) Before programming, the TMS27C510 EPROM is erased by exposing the chip through the transparent lid to high intensity ultraviolet light (wavelength 2537 angstroms). The recommended minimum exposure dose (UV intensity × exposure time) is 15 watt-seconds per square centimeter. A typical 12-milliwatt-per-square-centimeter, filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 centimeters above the chip during erasure. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C510, the window should be covered with an opaque label. After erasure (all bits in logic 1 state), logic 0s are programmed into the desired locations. A programmed zero can be erased only by ultraviolet light. #### initializing (TMS27PC510) The one-time programmable TMS27PC510 PROM is provided with all bits in logic 1 state, then logic 0s are programmed into the desired locations. Logic 0s programmed into a PROM cannot be erased. #### **SNAP!** Pulse programming The 512K EPROM and PROM can be programmed using the TI SNAP! Pulse programming algorithm as illustrated by the flowchart of Figure 1, which can reduce programming time to a nominal of 7 seconds. Actual programming time will vary as a function of the programmer used. The SNAP! Pulse programming algorithm uses initial pulses of 100 microseconds (μs) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100-μs pulses per byte are provided before a failure is recognized. The programming mode is achieved when $V_{PP} = 13.0 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , $\overline{G} = V_{IH}$ , and $\overline{E} = V_{IL}$ . Data is presented in parallel (eight bits) on pins DQ0 to DQ7. Once addresses and data are stable, $\overline{E}$ is pulsed. More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC} = V_{PP} = 5 \text{ V}$ . #### program inhibit Programming may be inhibited by maintaining a high level input on the $\overline{E}$ pin. #### program verify Programmed bits may be verified with $V_{PP}$ = 13.0 V when $\overline{G}$ = $V_{IL}$ and $\overline{E}$ = $V_{IH}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 is forced to 12 V $\pm$ 0.5 V. Two identifier bytes are accessed by A0; i.e., A0 = $V_{IL}$ accesses the manufacturer code which is output on DQ0–DQ7; A0 = $V_{IH}$ accesses the device code which is output on DQ0–DQ7. All other addresses must be held at $V_{IL}$ . The manufacturer code for these devices is 97, and the device code is 15. SMLS510A-AUGUST 1990-REVISED JANUARY 1993 Figure 1. SNAP! Pulse Programming Flowchart SMLS510A-AUGUST 1990-REVISED JANUARY 1993 #### logic symbols† <sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. J and N packages illustrated. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> (see Note 1) – 0.6 V to 7 V | |------------------------------------------------------------------------| | Supply voltage range, Vpp (see Note 1) | | Input voltage range (see Note 1): All inputs except A9 | | A9 – 0.6 V to 13.5 V | | Output voltage range (see Note 1) | | Operating free-air temperature range ('27C510 JL and JL4; | | '27PC510 NL, FML, NE, and FME) 0°C to 70°C | | Operating free-air temperature range ('27C510- JE, JE4, NE4, and FME4) | | Storage temperature range — — — — — — — — — — — — — — — — — — — | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: Under absolute maximum ratings, voltage values are with respect to GND. SMLS510A-AUGUST 1990-REVISED JANUARY 1993 #### recommended operating conditions | | • | | | MIN | МОМ | MAX | UNIT | |-----|----------------------------------------------------|-----------------------------------|-------|-----------------------|----------|---------------------------------------|------------| | \/ | Cumply valence | Read mode (see Note 2) | | 4.5 | 5 | 5.5 | v | | VCC | Supply voltage | SNAP! Pulse programming algorithm | | 6.25 | 6.5 | 6.75 | ľ | | V | Cumply voltage | Read mode | | V <sub>CC</sub> - 0.6 | | V <sub>CC</sub> +0.6 | V | | VPP | Supply voltage | SNAP! Pulse programming algorithm | 12.75 | 13 | 13.25 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | V | | | TTL | 2 | | V <sub>CC</sub> +1 | v | | VIH | High-level dc inpu | ut voltage | CMOS | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> +1 | | | V | | A vellage | TTL | - 0.5 | | 0.8 | v | | VIL | Low-level dc input voltage CMOS | | CMOS | - 0.5 | | 0.2 | ] <u> </u> | | TA | Operating free-air temperature (see Table, page 2) | | | (see T | able, pa | ge 2) | °C | NOTE 2: V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. #### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |------|-------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|-----|------|----|--| | V | Link Invalentant valence | I <sub>OH</sub> = - 2.5 mA | 3.5 | | | V | | | | Vон | High-level output voltage | I <sub>OH</sub> = -20 μA V <sub>CC</sub> - 0.1 | | | | v | | | | Va. | Low level output voltage | | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | | VOL | Low-level output voltage | I <sub>OL</sub> = 20 μA | | | 0.1 | ٧ | | | | lį . | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | | ±1 | μΑ | | | Ю | Output current (leakage) | | V <sub>O</sub> = 0 to V <sub>CC</sub> | | - | ±1 | μΑ | | | IPP1 | Vpp supply current | | V <sub>PP</sub> = V <sub>CC</sub> = 5.5 V | | 1 | 10 | μΑ | | | IPP2 | Vpp supply current (during program pulse) | | Vpp = 13 V | | 35 | 50 | mA | | | 1 | Manager (stander) | TTL-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>IH</sub> | | 250 | 500 | | | | ICC1 | VCC supplý current (standby) CMOS-inp | | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub> | | 100 | 250 | μΑ | | | lCC2 | V <sub>CC</sub> supply current (active) | | V <sub>CC</sub> = 5.5 V, E = V <sub>IL</sub> ,<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open | | 15 | 30 | mA | | <sup>†</sup> Typical values are at TA = 25°C and nominal voltages. ### capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\ddagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP† | MAX | UNIT | |----|--------------------|-------------------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 6 | 10 | рF | | Co | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 10 | 14 | рF | <sup>†</sup> Typical values are at TA = 25°C and nominal voltages. <sup>‡</sup> Capacitance measurements are made on sample basis only. SMLS510A-AUGUST 1990-REVISED JANUARY 1993 ### switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4) | | PARAMETER | TEST CONDITIONS<br>(SEE NOTES 3 AND 4) | '27C510-12 | | '27C510-15<br>'27PC510-15 | | UNIT | |--------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------|-----|---------------------------|-----|------| | | | (SEE NOTES 3 AND 4) | MIN | MAX | MIN | MAX | 1 | | ta(A) | Access time from address | | | 120 | | 150 | ns | | ta(E) | Access time from chip enable | C <sub>L</sub> = 100 pF, | | 120 | | 150 | ns | | t <sub>en(G)</sub> | Output enable time from $\overline{\mathbf{G}}$ | 1 Series 74 TTL Load, | | 55 | | 75 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first $\dagger$ | Input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 45 | 0 | 60 | ns | | <sup>t</sup> v(A) | Output data valid time after change of address,<br>E, or G, whichever occurs first <sup>†</sup> | | 0 | | 0 | | ns | | PARAMETER | | TEST CONDITIONS | '27C510-17<br>'27PC510-17 | | '27C5<br>'27PC | 10-20<br>510-20 | '27C5<br>'27PC | 10-25<br>510-25 | UNIT | |--------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------|-----|----------------|-----------------|----------------|-----------------|------| | | | (SEE NOTES 3 AND 4) | MIN | MAX | MIN | MAX | MIN | MAX | l | | ta(A) | Access time from address | | | 170 | | 200 | | 250 | ns | | ta(E) | Access time from chip enable | 1 | | 170 | | 200 | | 250 | ns | | ten(G) | Output enable time from G | C <sub>L</sub> = 100 pF, | | 75 | | 75 | | 100 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first $\dagger$ | 1 Series 74 TTL Load,<br>Input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 60 | 0 | 60 | 0 | 60 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}$ , whichever occurs first <sup>†</sup> | | 0 | | 0 | | 0 | | ns | <sup>†</sup> Value calculated from 0.5 V delta to measured output level. This parameter is only sampled and not 100% tested. ### switching characteristics for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13.0 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | PARAMETER | MIN | NOM | MAX | UNIT | |---------|-----------------------------------------|-----|-----|-----|------| | tdis(G) | Output disable time from $\overline{G}$ | 0 | | 130 | ns | | ten(G) | Output enable time from $\overline{G}$ | | | 150 | ns | # recommended timing requirements for programming, $V_{CC}$ = 6.5 V and $V_{PP}$ = 13.0 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | | | MIN | МОМ | MAX | UNIT | |----------------------|----------------------------|-----------------------------------|-----|-----|-----|------| | tw(PGM) | Program pulse duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μS | | t <sub>su(A)</sub> | Address setup time | | 2 | | | μS | | t <sub>su(G)</sub> | G setup time | | 2 | | | μς | | t <sub>su(E)</sub> | E setup time | | 2 | | | μS | | t <sub>su(D)</sub> | Data setup time | | 2 | | | μS | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | | μs | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | | 2 | | | μs | | t <sub>h(A)</sub> | Address hold time | | 0 | | | μs | | <sup>t</sup> h(D) | Data hold time | | 2 | | | μS | NOTES: 3. For all switching characteristics, the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic 1 and 0.8 V for logic 0. (Reference page 8.) <sup>4.</sup> Common test conditions apply for the tdis except during programming. SMLS510A-AUGUST 1990-REVISED JANUARY 1993 #### PARAMETER MEASUREMENT INFORMATION Figure 2. AC Testing Output Load Circuit #### AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 3. Read Cycle Timing SMLS510A-AUGUST 1990-REVISED JANUARY 1993 #### PARAMETER MEASUREMENT INFORMATION $<sup>^\</sup>dagger$ $t_{dis(G)}$ and $t_{en(G)}$ are characteristics of the device but must be accommodated by the programmer. $^\ddagger$ 13.0-V Vpp and 6.5-V VCC for SNAP! Pulse programming. Figure 4. Program Cycle Timing SMLS510A-AUGUST 1990-REVISED JANUARY 1993 Month of Manufacture Year of Manufacture Month of Manufacture SMLS510A-AUGUST 1990-REVISED JANUARY 1993 #### TYPICAL TMS27C/P0C510 CHARACTERISTICS SMLS510A-AUGUST 1990-REVISED JANUARY 1993 SMLS512E-NOVEMBER 1985-REVISED DECEMBER 1992 This Data Sheet is Applicable to All TMS27C512s and TMS27PC512s Symbolized with Code "B" as Described on Page 12. - Organization . . . 64K × 8 - Single 5-V Power Supply - Pin Compatible With Existing 512K MOS ROMs, PROMs, and EPROMs - All inputs/Outputs Fully TTL Compatible - Max Access/Min Cycle Time V<sub>CC</sub> ± 10% '27C/PC512-10 100 ns '27C/PC512-12 120 ns '27C/PC512-15 150 ns '27C/PC512-20 200 ns '27C/PC512-25 250 ns - Power Saving CMOS Technology - Very High-Speed SNAP! Pulse Programming - 3-State Output Buffers - 400-mV Minimum DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Lines - Low Power Dissipation (V<sub>CC</sub> = 5.25 V) - Active ... 158 mW Worst Case - Standby . . . 1.4 mW Worst Case (CMOS Input Levels) - PEP4 Version Available With 168-Hour Burn-in, and Choices of Operating Temperature Ranges - 512K EPROM Available With MIL-STD-883C Class B High Reliability Processing (SMJ27C512) #### description The TMS27C512 series are 524 288-bit, ultraviolet-light erasable, electrically programmable read-only memories. The TMS27PC512 series are 524 288-bit, one-time electrically programmable read-only memories. ### J AND N PACKAGES† (TOP VIEW) ### FM PACKAGE† <sup>†</sup> The packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | | | | |-------------------|--------------------------------|--|--|--|--|--| | A0A15 | Address Inputs | | | | | | | Ē | Chip Enable/Powerdown | | | | | | | G/V <sub>PP</sub> | 13-V Programming Power Supply | | | | | | | GND | Ground | | | | | | | NC | No Internal Connection | | | | | | | NU | Make No External Connection | | | | | | | DQ0-DQ7 | Inputs (Programming) / Outputs | | | | | | | Vcc | 5-V Power Supply | | | | | | SMLS512E-NOVEMBER 1985-REVISED DECEMBER 1992 <sup>†</sup> The packages shown are for pinout reference only. SMLS512E-NOVEMBER 1985-REVISED DECEMBER 1992 These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 74 TTL circuit without external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The TMS27C512 and the TMS27PC512 are pin compatible with 28-pin 512K MOS ROMs, PROMs, and EPROMs. The TMS27C512 EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27PC512 OTP PROM is offered in a dual-in-line plastic package (N suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27PC512 OTP PROM is also supplied in a 32-lead plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FM suffix), and in a 32-lead thin small-outline package (DD and DU suffixes). The TMS27C512 and TMS27PC512 are offered with two choices of temperature ranges of 0°C to 70°C (JL, NL, FML, and DDL suffixes) and -40°C to 85°C (JE, NE, FME, and DDE suffixes). The TMS27C512 and TMS27PC512 are also offered with a 168-hour burn-in on both temperature ranges (JL4, NL4, FML4, DDL4, JE4, NE4, FME4, and DDE4 suffixes); see table below. All package styles conform to JEDEC standards. | EPROM<br>AND<br>OTP | TEMPERAT | R OPERATING<br>URE RANGES<br>EP4 BURN-IN | SUFFIX FOR PEP4<br>168 HR. BURN-IN<br>VS TEMPERATURE RANGES | | | | |---------------------|----------------------------|------------------------------------------|-------------------------------------------------------------|----------------|--|--| | PROM | 0°C TO 70°C - 40°C TO 85°C | | 0°C TO 70°C | - 40°C TO 85°C | | | | TMS27C512-xxx | JL | JE | JL4 | JE4 | | | | TMS27PC512-xxx | NL | NE | NL4 | NE4 | | | | TMS27PC512-xxx | FML | FME | FML4 | FME4 | | | | TMS27PC512-xxx | DDL | DDE | DDL4 | DDE4 | | | | TMS27PC512-xxx | DUL | DUE | DUL4 | DUE4 | | | These EPROMs and OTP PROMs operate from a single 5-V supply (in the read mode), thus are ideal for use in microprocessor-based systems. One other 13-V supply is needed for programming. All programming signals are TTL level. The device is programmed using TI's SNAP! Pulse programming algorithm. The SNAP! Pulse programming algorithm uses a $V_{PP}$ of 13 V and a $V_{CC}$ of 6.5 V for a nominal programming time of seven seconds. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. SMLS512E-NOVEMBER 1985-REVISED DECEMBER 1992 #### operation The seven modes of operation are listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL level except for $V_{PP}$ during programming (13 V for SNAP! Pulse) and 12 V on A9 for signature mode. | | | | | MODI | | | ····· | | |-------------------|--------------------|-------------------|---------|-------------|-----------------|--------------------|-----------------|-----------------| | FUNCTION | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNA<br>MO | TURE<br>DE | | Ē | V <sub>IL</sub> | V <sub>IL</sub> | VIH | VIL , | V <sub>IL</sub> | V <sub>IH</sub> | V | IL | | G/V <sub>PP</sub> | V <sub>IL</sub> | VIH | χt | Vpp | V <sub>IL</sub> | VPP | V | IL | | Vcc | | A9 | Х | Х | Х | × | Х | × | VH <sup>‡</sup> | VH <sup>‡</sup> | | A0 | Х | X | Х | × | Х | × | V <sub>IL</sub> | VIH | | | | | | | | | CO | DE | | DQ0-DQ7 | Data Out HI-Z HI-Z | HI-Z | Data In | Data Out | HI-Z | MFG | DEVICE | | | | l | '"- '"- | | 1 | | 97 | 85 | | X can be VIL or VIH. #### read/output disable When the outputs of two or more TMS27C512s or TMS27PC512s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ / $V_{PP}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins DQ0 through DQ7. #### latchup immunity Latchup immunity on the TMS27C512 and TMS27PC512 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry-standard TTL or MOS logic devices. Input-output layout approach controls latchup without compromising performance or packing density. #### power down Active $I_{CC}$ supply current can be reduced from 30 mA to 500 $\mu$ A (TTL-level inputs) or 250 $\mu$ A (CMOS-level inputs) by applying a high TTL / CMOS signal to the $\overline{E}$ pin. In this mode all outputs are in the high-impedance state. #### erasure (TMS27C512) Before programming, the TMS27C512 EPROM is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 angstroms). EPROM erasure before programming is necessary to assure that all bits are in the logic high state. Logic lows are programmed into the desired locations. A programmed logic low can be erased only by ultraviolet light. The recommended minimum exposure dose (UV intensity × exposure time) is 15-W·s/cm². A typical 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C512, the window should be covered with an opaque label. $<sup>^{\</sup>ddagger}V_{H} = 12 V \pm 0.5 V.$ SMLS512E-NOVEMBER 1985-REVISED DECEMBER 1992 #### initializing (TMS27PC512) The one-time programmable TMS27PC512 PROM is provided with all bits in the logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into a PROM cannot be erased. #### **SNAP!** Pulse programming The 512K EPROM and OTP PROM are programmed using the TI SNAP! Pulse programming algorithm illustrated by the flowchart in Figure 1, which programs in a nominal time of seven seconds. Actual programming time will vary as a function of the programmer used. The SNAP! Pulse programming algorithm uses initial pulses of 100 microseconds (μs) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100-μs pulses per byte are provided before a failure is recognized. The programming mode is achieved with $\overline{G}$ / $V_{PP}$ = 13 V, $V_{CC}$ = 6.5 V, and $\overline{E}$ = $V_{JL}$ . Data is presented in parallel (eight bits) on pins DQ0 to DQ7. Once addresses and data are stable, $\overline{E}$ is pulsed. More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC} = 5 \text{ V}$ , $\overline{\text{G}} / V_{PP} = V_{IL}$ , and $\overline{\text{E}} = V_{IL}$ . #### program inhibit Programming may be inhibited by maintaining a high level input on the $\overline{E}$ pin. #### program verify Programmed bits may be verified when $\overline{G}$ / $V_{PP}$ and $\overline{E} = V_{II}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 is forced to 12 V $\pm$ 0.5 V. Two identifier bytes are accessed by A0; i.e., A0 = $V_{IL}$ accesses the manufacturer code, which is output on DQ0–DQ7; A0 = $V_{IH}$ accesses the device code, which is output on DQ0–DQ7. All other addresses must be held at $V_{IL}$ . The manufacturer code for these devices is 97, and the device code is 85. SMLS512E-NOVEMBER 1985-REVISED DECEMBER 1992 Figure 1. SNAP! Pulse Programming Flowchart SMLS512E-NOVEMBER 1985-REVISED DECEMBER 1992 <sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for J and N packages. | absolute maximum ratings over operating free-air temperature rai | nge (unless otherwise noted)‡ | |-------------------------------------------------------------------|------------------------------------------| | Supply voltage range, V <sub>CC</sub> (see Note 1) | –0.6 V to 7 V | | Supply voltage range, VPP | 0.6 V to 14 V | | Input voltage range (see Note 1): All inputs except A9 | $\dots$ -0.6 V to V <sub>CC</sub> + 1 V | | A9 | 0.6 V to 13.5 V | | Output voltage range (see Note 1) | $-0.6 \text{ V to V}_{CC} + 1 \text{ V}$ | | Operating free-air temperature range ('27C512JL and JL4, '27PC512 | 2NL and NL4, | | FML and FML4, DDL and DDL4) | 0°C to 70°C | | Operating free-air temperature range ('27C512JE and JE4, '27PC51 | 2NE and NE4, | | | 40°C to 85°C | | Storage temperature range | 65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. SMLS512E-NOVEMBER 1985-REVISED DECEMBER 1992 #### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-------------------|-----------------------------------|-------------------------------------------------------------|-------|-----|--------------------|------------| | V | Cupalitana | Read mode (see Note 2) | 4.5 | 5 | 5.5 | V | | VCC | Supply voltage | SNAP! Pulse programming algorithm | 6.25 | 6.5 | 6.75 | \ <b>'</b> | | G/V <sub>PP</sub> | Supply voltage | SNAP! Pulse programming algorithm | 12.75 | 13 | 13.25 | V | | VIII | High-level dc inpu | t TTL | 2 | | V <sub>CC+1</sub> | V | | | voltage | tage CMOS | | | V <sub>CC</sub> +1 | v | | V | Low-level dc inpu | t ITTL | - 0.5 | | 0.8 | V | | VIL | voltage | CMOS | - 0.5 | | 0.2 | · · | | TA | Operating free-air temperature | TMS27C512JL, JL4<br>TMS27PC512NL, NL4, FML, FML4, DDL, DDL4 | 0 | | 70 | °C | | TA | Operating free-air<br>temperature | TMS27C512JE, JE4<br>TMS27PC512NE, NE4, FME, FME4, DDE, DDE4 | - 40 | | 85 | °C | NOTE 2: V<sub>CC</sub> must be applied before or at the same time as $\overline{G}$ / V<sub>PP</sub> and removed after or at the same time as $\overline{G}$ / V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. #### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER TEST CONDITIONS MIN | | | | | | UNIT | |---------------------------------------------|------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | 1/ | I link lavel de entent neltenn | | I <sub>OH</sub> = - 2.5 mA . | 3.5 | | | V | | VOH High-level dc output voltage | | I <sub>OH</sub> = - 20 μA | V <sub>CC</sub> - 0.1 | | | V | | | V <sub>OL</sub> Low-level dc output voltage | | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | | | | | I <sub>OL</sub> = 20 μA | | | 0.1 | V | | l <sub>l</sub> | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | | ±1 | μΑ | | 10 | Output current (leakage) | Output current (leakage) | | | | ±1 | μА | | lpp | G / Vpp supply current (during | program pulse) | G / Vpp = 13 V | | 35 | 50 | mΑ | | | \\\ | TTL-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>IH</sub> | | 250 | 500 | | | ICC1 | V <sub>CC</sub> supply current (standby) | CMOS-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub> | | 100 | 250 | μА | | lcc2 | V <sub>CC</sub> supply current (active) | | V <sub>CC</sub> = 5.5 V, E = V <sub>IL</sub> ,<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open | | 15 | 30 | mA | <sup>†</sup> Typical values are at TA = 25°C and nominal voltages. ## capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 $\rm MHz^{\ddagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYPT | MAX | UNIT | |----------------------|---------------------------|-------------------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | • | 6 | 10 | pF | | CO | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 10 | 14 | pF | | C <sub>G</sub> / VPP | G / Vpp input capacitance | G / Vpp = 0, f = 1 MHz | | 20 | 25 | pF | <sup>†</sup> Typical values are at TA = 25°C and nominal voltages. <sup>‡</sup> Capacitance measurements are made on a sample basis only. SMLS512E-NOVEMBER 1985-REVISED DECEMBER 1992 ### switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4) | | DADAMETED | TEST CONDITIONS | TMS27C/PC512-10 | | TMS27C/PC512-12 | | LINUT | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------|-----|-----------------|-----|-------| | | PARAMETER | (SEE NOTES 3 AND 4) | MIN | MAX | MIN | MAX | UNIT | | ta(A) Access time from address | | | | 100 | | 120 | ns | | ta(E) | Access time from chip enable | 0. 400 - 5 | | 100 | | 120 | ns | | <sup>t</sup> en(G) | Output enable time from $\overline{G}$ / Vpp | C <sub>L</sub> = 100 pF,<br>1 Series 74 TTL Load, | | 55 | | 55 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}$ / Vpp or $\overline{E}$ , whichever occurs first $\dagger$ | Input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 45 | 0 | 45 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}$ / $V_{PP}$ , whichever occurs first $\dagger$ | | 0 | | 0 | | ns | | | DADAUSTED | TEST CONDITIONS | TMS27C/PC512-15 | | | |--------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------|-----|------| | | PARAMETER | (SEE NOTES 3 AND 4) | MIN | MAX | UNIT | | ta(A) | Access time from address | | | 150 | ns | | ta(E) | Access time from chip enable | | | 150 | ns | | ten(G) | Output enable time from $\overline{G}$ / Vpp | C <sub>L</sub> = 100 pF,<br>1 Series 74 TTL Load, | | 75 | ns | | t <sub>dis</sub> | Output disable time from $\overline{G}$ / $Vpp$ or $\overline{E}$ , whichever occurs first $^{\dagger}$ | Input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 60 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address,<br>E, or G / Vpp, whichever occurs first <sup>†</sup> | | 0. | | ns | | | DADAMETED | TEST CONDITIONS | TMS2C/PC512-20 | | TMS27C/PC512-25 | | LIMIT | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------|-----|-----------------|-----|-------| | | PARAMETER | (SEE NOTES 3 AND 4) | MIN | MAX | MIN | MAX | UNIT | | ta(A) Access time from address | | | | 200 | | 250 | ns | | ta(E) | Access time from chip enable | 0 100 - 5 | | 200 | | 250 | ns | | t <sub>en(G)</sub> | Output enable time from $\overline{G}$ / Vpp | C <sub>L</sub> = 100 pF,<br>1 Series 74 TTL Load, | | 75 | | 100 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}$ / Vpp or $\overline{E}$ , whichever occurs first $\dagger$ | Input t <sub>f</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 60 | 0 | 60 | ns | | t <sub>v</sub> (A) | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}$ / Vpp, whichever occurs first $\dagger$ | | 0 | | 0 | | ns | <sup>†</sup> Value calculated from 0.5 V delta to measured output level. This parameter is only sampled and not 100% tested. ### switching characteristics for programming: $V_{CC}$ = 6.50 V and $\overline{G}/V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | PARAMETER | MIN | NOM MAX | UNIT | |---------------------|-----------------------------------------------|-----|---------|------| | <sup>t</sup> dis(G) | Output disable time from $\overline{G}$ / Vpp | 0 | 130 | ns | NOTES: 3. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (Reference page 10.) 4. Common test conditions apply for tdis except during programming. SMLS512E-NOVEMBER 1985-REVISED DECEMBER 1992 recommended timing requirements for programming: $V_{CC}$ = 6.50 V and $\overline{G}\,/\,V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------|-----|-----|-----|------| | tw(IPGM) | Initial program pulse duration | 95 | 100 | 105 | μs | | t <sub>su(A)</sub> | Address setup time | . 2 | | | μs | | t <sub>su(D)</sub> | Data setup time | 2 | | | μs | | tsu(VPP) | G / Vpp setup time | 2 | | | μs | | t <sub>su</sub> (VCC) | V <sub>CC</sub> setup time | . 2 | | | μS | | <sup>t</sup> h(A) | Address hold time | 0 | | | μS | | th(D) | Data hold time | 2 | | | μs | | th(VPP) | G / Vpp hold time | 2 | | | μs | | trec(PG) | G / Vpp recovery time | 2 | | | μs | | <sup>t</sup> EHD | Data valid from E low | | | 1 | μs | | tr(PG)G | G / Vpp rise time | 50 | | | ns | NOTE 3: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (Reference below.) #### PARAMETER MEASUREMENT INFORMATION Figure 2. AC Testing Output Load Circuit #### AC testing input/output wave forms A.C. testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. #### PARAMETER MEASUREMENT INFORMATION Figure 3. Read Cycle Timing <sup>†</sup> t<sub>dis(G)</sub> is a characteristic of the device but must be accommodated by the programmer. Figure 4. Program Cycle Timing (SNAP! Pulse Programming) <sup>‡ 13-</sup>V G / Vpp and 6.5-V VCC for SNAP! Pulse programming. SMLS512E-NOVEMBER 1985-REVISED DECEMBER 1992 #### device symbolization This data sheet is applicable to all TI TMS27C512 CMOS EPROMs and TMS27PC512 CMOS OTP PROMs with the data sheet revision code "B" as shown below. SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 - Organization . . . 128K × 8 - Single 5-V Power Supply - Operationally Compatible With Existing Megabit EPROMs - Industry Standard 32-Pin Dual-In-line Package, 32-Lead Plastic Leaded Chip Carrier, and 32-Lead Thin Small-Outline Package - All Inputs/Outputs Fully TTL Compatible - Max Access/Min Cycle Time #### V<sub>CC</sub> ± 10% | '27C010A-10 | 100 | ns | |----------------|-----|----| | '27C/PC010A-12 | 120 | ns | | '27C/PC010A-15 | 150 | ns | | '27C/PC010A-20 | 200 | ns | - 8-Bit Output For Use in Microprocessor-Based Systems - Very High-Speed SNAP! Pulse Programming - Power-Saving CMOS Technology - 3-State Output Buffers - 400-mV Minimum DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Pins - No Pullup Resistors Required - Low Power Dissipation (V<sub>CC</sub> = 5.5 V) - Active . . . 165 mW Worst Case - Standby . . . 0.55 mW Worst Case (CMOS-Input Levels) - PEP4 Version Available With 168 Hour Burn-In and Choices of Operating Temperature Ranges #### description The TMS27C010A series are 1 048 576-bit, ultraviolet-light erasable, electrically programmable read-only memories. The TMS27PC010A series are 1 048 576-bit, one-time electrically programmable read-only memories. #### J AND N PACKAGES† (TOP VIEW) #### FM PACKAGE† (TOP VIEW) † Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | | | | | |-------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | A0-A16 E G GND NC PGM DQ0-DQ7 | Address Inputs Chip Enable Output Enable Ground No Internal Connection Program Inputs (programming)/Outputs 5-V Supply | | | | | | | | VPP | 13-V Power Supply‡ | | | | | | | <sup>‡</sup> Only in program mode. SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 <sup>†</sup> The packages shown are for pinout reference only. SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the the use of external pullup resistors. Each output can drive one Series 74 TTL circuit without external resistors. The TMS27C010A EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27C010A is also offered with two choices of temperature ranges, 0°C to 70°C (JL suffix) and -40°C to 85°C (JE suffix). The TMS27C010A is also offered with 168 hour burn-in on both temperature ranges (JL4 and JE4 suffix). (See table below.) The TMS27PC010A OTP PROM is offered in a dual-in-line plastic package (N suffix), a 32-pin, plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FM suffix), and a 32-lead TSOP package (DD and DU suffixes). The TMS27PC010A is offered with two choices of temperature ranges, 0°C to 70°C (NL, FML, DDL, and DUL suffixes) and – 40°C to 85°C (NE, FME, DDE, and DUE suffixes). (See table below.) | EPROM<br>AND<br>OTP PROM | SUFFIX FOR OPERATING<br>TEMPERATURE RANGES<br>WITHOUT PEP4 BURN-IN | | 168 HOU | FOR PEP4<br>R BURN-IN<br>TURE RANGES | |--------------------------|--------------------------------------------------------------------|----------------|-------------|--------------------------------------| | - | 0°C to 70°C | - 40°C to 85°C | 0°C to 70°C | - 40°C to 85°C | | TMS27C010A-xxx | JL | JE | JL4 | JE4 | | | NL | NE | NL4 | NE4 | | TMS27PC010A-xxx | FML | FME | FML4 | FME4 | | IMS2/FCUTUA-XXX | DDL | DDE | | | | | DUL | DUE | | | These EPROMs and OTP PROMs operate from a single 5-V supply (in the read mode), thus are ideal for use in microprocessor-based systems. One other 13-V supply is needed for programming. All programming signals are TTL level. These devices are programmable using the SNAP! Pulse programming algorithm. The SNAP! Pulse programming algorithm uses a Vpp of 13 V and a VCC of 6.5 V for a nominal programming time of thirteen seconds. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. #### operation The seven modes of operation are listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL level except for V<sub>PP</sub> during programming (13 V for SNAPI Pulse), and 12 V on A9 for signature mode. | | | | | MODE | | | | | |-----------------|----------|-------------------|---------|-----------------|----------|--------------------|------------------|------------------| | FUNCTION | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNATU | RE MODE | | Ē | VIL | VIL | VIH | V <sub>IL</sub> | VIL | VIH | \ | /iL | | G | VIL | VIH | χt | ViH | VIL | X | \ | /IL | | PGM | × | X | Х | V <sub>IL</sub> | VIH | X | | X | | V <sub>PP</sub> | Vcc | Vcc | Vcc | Vpp | Vpp | Vpp | V | cc | | Vcc V | CC | | A9 | X | Х | Х | х | Х | Х | v <sub>H</sub> ‡ | V <sub>H</sub> ‡ | | A0 | Х | X | X | × | Х | X | VIL | ViH | | | | | | | | | CC | DDE | | DQ0-DQ7 | Data Out | HI-Z | HI-Z | Data In | Data Out | HI-Z | MFG | DEVICE | | | | | | | | 14 | 97 | D6 | TX can be VIL or VIH. <sup>‡</sup>VH = 12 V ± 0.5 V. SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 #### read/output disable When the outputs of two or more TMS27C010As or TMS27PC010As are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high level signal to one of these pins. #### latchup immunity Latchup immunity on the TMS27C010A and TMS27PC010A is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry standard TTL or MOS logic devices. The input/output layout approach controls latchup without compromising performance or packing density. #### power down Active $I_{CC}$ supply current can be reduced from 30 mA to 500 $\mu$ A by applying a high TTL input on $\overline{E}$ and to 100 $\mu$ A by applying a high CMOS input on $\overline{E}$ . In this mode all outputs are in the high-impedance state. #### erasure (TMS27C010A) Before programming, the TMS27C010A EPROM is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity $\times$ exposure time) is $15\text{-W}\cdot\text{s/cm}^2$ . A typical $12\text{-mW/cm}^2$ , filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C010A, the window should be covered with an opaque label. After erasure (all bits in logic high state), logic lows are programmed into the desired locations. A programmed low can be erased only by ultraviolet light. #### initializing (TMS27PC010A) The one-time programmable TMS27PC010A PROM is provided with all bits in the logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into an OTP PROM cannot be erased. #### SNAP! Pulse programming The TMS27C010A and TMS27PC010A are programmed using the TI SNAP! Pulse programming algorithm illustrated by the flowchart in Figure 1, which programs in a nominal time of thirteen seconds. Actual programming time will vary as a function of the programmer used. The SNAP! Pulse programming algorithm uses an initial pulse of 100 microseconds ( $\mu$ s) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100- $\mu$ s pulses per byte are provided before a failure is recognized. The programming mode is achieved when $V_{PP} = 13 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , $\overline{E} = V_{IL}$ , $\overline{G} = V_{IH}$ . Data is presented in parallel (eight bits) on pins DQ0 through DQ7. Once addresses and data are stable, $\overline{PGM}$ is pulsed low. More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC} = V_{PP} = 5 \text{ V} \pm 10\%$ . #### program inhibit Programming may be inhibited by maintaining a high level input on the E or PGM pins. #### program verify Programmed bits may be verified with $V_{PP} = 13 \text{ V}$ when $\overline{G} = V_{IL}$ , $\overline{E} = V_{IL}$ , and $\overline{PGM} = V_{IH}$ . SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 Figure 1. SNAP! Pulse Programming Flowchart SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 26) is forced to 12 V. Two identifier bytes are accessed by toggling A0. All addresses must be held low. The signature code for these devices is 97D6. A0 low selects the manufacturer's code 97 (Hex), and A0 high selects the device code D6 (Hex), as shown by the signature mode table below. #### signature mode† | IDENTIFIER† | | | | | PII | NS | | | | | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | IDENTIFIENT | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | MANUFACTURER CODE | VIL | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | DEVICE CODE | ViH | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | D6 | $\dagger \overline{E} = \overline{G} = V_{IL}$ , A1-A8 = $V_{IL}$ , A9 = $V_{H}$ , A10-A16 = $V_{IL}$ , $V_{PP} = V_{CC}$ . #### logic symbol‡ <sup>&</sup>lt;sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. J package illustrated. SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 | absolute maximum ratings over operating free-air temperature range (unless | otherwise noted)† | |----------------------------------------------------------------------------|------------------------------------------| | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.6 V to 7 V | | Supply voltage range, V <sub>PP</sub> | 0.6 V to 14 V | | Input voltage range, All inputs except A9 | 0.6 V to V <sub>CC</sub> + 1 V | | A9 | 0.6 V to 13.5 V | | Output voltage range, with respect to V <sub>SS</sub> (see Note 1) | $-0.6 \text{ V to V}_{CC} + 1 \text{ V}$ | | Operating free-air temperature range ('27C010AJL and JL4, | | | '27PC010ANL, FML, DDL, and DUL) | 0°C to 70°C | | Operating free-air temperature range ('27C010AJE and JE4, | | | '27PC010ANE, FME, DDE, and DUE) | 40°C to 85°C | | Storage temperature range | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | _ | | | '27C010A-10<br>'27C010A/PC010A-12<br>'27C010A/PC010A-15<br>'27C010A/PC010A-20 | | | UNIT | |---------------------|----------------|------------------------------|----------------------------------------------|-------------------------------------------------------------------------------|------|----------------------|------| | | | | | MIN | TYP | MAX | | | Va- Sun | nlu valtana | Read mode (see Note 2) | | 4.5 | 5 | 5.5 | V | | VCC Supp | ply voltage | SNAP! Pulse programming algo | orithm | 6.25 | 6.5 | 6.75 | V | | V Cum | ml alta a a | Read mode (see Note 3) | | V <sub>CC</sub> -0.6 | Vcc | V <sub>CC</sub> +0.6 | V | | Vpp Supp | ply voltage | SNAP! Pulse programming algo | orithm | 12.75 | . 13 | 13.25 | V | | V. Ulah | loval da ian | -t-voltage | TTL | 2.0 | | V <sub>CC</sub> +0.5 | V | | VIH rigii- | -level dc inpu | ut voltage | CMOS | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> +0.5 | ] | | Vi. Lau | laval da laa | ut velteen | TTL | -0.5 | | 0.8 | v | | VIL Low- | -level dc inp | ut voltage | CMOS | -0.5 | | GND+0.2 | | | T <sub>A</sub> Oper | rating free-a | ir temperature | '27C010AJL,JL4 '27PC010ANL, FML, DDL, DUL | 0 | | 70 | °C | | T <sub>A</sub> Oper | rating free-a | ir temperature | '27C010AJE,JE4<br>'27PC010ANE, FME, DDE, DUE | -40 | | 85 | °C · | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. NOTE 1: All voltage values are with respect to GND. <sup>3.</sup> During programming, Vpp must be maintained at 13 V $\pm$ 0.25 V. SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 #### electrical characteristics over full range of operating conditions | | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |----------------|----------------------------------------------|------------------|------------------------------------------------------|----------------------|-----|----------| | V | VOH High-level dc output voltage | | I <sub>OH</sub> = -20 μA | V <sub>CC</sub> -0.2 | | V | | VOH | | | I <sub>OH</sub> = -2.5 mA | 3.5 | | <b>'</b> | | V | Laur laural de austaust violitage | | I <sub>OL</sub> = 2.1 mA | | 0.4 | V | | VOL | Low-level dc output voltage | | I <sub>OL</sub> = 20 μA | | 0.1 | <b>'</b> | | 1 <sub>1</sub> | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | ±1 | μΑ | | 10 | Output current (leakage) | | V <sub>O</sub> = 0 to V <sub>CC</sub> | | ±1 | μΑ | | IPP1 | Vpp supply current | | Vpp = V <sub>CC</sub> = 5.5 V | | 10 | μΑ | | IPP2 | Vpp supply current (during prog | ram pulse) | Vpp = 13 V | | 50 | mA | | | V | TTL-input level | E = V <sub>IH</sub> , V <sub>CC</sub> = 5.5 V | | 500 | | | ICC1 | VCC supply current (standby) | CMOS-input level | E = V <sub>CC</sub> ± 0.2 V, V <sub>CC</sub> = 5.5 V | | 100 | μΑ | | | | | E = V <sub>IL</sub> , V <sub>CC</sub> = 5.5 V, | i | | | | ICC2 | V <sub>CC</sub> supply current (active) (out | put open) | t <sub>cycle</sub> = minimum cycle time†, | | 30 | mA | | | | | outputs open | | | | <sup>†</sup> Minimum cycle time = maximum access time. ### capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\ddagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP§ | MAX | UNIT | |----|--------------------|-------------------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 4 | 8 | pF | | Со | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 6 | 10 | рF | <sup>†</sup> Capacitance measurements are made on sample basis only. #### switching characteristics over full ranges of recommended operating conditions (see Notes 4 and 5) | PARAMETER | | TEST<br>CONDITIONS | '27C01 | 0A-10 | '27C010 | | '27C010 | | '27C010 | | UNIT | |-------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------|-------|---------|-----|---------|-----|---------|-----|------| | | .,, | (SEE NOTES 4 & 5) MIN MA | | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | ta(A) | Access time from address | | | 100 | | 120 | | 150 | | 200 | ns | | ta(E) | Access time from chip enable | CL = 100 pF, | | 100 | | 120 | | 150 | | 200 | ns | | ten(G) | Output enable time from G | 1 Series 74 | | 55 | | 55 | | 75 | | 75 | ns | | t <sub>dis</sub> | Output disable time from G<br>or E, whichever occurs first¶ | TTL load,<br>Input t <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 50 | 0 | 50 | 0 | 60 | 0 | 60 | ns | | t <sub>V(A)</sub> | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}$ , whichever occurs first | 111put 1 3 20 113 | 0 | | 0 | | , o | | o | | ns | <sup>¶</sup> Value calculated from 0.5-V delta to measured output level. <sup>§</sup> All typical values are at T<sub>A</sub> = 25°C and nominal voltages. NOTES: 4. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (reference AC testing waveform). <sup>5.</sup> Common test conditions apply for tdis except during programming. SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 # switching characteristics for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 4) | | PARAMETER | MIN | NOM | MAX | UNIT | |---------|----------------------------|-----|-----|-----|------| | tdis(G) | Output disable time from G | 0 | | 130 | ns | | ten(G) | Output enable time from G | | | 150 | ns | # recommended timing requirements for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C, (see Note 4) | | | | MIN | TYP | MAX | UNIT | |----------------------|----------------------------|-----------------------------------|-----|-----|-----|------| | tw(PGM) | Program pulse duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | tsu(A) | Address setup time | | 2 | | | μs | | tsu(E) | E setup time | | 2 | | | μs | | t <sub>su(G)</sub> | G setup time | | 2 | | | μs | | t <sub>su(D)</sub> | Data setup time | | 2 | | | μs | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | | μs | | tsu(VCC) | V <sub>CC</sub> setup time | • | 2 | | | μs | | th(A) | Address hold time | | 0 | | | μs | | th(D) | Data hold time | | 2 | | | μs | NOTE 4: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (reference AC testing waveform). SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION Figure 2. AC Test Output Load Circuit #### AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 3. Read Cycle Timing SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 #### PROGRAMMING INFORMATION $<sup>\</sup>dagger t_{dis(G)}$ and $t_{en(G)}$ are characteristics of the device but must be accommodated by the programmer. Figure 4. Program Cycle Timing (SNAP! Pulse Programming) <sup>‡ 13-</sup>V VPP and 6.5-V VCC for SNAP! Pulse programming. SMLS110A-NOVEMBER 1990-REVISED DECEMBER 1992 SMLS310B-NOVEMBER 1990-REVISED NOVEMBER 1992 - Wide-Word Organization . . . 64K × 16 - Single 5-V Power Supply - Operationally Compatible With Existing Megabit EPROMs - 40-Pin Dual-In-Line Package and 44-Lead Plastic Leaded Chip Carrier - All Inputs/Outputs Fully TTL Compatible - ±10% V<sub>CC</sub> Tolerance - Max Access/Min Cycle Time | '27C210A-10 | 100 | ns | |----------------|-----|----| | '27C/PC210A-12 | 120 | ns | | '27C/PC210A-15 | 150 | ns | | '27C/PC210A-20 | 200 | ns | | '27C/PC210A-25 | 250 | ns | - 16-Bit Output For Use in Microprocessor-Based Systems - Very High-Speed SNAP! Pulse Programming - Power-Saving CMOS Technology - 3-State Output Buffers - 400-mV Minimum DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Pins - No Pullup Resistors Required - Low Power Dissipation - Active ... 275 mW Worst Case - Standby . . . 0.55 mW Worst Case (CMOS-Input Levels) - PEP4 Version Available With 168 Hour Burn-In and Choices of Operating Temperature Ranges #### description The TMS27C210A series are 1 048 576-bit, ultraviolet-light erasable, electrically programmable read-only memories. The TMS27PC210A series are 1 048 576-bit, one-time electrically programmable read-only memories. #### J PACKAGE (TOP VIEW) | | | | 1 | |-------------------|-----|----|-----------------| | V <sub>PP</sub> [ | ₁ ∪ | 40 | V <sub>CC</sub> | | Ē | 2 | 39 | PGM | | DQ15[ | 3 | 38 | ] NC | | DQ14[ | 4 | 37 | A15 | | DQ13[ | 5 | 36 | ] A14 | | DQ12[ | 6 | 35 | ] A13 | | DQ11[ | 7 | 34 | ] A12 | | DQ10[ | 8 | 33 | ] A11 | | DQ9[ | 9 | 32 | A10 | | DQ8[ | 10 | 31 | A9 | | GND†[ | 11 | 30 | GNDT | | DQ7 | 12 | 29 | ] A8 | | DQ6 | 13 | 28 | ] A7 | | DQ5[ | 14 | 27 | A6 | | DQ4[ | 15 | 26 | ] A5 | | DQ3 | 16 | 25 | ] A4 | | DQ2 | 17 | 24 | A3 | | DQ1 | 18 | 23 | A2 | | DQo | 19 | 22 | A1 | | G۵ | 20 | 21 | ] A0 | | | | | | | | PIN NOMENCLATURE | | | | | | | |----------|------------------------------|--|--|--|--|--|--| | A0-A15 | Address Inputs | | | | | | | | Ē | Chip Enable | | | | | | | | G | Output Enable | | | | | | | | GND | Ground | | | | | | | | NC | No Connection | | | | | | | | PGM | Program | | | | | | | | DQ0-DQ15 | Inputs (programming)/Outputs | | | | | | | † Pins 11 and 30 must be connected externally to ground. ‡ Only in program mode. 5-V Supply 13-V Power Supply‡ Vcc Vpp #### FN PACKAGE (TOP VIEW) Copyright © 1992, Texas Instruments Incorporated SMLS310B-NOVEMBER 1990-REVISED NOVEMBER 1992 These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 74 TTL circuit without external resistors. The TMS27C210A EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27C210A is also offered with two choices of temperature ranges, 0°C to 70°C (JL suffix) and – 40°C to 85°C (JE suffix). The TMS27C210A is also offered with 168 hour burn-in on both temperature ranges (JL4 and JE4 suffixes). The TMS27PC210A OTP PROM is offered in a 44-pin plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FN suffix). The TMS27PC210A is offered with two choices of temperature ranges, 0°C to 70°C (FNL suffix) and -40°C to 85°C (FNE suffix). The TMS27PC210A is also offered with 168 hour burn-in on both temperature ranges (FNL4 and FNE4 suffixes). (See table below.) | EPROM<br>AND<br>OTP PROM | TEMPERAT | R OPERATING<br>URE RANGES<br>EP4 BURN-IN | 168 HOU | FOR PEP4<br>R BURN-IN<br>TURE RANGES | | |--------------------------|-------------|------------------------------------------|-------------|--------------------------------------|--| | | 0°C to 70°C | - 40°C to 85°C | 0°C to 70°C | - 40°C to 85°C | | | TMS27C210A-xx | JL | JE | JL4 | JE4 | | | TMS27PC210A-xx | FNL | FNE | FNL4 FNE4 | | | These EPROMs and OTP PROMs operate from a single 5-V supply (in the read mode), they are ideal for use in microprocessor based systems. One other (13 V) supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. #### operation The seven modes of operation for the TMS27C210A and TMS27PC210A are listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL level except for V<sub>PP</sub> during programming (13 V), and 12 V on A9 for signature mode. | FUNCTION | MODE | | | | | | | | |-----------------|-----------------|-------------------|-----------------|-----------------|-----------------|--------------------|-----------------|-----------------| | | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNATURE MODE | | | Ē | V <sub>IL</sub> | VIL | V <sub>IH</sub> | V <sub>IL</sub> | VIL | VIH | VIL | | | G | VIL | VIH | χţ | VIH | V <sub>IL</sub> | × | V <sub>IL</sub> | | | PGM | × | х | Х | VIL | VIH | × | X | | | V <sub>PP</sub> | Vcc | Vcc | Vcc | Vpp | V <sub>PP</sub> | Vpp | Vcc | | | Vcc | | A9 | X | Х | Х | X | Х | X | VH <sup>‡</sup> | VH <sup>‡</sup> | | A0 | X | Х | Х | X | Х | × | V <sub>IL</sub> | VIH | | DQ0-DQ15 | Data Out | HI-Z | HI-Z | Data In | Data Out | HI-Z | CODE | | | | | | | | | | MFG | DEVICE | | | | | | | | | 97 | AB | TX can be VIL or VIH. $V_{H} = 12 V \pm 0.5 V$ . SMLS310B-NOVEMBER 1990-REVISED NOVEMBER 1992 #### read/output disable When the outputs of two or more TMS27C210As or TMS27PC210As are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from competing outputs of the other devices. To read the output of a single device, a low level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high level signal to one of these pins. #### latchup immunity Latchup immunity on the TMS27C210A and TMS27PC210A is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the EPROM is interfaced to industry standard TTL or MOS logic devices. The input/output layout approach controls latchup without compromising performance or packing density. For more information see application report SMLA001, "Design Considerations; Latchup Immunity of the HVCMOS EPROM Family", available through TI Sales Offices. #### power down Active $I_{CC}$ supply current can be reduced from 50 mA to 500 $\mu$ A by applying a high TTL input on $\overline{E}$ and to 100 $\mu$ A by applying a high CMOS input on $\overline{E}$ . In this mode all outputs are in the high impedance state. #### erasure (TMS27C210A) Before programming, the TMS27C210A is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity × exposure time) is 15-W•s/cm². A typical 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C210A the window should be covered with an opaque label. #### initializing (TMS27PC210A) The one-time programmable TMS27PC210A PROM is provided with all bits in the logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into an OTP PROM cannot be erased. #### **SNAP!** Pulse programming The TMS27C210A and TMS27PC210A are programmed using the TI SNAP! Pulse programming algorithm illustrated by the flowchart in Figure 1, which can program in a nominal time of seven seconds. Actual programming time will vary as a function of the programmer used. The SNAP! Pulse programming algorithm uses an initial pulse of 100 microseconds (μs) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100-μs pulses per byte are provided before a failure is recognized. The programming mode is achieved when $V_{PP}=13$ V, $V_{CC}=6.5$ V, $\overline{E}=V_{IL}$ , $\overline{G}=V_{IH}$ . Data is presented in parallel (sixteen bits) on pins DQ0 through DQ15. Once addresses and data are stable, $\overline{PGM}$ is pulsed low. More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC} = V_{PP} = 5 \text{ V} \pm 10\%$ . SMLS310B-NOVEMBER 1990-REVISED NOVEMBER 1992 #### program inhibit Programming may be inhibited by maintaining a high level input on the $\overline{E}$ or $\overline{PGM}$ pins. #### program verify Programmed bits may be verified with $V_{PP} = 13 \text{ V}$ when $\overline{G} = V_{II}$ , $\overline{E} = V_{II}$ , and $\overline{PGM} = V_{IH}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 is forced to 12 V. Two identifier bytes are accessed by toggling A0. DQ0–DQ7 contain the valid codes. All other addresses must be held low. The signature code for these devices is 97AB. A0 low selects the manufacturer's code 97 (Hex), and A0 high selects the device code AB (Hex), as shown by the signature mode table below. #### signature mode† | IDENTIFIERT | | | | | PII | NS | | | | | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | MANUFACTURER CODE | VIL | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | DEVICE CODE | VIH | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | AB | $\dagger \overline{E} = \overline{G} = V_{IL}$ , A9 = $V_{H}$ , A1-A8 = $V_{IL}$ , A10-A15 = $V_{IL}$ , $V_{PP} = V_{CC}$ , $\overline{PGM} = V_{IH}$ or $V_{IL}$ . SMLS310B-NOVEMBER 1990-REVISED NOVEMBER 1992 Figure 1. SNAP! Pulse Programming Flowchart SMLS310B-NOVEMBER 1990-REVISED NOVEMBER 1992 #### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> (see Note 1) | | |--------------------------------------------------------------------------------------|--| | Supply voltage range, Vpp0.6 V to 14 V | | | Input voltage range (see Note 1): All inputs except A9 | | | A90.6 V to 13.5 V | | | Output voltage range (see Note 1) | | | Operating free-air temperature range ('27C210AJL and JL4, '27PC210AFNL) 0° C to 70°C | | | Operating free-air temperature range ('27C210AJE and JE4) 40° C to 85°C | | | Storage temperature range | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. SMLS310B-NOVEMBER 1990-REVISED NOVEMBER 1992 #### recommended operating conditions | | | | | TMS2<br>TMS2<br>TMS2 | TMS27C210A-10<br>TMS27C/PC210A-12<br>TMS27C/PC210A-15<br>TMS27C/PC210A-20<br>TMS27C/PC210A-25 | | | | |--------------------------------------------|----------------------------------|-----------------------------------|---------------------------------|-----------------------|-----------------------------------------------------------------------------------------------|----------------------|----|--| | | | | | MIN | MIN NOM MAX | | | | | VCC Supply voltage | | Read mode (see Note 2) | | 4.5 | 5 | 5.5 | | | | VCC | Supply voltage | SNAP! Pulse programming algorithm | | 6.25 | 6.5 | 6.75 | V | | | \/ | Vpp Supply voltage | Read mode | | V <sub>CC</sub> -0.6 | Vcc | V <sub>CC</sub> +0.6 | ٧. | | | VPP | | SNAPI Pulse programming algorithm | | 12.75 | 13 | 13.25 | | | | | Link level de innut veltere | | ΠL | 2 | | V <sub>CC</sub> +0.5 | V | | | VIH | High-level dc input voltage | | CMOS | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> +0.5 | V | | | ., | t and least de la santa albana | | ΠL | - 0.5 | | 0.8 | ., | | | V <sub>IL</sub> Low-level dc input voltage | | | CMOS | -0.5 G | | GND+0.2 | V | | | TA | A Operating free-air temperature | | '27C210AJL, JL4<br>'27PC210AFNL | 0 | | 70 | °C | | | T <sub>A</sub> | Operating free-air temperature | | '27C210AJE, JE4 | - 40 | | 85 | °C | | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. #### electrical characteristics over full ranges of operating conditions | | PARAMETE | R | TEST CONDITIONS | MIN | MAX | UNIT | |---------------------------------|-----------------------------------|------------------|-------------------------------------------------------------------------------------------------|-----------------------|-----|------| | · · · | I l'ab laval de autoritation | | I <sub>OH</sub> = - 20 μA | V <sub>CC</sub> - 0.2 | | V | | VOH | High-level dc output voltage | | I <sub>OH</sub> = -2 mA | 2.4 | | 1 ° | | | I am land de autoritant | | I <sub>OL</sub> = 2.1 mA | | 0.4 | V | | VOL Low-level dc output voltage | | | I <sub>OL</sub> = 20 μA | | 0.1 | 1 ° | | I <sub>I</sub> | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | ±1 | μΑ | | ō | Output current (leakage) | | Output current (leakage) V <sub>O</sub> = 0 to V <sub>CC</sub> | | ±1 | μА | | IPP1 | Vpp supply current | | Vpp = V <sub>CC</sub> = 5.5 V | | 10 | μА | | IPP2 | Vpp supply current (during prog | gram pulse) | Vpp = 13 V | | 50 | mA | | 1 | Management (standby) | TTL-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>IH</sub> | | 500 | | | ICC1 | ICC1 VCC supply current (standby) | CMOS-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub> | | 100 | μΑ | | ICC2 | CC2 VCC supply current (active) | | VCC = 5.5 V, E = V <sub>IL</sub> ,<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open† | | 50 | mA | <sup>†</sup> Minimum cycle time = maximum address access time. ## capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 $\rm MHz^{\ddagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP§ | MAX | UNIT | |----|--------------------|-------------------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 8 | 12 | pF | | Co | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 12. | 15 | pF | <sup>‡</sup> Capacitance measurements are made on a sample basis only. <sup>§</sup> Typical values are at T<sub>A</sub> = 25°C and nominal voltages. SMLS310B-NOVEMBER 1990-REVISED NOVEMBER 1992 ### switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4) | PARAMETER | | TEST<br>CONDITIONS<br>(SEE NOTES | CONDITIONS 27C210A-10 | | '27C210A-12<br>'27PC210A-12 | | '27C210A-15<br>'27PC210A-15 | | '27C210A-20<br>'27PC210A-20 | | '27C210A-25<br>'27PC210A-25 | | UNIT | |--------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------|-----|-----------------------------|-----|-----------------------------|-----|-----------------------------|-----|-----------------------------|-----|------| | | | 3 & 4) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | ta(A) | Access time from address | | | 100 | | 120 | | 150 | | 200 | | 250 | ns | | t <sub>a(E)</sub> | Access time<br>from chip<br>enable | CL = 100 pF, | | 100 | | 120 | | 150 | | 200 | | 250 | ns | | t <sub>en(G)</sub> | Output enable time from G | | | 55 | | 55 | | 75 | ! | 75 | | 100 | ns | | <sup>t</sup> dis | Output disable time from G or E, whichever occurs first¶ | 1 Series 74<br>TTL load,<br>Inputt <sub>r</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 50 | 0 | 50 | 0 | 60 | 0 | 60 | 0 | 60 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, E, or G, whichever occurs first | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | <sup>†</sup> Value calculated from 0.5 V delta to measured level. This parameter is only sampled and not 100% tested. ### switching characteristics for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | | PARAMETER | MIN | NOM | MAX | UNIT | |---------|----------------------------|-----------|-----|-----|-----|------| | tdis(G) | Output disable time from G | , | 0 | | 100 | ns | | ten(G) | Output enable time from G | | | | 150 | ns | ### recommended timing requirements for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_{\Delta}$ = 25°C, (see Note 3) | | | | MIN | TYP | MAX | UNIT | |----------------------|----------------------------|-----------------------------------|-----|-----|-----|------| | tw(PGM) | Program pulse duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | t <sub>su(A)</sub> | Address setup time | | .2 | | | μs | | t <sub>su(E)</sub> | E setup time | | 2 | | | μS | | t <sub>su(G)</sub> | G setup time | | 2 | | | μs | | t <sub>su(D)</sub> | Data setup time | | 2 | | | μs | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | | μs | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | | 2 | | | μs | | t <sub>h</sub> (A) | Address hold time | | 0 | | | μs | | t <sub>h(D)</sub> | Data hold time | | 2 | | | μS | NOTE 3: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low). (reference AC testing waveform) NOTES: 3. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (reference AC testing waveform) <sup>4.</sup> Common test conditions apply for tdis except during programming. SMLS310B-NOVEMBER 1990-REVISED NOVEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION Figure 2. AC Testing Output Load Circuit #### AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 3. Read Cycle Timing #### PROGRAMMING INFORMATION $<sup>^\</sup>dagger$ t<sub>dis(G)</sub> and t<sub>en(G)</sub> are characteristics of the device but must be accommodated by the programmer. $^\ddagger$ 13-V V<sub>PP</sub> and 6.5-V V<sub>CC</sub> for SNAP! Pulse programming. Figure 4. Program Cycle Timing (SNAP! Pulse Programming) SMLS020A-NOVEMBER 1990-REVISED JANUARY 1993 - Organization . . . 256K × 8 - Single 5-V Power Supply - Operationally Compatible With Existing Megabit EPROMs - Industry Standard 32-Pin Dual-In-line Package and 32-Lead Plastic Leaded Chip Carrier - All Inputs/Outputs Fully TTL Compatible - ±10% V<sub>CC</sub> Tolerance - Max Access/Min Cycle Time | V <sub>CC</sub> ± 10% | |-----------------------| | '27C/PC020-12 | | '27C/PC020-15 | '27C/PC020-20 '27C/PC020-25 120 ns 150 ns 200 ns 250 ns - 8-Bit Output For Use in Microprocessor-Based Systems - Very High-Speed SNAP! Pulse Programming - Power Saving CMOS Technology - 3-State Output Buffers - 400 mV Minimum DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Pins - No Pullup Resistors Required - Low Power Dissipation (V<sub>CC</sub> = 5.5 V) - Active . . . 165 mW Worst Case - Standby . . . 0.55 mW Worst Case (CMOS-Input Levels) - PEP4 Version Available With 168-Hour Burn-In, and Choices of Operating Temperature Ranges #### description The TMS27C020 series are 2 097 152-bit, ultraviolet-light erasable, electrically programmable read-only memories. The TMS27PC020 series are one-time electrically programmable read-only memories. J PACKAGE† TMS27PC020†‡ FM PACKAGE (TOP VIEW) | PIN NOMENCLATURE | | | | | | |------------------|------------------------------|--|--|--|--| | A0-A17 | Address Inputs | | | | | | Ē | Chip Enable | | | | | | G | Output Enable | | | | | | GND | Ground | | | | | | PGM | Program | | | | | | DQ0-DQ7 | Inputs (programming)/Outputs | | | | | | Vcc | 5-V Supply | | | | | | VPP | 13-V Power Supply§ | | | | | - † Packages are shown for pinout reference only. - ‡ The ADVANCE INFORMATION notice applies to this package. - § Only in program mode. SMLS020A-NOVEMBER 1990-REVISED JANUARY 1993 These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pullup resistors. Each output can drive one Series 74 TTL circuit without external resistors. The TMS27C020 EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27C020 is also offered with two choices of temperature ranges of 0° to 70°C (JL suffix) and – 40°C to 85°C (JE suffix). The TMS27C020 is also offered with 168 hour burn-in on both temperature ranges (JL4 and JE4 suffixes). (See table below.) The TMS27PC020 is offered in a 32-lead plastic leaded chip carrier using 1,25 mm (50 mil) lead spacing (FM suffix). The TMS27PC020 is offered with a temperature range of 0°C to 70°C. | EPROM | | ITING TEMPERATURE<br>UT PEP4 BURN-IN | SUFFIX FOR PEP4 168 HR. BURN-IN<br>VS. TEMPERATURE RANGES | | | |----------------|-------------|--------------------------------------|-----------------------------------------------------------|----------------|--| | | 0°C to 70°C | 40°C to 85°C | 0°C to 70°C | - 40°C to 85°C | | | TMS27C020-XXX | JL | JE | JL4 | JE4 | | | TMS27PC020-XXX | FML | | | , | | These EPROMs operate from a single 5-V supply (in the read mode), they are ideal for use in microprocessor-based systems. One other (13 V) supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. #### operation The seven modes of operation for the TMS27C020 and TMS27PC020 are listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL level except for $V_{PP}$ during programming (13 V), and $V_{H}$ (12 V) on A9 for the signature mode. | | MODE | | | | | | | | | | |----------|-----------------|-------------------|-----------------|-----------------|-----------------|--------------------|------------------|------------------|--|--| | FUNCTION | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNATU | RE MODE | | | | E | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | | | | | G | V <sub>IL</sub> | ViH | X† | VIH | VIL | × | V | IL | | | | PGM | Х | X | Х | VIL | VIН | × | . X | | | | | Vpp | Vcc | Vcc | Vcc | V <sub>PP</sub> | VPP | Vpp | Vo | C | | | | Vcc Vo | C | | | | A9 | Х | X | X | × | Х | × | V <sub>H</sub> ‡ | V <sub>H</sub> ‡ | | | | A0 | X | Х | Х | X | Х | × | VIL | V <sub>IH</sub> | | | | | | | | | | | CODE | | | | | DQ0-DQ7 | Data Out | HI-Z | HI-Z | Data In | Data Out | HI-Z | MFG | DEVICE | | | | | | | | | | | 97 | 32 | | | TX can be VIL or VIH #### read/output disable When the outputs of two or more TMS27C020s or TMS27PC020s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from competing outputs of the other devices. To read the output of a single device, a low level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high level signal to one of these pins. $<sup>^{\</sup>ddagger}V_{H} = 12 V \pm 0.5 V$ SMLS020A-NOVEMBER 1990-REVISED JANUARY 1993 #### latchup immunity Latchup immunity on the TMS27C020 and TMS72PC020 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the EPROM is interfaced to industry standard TTL or MOS logic devices. The input/output layout approach controls latchup without compromising performance or packing density. #### power down Active $I_{CC}$ supply current can be reduced from 30 mA to 500 $\mu$ A by applying a high TTL input on $\overline{E}$ and to 100 $\mu$ A by applying a high CMOS input on $\overline{E}$ . In this mode all outputs are in the high impedance state. #### erasure Before programming, the TMS27C020 is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity × exposure time) is 15-W·s/cm². A typical 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C020, the window should be covered with an opaque label. After erasure (all bits in logic high state), logic lows are programmed into the desired locations. A programmed low can be erased only by ultraviolet light. #### **SNAP!** Pulse programming The TMS27C020 and TMS27PC020 are programmed using the TI SNAP! Pulse programming algorithm, illustrated by the flowchart in Figure 1, which programs in a nominal time of twenty-six seconds. Actual programming time will vary as a function of the programmer used. The SNAP! Pulse programming algorithm uses an initial pulse of 100 microseconds (μs) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100-μs pulses per byte are provided before a failure is recognized. The programming mode is achieved when $V_{PP} = 13 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , $\overline{E} = V_{IL}$ , $\overline{G} = V_{IH}$ . Data is presented in parallel (eight bits) on pins DQ0 through DQ7. Once addresses and data are stable, $\overline{PGM}$ is pulsed low. More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC} = V_{PP} = 5 \text{ V} \pm 10\%$ . #### program inhibit Programming may be inhibited by maintaining a high level input on the $\overline{E}$ or $\overline{PGM}$ pins. #### program verify Programmed bits may be verified with $V_{PP} = 13 \text{ V}$ when $\overline{G} = V_{IL}$ , $\overline{E} = V_{IL}$ , and $\overline{PGM} = V_{IH}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 26) is forced to 12 V. Two identifier bytes are accessed by toggling A0. All addresses must be held low. The signature code for the TMS27C020 is 9732. A0 low selects the manufacturer's code 97 (Hex), and A0 high selects the device code 32 (Hex), as shown by the signature mode table below. | IDENTIFIER† | | | | · | PI | NS | | | | | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | IDENTIFIENT | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | MANUFACTURER CODE | VIL | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | DEVICE CODE | ViH | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 32 | † $\vec{E} = \vec{G} = V_{|L|}$ , A1-A8 = $V_{|L|}$ , A9 = $V_{|L|}$ , A10-A17 = $V_{|L|}$ , $V_{|L|}$ SMLS020A-NOVEMBER 1990-REVISED JANUARY 1993 Figure 1. SNAP! Pulse Programming Flowchart SMLS020A-NOVEMBER 1990-REVISED JANUARY 1993 ### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers are for the J package. SMLS020A-NOVEMBER 1990-REVISED JANUARY 1993 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | | |--------------------------------------------------------------------|--------------------------------| | Supply voltage range, VPP | 0.6 V to 14 V | | Input voltage range (see Note 1), All inputs except A9 | 0.6 V to V <sub>CC</sub> + 1 V | | A9 | 0.6 V to 13.5 V | | Output voltage range, with respect to V <sub>SS</sub> (see Note 1) | 0.6 V to V <sub>CC</sub> + 1 V | | Operating free-air temperature range ('27C020 JL and JL4) | | | Operating free-air temperature range ('27C020JE and JE4) | – 40°C to 85°C | | Storage temperature range | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. #### recommended operating conditions | | | | | MIN | TYP | MAX | UNIT | |-----|---------------------------------|----------------|-----------------------------------|----------------------|-------|----------------------|----------| | Voo | Supply voltage | Read mode (se | e Note 2) | 4.5 | 5 | 5.5 | ٧ | | Vcc | Supply voltage | SNAP! Pulse pr | SNAP! Pulse programming algorithm | | | 6.75 | ٧ | | V | Cumphyvaltage | Read mode | Read mode | | | V <sub>CC</sub> +0.6 | ٧ | | Vpp | Supply voltage | SNAP! Pulse pr | 12.75 | 13 | 13.25 | ٧ | | | V | VIH High-level dc input voltage | | TTL | 2 | | V <sub>CC</sub> +0.5 | v | | VIH | rigii-level de liiput voltage | | смоѕ | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> +0.5 | <b>v</b> | | V. | Low-level dc input voltage | 1 | ΠL | -0.5 | 3.0 | | v | | VIL | Low-level do input voltage | • | CMOS | | | GND+0.2 | , v | | TA | Operating free-air temperature | | '27C020JL, JL4 | 0 | | 70 | °C | | TA | Operating free-air temperature | | '27C020JE, JE4 | - 40 | | 85 | °C | NOTE 2: V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. SMLS020A-NOVEMBER 1990-REVISED JANUARY 1993 #### electrical characteristics over full ranges of operating conditions | | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |---------------------------------|----------------------------------|------------------|------------------------------------------------------------------------------------------------------------|-----------------------|-----|----------| | | I liab laval da avitavit valtaga | | I <sub>OH</sub> = -20 μA | V <sub>CC</sub> - 0.2 | | V | | Vон | High-level dc output voltage | | I <sub>OH</sub> = -2 mA | 2.4 | | v | | | Levelouel de entent veltere | | I <sub>OL</sub> = 2.1 mA | | 0.4 | v | | VOL Low-level dc output voltage | | | I <sub>OL</sub> = 20 μA | | 0.1 | <b>V</b> | | l <sub>i</sub> | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | ±1 | μΑ | | Ю | Output current (leakage) | | VO = 0 to VCC | | ±1 | μΑ | | lpp1 | Vpp supply current | | Vpp = V <sub>CC</sub> = 5.5 V | | 10 | μΑ | | lpp2 | Vpp supply current (during pro | gram pulse) | Vpp = 13 V | | 50 | mA | | l | V aumniu augrant (atan dhu) | TTL-input level | Ē = V <sub>IH</sub> , V <sub>CC</sub> = 5.5 V | | 500 | | | ICC1 VCC supply current (star | VCC supply current (standby) | CMOS-input level | $\overline{E}$ = V <sub>CC</sub> ± 0.2 V, V <sub>CC</sub> = 5.5 V | | 100 | μА | | ICC2 | C2 VCC supply current (active) | | E = V <sub>IL</sub> , V <sub>CC</sub> = 5.5 V<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open† | | 30 | mA | <sup>†</sup> Minimum cycle time = maximum access time. ### capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\ddagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP§ | MAX | UNIT | |----|--------------------|-------------------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 4 | 8 | pF | | CO | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 6 | 10 | pF | <sup>‡</sup> Capacitance measurements are made on sample basis only. ### switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4) | | PARAMETER | TEST<br>CONDITIONS | | | '27C020-15<br>'27PC020-15 | | 27C020-20<br>27PC020-20 | | '27C020-25<br>'27PC020-25 | | UNIT | |---------------------|-----------------------------------------------------------------------------------------|--------------------------------------------|-----|-----|---------------------------|-----|-------------------------|-----|---------------------------|-----|------| | remember but | | (SEE NOTES<br>3 & 4) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | ta(A) | Access time from address | | | 120 | | 150 | | 200 | , | 250 | ns | | ta(E) | Access time from chip enable | | | 120 | | 150 | | 200 | | 250 | ns | | t <sub>en</sub> (G) | Output enable time from G | CL = 100 pF,<br>1 Series 74 | | 55 | | 75 | | 75 | | 100 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first $\P$ | TTL load,<br>Input t <sub>r</sub> ≤ 20 ns, | 0 | 50 | 0 | 60 | 0 | 60 | 0 | 80 | ns . | | t <sub>V</sub> (A) | Output data valid time after change of address, E, or G, whichever occurs first | Input t <sub>f</sub> ≤ 20 ns | 0 | | 0 | | 0 | | 0 | | ns | Value calculated from 0.5-V delta to measured output level. This parameter is sampled and not 100% tested. <sup>§</sup> All typical values are at T<sub>A</sub> = 25°C and nominal voltages. NOTES: 3. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (reference AC Testing Wave Form) <sup>4.</sup> Common test conditions apply for tdis except during programming. SMLS020A-NOVEMBER 1990-REVISED JANUARY 1993 # switching characteristics for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | PARAMETER | MIN | NOM | MAX | UNIT | |---------|----------------------------|-----|-----|-----|------| | tdis(G) | Output disable time from G | 0 | | 100 | ns | | ten(G) | Output enable time from G | | | 150 | ns | # recommended timing requirements for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C, (see Note 3) | | | | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------|-----------------------------------|-----|-----|-----|------| | tw(PGM) | Program pulse duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | t <sub>su(A)</sub> | Address setup time | | 2 | | | μS | | t <sub>su(E)</sub> | E setup time | | 2 | | | μs | | tsu(G) | G setup time | 2 | | | μS | | | tsu(D) | Data setup time | | 2 | | | μS | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | i | μs | | t <sub>su</sub> (VCC) | V <sub>CC</sub> setup time | | 2 | | | μS | | <sup>t</sup> h(A) | Address hold time | | 0 | | | μS | | <sup>t</sup> h(D) | Data hold time | | 2 | | | μs | NOTE 3: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic logic low. (reference AC Testing Wave Form) SMLS020A-NOVEMBER 1990-REVISED JANUARY 1993 #### PARAMETER MEASUREMENT INFORMATION Figure 2. AC Testing Output Load Circuit ### AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 3. Read Cycle Timing SMLS020A-NOVEMBER 1990-REVISED JANUARY 1993 #### PARAMETER MEASUREMENT INFORMATION $<sup>\</sup>dagger t_{dis(G)}$ and $t_{en(G)}$ are characteristics of the device but must be accommodated by the programmer. Figure 4. Program Cycle Timing (SNAP! Pulse Programming) <sup>‡ 13-</sup>V VPP and 6.5-V VCC for SNAP! Pulse programming. SMLS040D-NOVEMBER 1990-REVISED JANUARY 1993 - Organization . . . 512K × 8 - Single 5-V Power Supply - Industry Standard 32-Pin Dual In-Line Package and 32-Lead Plastic Leaded Chip Carrier - All Inputs/Outputs Fully TTL Compatible - Static Operation (No Clocks, No Refresh) - Max Access/Min Cycle Time V<sub>CC</sub> ± 10% '27C/PC040-10 100 ns '27C/PC040-12 120 ns '27C/PC040-15 150 ns - 8-Bit Output For Use in Microprocessor-Based Systems - Power-Saving CMOS Technology - 3-State Output Buffers - 400-mV Assured DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Pins - No Pullup Resistors Required - Low Power Dissipation (V<sub>CC</sub> = 5.5 V) - Active . . . 275 mW Worst Case - Standby . . . 0.55 mW Worst Cas E (CMOS-Input Levels) - PEP4 Version Available With 168-Hour Burn-In, and Choice of Two Operating Temperature Ranges #### description The TMS27C040 series are 4 194 304-bit, ultraviolet-light erasable, electrically programmable read-only memories. The TMS27PC040 series are 4 194 304-bit, one-time electrically programmable read-only memories. These devices are fabricated using CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits. Each output can drive one Series 74 TMS27C040 J PACKAGE† (TOP VIEW) TMS27PC040 FM PACKAGE† (TOP VIEW) † Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | | | | | | | |--------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | A0-A18<br>E<br>G<br>GND<br>DQ0-DQ7<br>VCC<br>VPP | Address Inputs Chip Enable Output Enable Ground Inputs (programming)/Outputs 5-V Supply 13-V Power Supply‡ | | | | | | | | | <sup>‡</sup> Only in program mode. SMLS040D-NOVEMBER 1990-REVISED JANUARY 1993 TTL circuit without external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The TMS27C040 is offered in a 600-mil ceramic dual-in-line package (J suffix). The TMS27C040 is offered with two choices of temperature ranges of 0°C to 70°C (JL suffix) and – 40°C to 85°C (JE suffix). The TMS27C040 is also offered with 168 hour burn-in on both temperature ranges (JL4 and JE4 suffixes). (See table below.) The TMS27PC040 is offered in a 32-lead plastic leaded chip carrier package (FM suffix). The TMS27PC040 is characterized for operation from 0°C to 70°C (FML suffix). | FUNCTION | TEMPERAT | R OPERATING<br>URE RANGES<br>EP4 BURN-IN | SUFFIX FOR OPERATING<br>TEMPERATURE RANGES WITH<br>PEP4 168 HR. BURN-IN | | | | | |----------------|-------------|------------------------------------------|-------------------------------------------------------------------------|----------------|--|--|--| | | 0°C TO 70°C | -40 °C TO 85°C | 0°C TO 70°C | -40 °C TO 85°C | | | | | TMS27C040-XXX | JL | JE | JL4 | JE4 | | | | | TMS27PC040-XXX | FML | | | | | | | These EPROMs and PROMS operate from a single 5-V supply (in the read mode), and they are ideal for use in microprocessor-based systems. One other (13 V) supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. #### operation The seven modes of operation are listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL level except for $V_{PP}$ during programming (13 V), and $V_{H}$ (12 V) on A9 for the signature mode. | MODE | | | | FUNC | CTION | | | |-----------------|------------------|-----------------|-----|------|-------|-----|----------------| | MODE | Ē | Ğ | Vpp | Vcc | A9 | A0 | DQ0-DQ7 | | Read | V <sub>I</sub> L | V <sub>IL</sub> | Vcc | Vcc | Х | Х | Data Out | | Output Disable | VIL | ViH | Vcc | Vcc | Х | Х | HI-Z | | Standby | V <sub>IH</sub> | X . | Vcc | Vcc | Х | Х | HI-Z | | Programming | VIL | ViH | Vpp | Vcc | Х | Х | Data In | | Program Inhibit | V <sub>IH</sub> | ViH | Vpp | Vcc | Х | Х | HI-Z | | Verify | VIH | VIL | VPP | Vcc | Х | X | Data Out | | Cianatura Mada | | | | | V | VIL | MFG Code 97 | | Signature Mode | VIL | VIL VIL | Vcc | Vcc | VH | VIH | Device Code 50 | TX can be VIL or VIH #### read/output disable When the outputs of two or more TMS27C040s or TMS27PC040s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from competing outputs of the other devices. To read the output of a single device, a low level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high level signal to one of these pins. #### latchup immunity Latchup immunity on the TMS27C040 and TMS27PC040 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the EPROM is interfaced to industry standard TTL or MOS logic devices. The input/output layout approach controls latchup without compromising performance or packing density. $<sup>^{\</sup>ddagger}V_{H} = 12 V \pm 0.5 V$ SMLS040D-NOVEMBER 1990-REVISED JANUARY 1993 #### power down Active $I_{CC}$ supply current can be reduced from 50 mA to 1 mA by applying a high TTL input on $\overline{E}$ and to 100 $\mu$ A by applying a high CMOS input on $\overline{E}$ . In this mode all outputs are in the high impedance state. #### erasure (TMS27C040) Before programming, the TMS27C040 EPROM is erased by exposing the chip through the transparent lid to a high intensity ultraviolet-light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity $\times$ exposure time) is 15-W·s/cm² . A typical 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C040, the window should be covered with an opaque label. After erasure (all bits in logic high state), logic lows are programmed into the desired locations. A programmed low can be erased only by ultraviolet light. #### initializing (TMS27PC040) The one-time programmable TMS27PC040 PROM is provided with all bits in logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into an OTP PROM cannot be erased. #### **SNAP!** Pulse programming The TMS27C040 and TMS27PC040 are programmed by using the SNAP! Pulse programming algorithm. The programming sequence is shown in the SNAP! Pulse programming flow chart (Figure 1). The initial setup is $V_{PP} = 13 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , $\overline{E} = V_{IH}$ , and $\overline{G} = V_{IH}$ . Once the initial location is selected, the data is presented in parallel (eight bits) on pins DQ0 through DQ7. Once addresses and data are stable, the programming mode is achieved when $\overline{E}$ is pulsed low $(V_{IL})$ with a pulse duration of $t_{W(PGM)}$ . Every location is programmed only once before going to interactive mode. In the interactive mode, the word is verified at $V_{PP}=13$ V, $V_{CC}=6.5$ V, $\overline{E}=V_{IH}$ , and $\overline{G}=V_{IL}$ . If the correct data is not read, the programming is performed by pulling $\overline{E}$ low with a pulse duration of $t_{W(PGM)}$ . This sequence of verification and programming is performed up to a maximum of 10 times. When the device is fully programmed, all bytes are verified with $V_{CC}=V_{PP}=5$ V $\pm$ 10%. #### program inhibit Programming may be inhibited by maintaining high level inputs on the $\overline{E}$ and $\overline{G}$ pins. #### program verify Programmed bits may be verified with $V_{PP} = 13 \text{ V}$ when $\overline{G} = V_{II}$ , and $\overline{E} = V_{IH}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 26) is forced to 12 V. Two identifier bytes are accessed by toggling A0. All other addresses must be held low. The signature code for the TMS27C040 is 9750. A0 low selects the manufacturer's code 97 (Hex), and A0 high selects the device code 50 (Hex), as shown by the signature mode table below. | IDENTIFIER† | | | | | PII | vs . | | | | | |-------------------|-----|-----|-----|-----|-----|------|-----|-----|-----|-----| | | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | MANUFACTURER CODE | VIL | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | DEVICE CODE | ViH | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 50 | $<sup>^{\</sup>dagger}\vec{E} = \vec{G} = V_{IL}$ , A1-A8 = $V_{IL}$ , A9 = $V_{H}$ , A10-A18 = $V_{IL}$ , $V_{PP} = V_{CC}$ . SMLS040D-NOVEMBER 1990-REVISED JANUARY 1993 Figure 1. SNAP! Pulse Programming Flow Chart SMLS040D-NOVEMBER 1990-REVISED JANUARY 1993 ### logic symbol<sup>†</sup> <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers are for the J package. SMLS040D-NOVEMBER 1990-REVISED JANUARY 1993 ### #### recommended operating conditions NOTE 1: Under absolute maximum ratings, voltage values are with respect to GND. | | | | | MIN | TYP | MAX | UNIT | |----------------|----------------------------------------|-------------------------------|------------------------|-----------------------|-----|-----------------------|------| | V Ownshowskass | | Read mode (see Note 2) | Read mode (see Note 2) | | 5 | 5.5 | ٧ | | VCC | Supply voltage | SNAP! Pulse programming al | gorithm | 6.25 | 6.5 | 6.75 | ٧ | | V | Supply voltage | Read mode | | V <sub>CC</sub> - 0.6 | | V <sub>CC</sub> + 0.6 | ٧ | | VPP | P Supply voltage SNAP! Pulse programmi | | gorithm | 12.75 | 13 | 13.25 | > | | V | I the level de frankvaltere | | TTL | 2 | | V <sub>CC</sub> + 0.5 | > | | VIH | High-level dc input voltage | | CMOS | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> + 0.5 | | | V., | Low-level dc input voltage | | TTL | - 0.5 | | 0.8 | > | | VIL | Low-level dc Iliput voltage | | смоѕ | 0.5 | | 0.2 | > | | TA | Operating free-air temperature | '27C040JL and JL4 '27PC040FML | | 0 | | 70 | ပံ | | TA | Operating free-air temperature | '27C040JE and JE4 | | - 40 | | 85 | °C | NOTE 2: V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. #### electrical characteristics over full ranges of operating conditions | | PARAMETER | • | TEST CONDITIONS | MiN | MAX | UNIT | |-----------|-----------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------|-----------------------|-----|------| | V | Lich lovel de evitavit veltere | | I <sub>OH</sub> = 400 μA | 2.4 | | v | | VOH | VOH High-level dc output voltage | | I <sub>OH</sub> = – 20 μA | V <sub>CC</sub> - 0.1 | | | | Var | VOL Low-level dc output voltage | | I <sub>OL</sub> = 2.1 mA | | 0.4 | v | | VOL | | | I <sub>OL</sub> = 20 μA | | 0.1 | | | ij | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | ±1 | μΑ | | <u>lo</u> | Output current (leakage) | | VO = 0 to VCC | | | μА | | IPP1 | Vpp supply current | | Vpp = V <sub>CC</sub> = 5.5 V | | 10 | μА | | IPP2 | Vpp supply current (during prog | ram pulse) | Vpp = 12.75 V | 1 | 50 | mA | | 1 | V | TTL-input level | V <sub>CC</sub> = 5.5 V, <del>E</del> = V <sub>IH</sub> | | 1 | mA | | ICC1 | V <sub>CC</sub> supply current (standby) CMOS-Input level | | V <sub>CC</sub> = 5.5 V, <del>E</del> = V <sub>CC</sub> | | 100 | μΑ | | ICC2 | VCC supply current (active) | | E = V <sub>IL</sub> , V <sub>CC</sub> = 5.5 V<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open‡ | | 50 | mA | <sup>‡</sup> Minimum cycle time = maximum access time. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. SMLS040D-NOVEMBER 1990-REVISED JANUARY 1993 ### capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\dagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP‡ | MAX | UNIT | |----|--------------------|--------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0 | | 4 | 8 | pF | | Co | Output capacitance | V <sub>O</sub> = 0 | | 8 | 12 | рF | <sup>†</sup> Capacitance measurements are made on sample basis only. ### switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4) | | PARAMETER | TEST CONDITIONS | '27C/P | '27C/PC040-10 | | '27C/PC040-12 | | '27C/PC040-15 | | |-------------------|----------------------------------------------------------------------------------|--------------------------------------------|--------|---------------|-----|---------------|-----|---------------|------| | | FARAMETER | (SEE NOTES 3 & 4) | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | ta(A) | Access time from address | | | 100 | | 120 | | 150 | ns | | ta(E) | Access time from chip enable | | | 100 | | 120 | | 150 | ns | | ten(G) | Output enable time from G | C∟ = 100 pF,<br>1 Series 74 | | 50 | | 50 | | 50 | ns | | <sup>t</sup> dis | Output disable time from G or E, whichever occurs first§ | TTL load,<br>Input t <sub>r</sub> ≤ 20 ns, | 0 | 50 | . 0 | 50 | 0 | 50 | ns | | t <sub>v(A)</sub> | Output data valid time after change of address, E, or G, whichever occurs first§ | Input t <sub>f</sub> ≤ 20 ns | 0 | • | 0 | | 0 | | ns | <sup>§</sup> Value calculated from 0.5-V delta to measured output level. NOTES: 3. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (reference AC Testing Wave Form) ### switching characteristics for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | PARAMETER | | | | UNIT | |---------------------|-----------------------------------------|---|--|-----|------| | <sup>t</sup> dis(G) | Output disable time from $\overline{G}$ | 0 | | 100 | ns | | ten(G) | Output enable time from $\overline{G}$ | T | | 150 | ns | ### recommended timing requirements for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C, (see Note 3) | | | | MIN | TYP | MAX | UNIT | |----------------------|----------------------------|-----------------------------------|-------|-----|-----|------| | tw(PGM) | Program pulse duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | tsu(A) | Address setup time | | 2 | | | μs | | tsu(E) | E setup time | | <br>2 | | | μs | | tsu(G) | G setup time | | 2 | | | μs | | t <sub>su(D)</sub> | Data setup time | | 2 | | | μs | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | | μS | | tsu(VCC) | V <sub>CC</sub> setup time | | 2 | | | μs | | th(A) | Address hold time | | 0 | | | μs | | <sup>t</sup> h(D) | Data hold time | | 2 | | | μS | NOTE 3: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic logic low. (reference AC Testing Wave Form) <sup>‡</sup> All typical values are at TA = 25°C and nominal voltages. <sup>4.</sup> Common test conditions apply for tdis except during programming. #### PARAMETER MEASUREMENT INFORMATION Figure 2. AC Testing Output Load Circuit #### AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 3. Read Cycle Timing SMLS040D-NOVEMBER 1990-REVISED JANUARY 1993 #### PARAMETER MEASUREMENT INFORMATION <sup>† 13-</sup>V Vpp and 6.5-V VCC for SNAP! Pulse programming. Figure 4. Program Cycle Timing (SNAP! Pulse Programming) SMLS040D-NOVEMBER 1990-REVISED JANUARY 1993 SMLS240B-NOVEMBER 1990-REVISED JANUARY 1993 - Wide-Word Organization ... 256K × 16 - Single 5-V Power Supply - All Inputs/Outputs Fully TTL Compatible - Static Operations (No Clocks, No Refresh) - Max Access/Min Cycle Time V<sub>CC</sub> ± 10% '27C/PC240-10 100 ns '27C/PC240-12 120 ns '27C/PC240-15 150 ns - 16-Bit Output For Use in Microprocessor-Based Systems - Very High Speed SNAP! Pulse Programming - Power-Saving CMOS Technology - 3-State Output Buffers - 400-mV Minimum DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Lines - No Pullup Resistors Required - Low Power Dissipation (V<sub>CC</sub> = 5.5 V) - Active ... 275 mW Worst Case - Standby . . . 0.55 mW Worst Case (CMOS-Input Levels) - PEP4 Version Available With 168-Hour Burn-In, and Choices of Operating Temperature Ranges #### description The TMS27C240 series are 4 194 304-bit, ultraviolet-light erasable, electrically programmable read-only memories. The TMS27PC240 series are 4 194 304-bit, one-time electrically programmable read-only memories. These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by ### TMS27C240 J PACKAGE† (TOP VIEW) | Vpp[ | 1 | 40 | ]Vcc | |-------|----|------|-------| | Ē | 2 | 39 | A17 | | DQ15[ | 3 | 38 | ] A16 | | DQ14[ | 4 | 37 | ] A15 | | DQ13[ | 5 | 36 | A14 | | DQ12 | 6 | 35 | A13 | | DQ11[ | 7 | 34 | A12 | | DQ10[ | 8 | 33 | A11 | | DQ9[ | 9 | 32 | A10 | | DQ8[ | 10 | 31 | ] A9 | | GND‡[ | 11 | 30 | GND‡ | | DQ7 | 12 | 29 | A8 | | DQ6[ | 13 | 28 | A7 | | DQ5 | 14 | 27 | A6 | | DQ4 | 15 | 26 | A5 | | DQ3[ | 16 | 25 | A4 | | DQ2 | 17 | 24 | A3 | | DQ1 | 18 | 23 | A2 | | DQ0[ | 19 | 22 | ]A1 | | ਫ਼∄ | 20 | 21 | A0 | | 1 | | اللب | Γ | ### TMS27PC240 FN PACKAGET † The package shown is for pinout reference only. | PIN | NOMENCLATURE | | | |-----------------|------------------------------|--|--| | A0-A17 | Address Inputs | | | | Ē. | Chip Enable | | | | G Output Enable | | | | | GND | Ground | | | | NC | No Connection | | | | DQ0-DQ15 | Inputs (programming)/Outputs | | | | Vcc | 5-V Supply | | | | VPP | 13-V Power Supply§ | | | Pins 11 and 30 (J package) and pins 12 and 34 (FN package) must be connected externally to ground. <sup>§</sup> Only in program mode. Copyright © 1993, Texas Instruments Incorporated SMLS240B-NOVEMBER 1990-REVISED JANUARY 1993 Series 74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 74 TTL circuit without external resistors. The TMS27C240 EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27C240 is also offered with two choices of temperature ranges of 0°C to 70°C (JL suffix) and – 40°C to 85°C (JE suffix). The TMS27C240 is also offered with 168 hour burn-in on both temperature ranges (JL4 and JE4 suffixes). (See table below.) The TMS27PC240 OTP PROM is offered in a 44-lead plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FN suffix). The TMS27PC240 is characterized for a temperature range of 0°C to 70°C. | | TEMPERATU | OPERATING<br>JRE RANGES<br>EP4 BURN-IN | SUFFIX FOR PEP4<br>168 HR. BURN-IN<br>VS TEMPERATURE RANGES | | | | |----------------|-------------|----------------------------------------|-------------------------------------------------------------|----------------|--|--| | | 0°C TO 70°C | - 40°C TO 85°C | 0°C TO 70°C | - 40°C TO 85°C | | | | TMS27C240-XXX | JL | JE | JL4 | JE4 | | | | TMS27PC240-XXX | FNL | FNE | N/A | N/A | | | These EPROMs and OTP PROMs operate from a single 5-V supply (in the read mode), and they are ideal for use in microprocessor-based systems. One other (13 V) supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. #### operation The eight modes of operation for the TMS27C240 and TMS27PC240 are listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL level except for $V_{PP}$ during programming (13 V for SNAP! Pulse), and 12 V on A9 for the signature mode. | | | FUNCTION | | | | | | | | |-------------------------|-----------------|-----------------|-----------------|------|------------------|-----|---------------------|--|--| | | Ē | G | Vpp | Vcc | A9 | Α0 | 1/0 | | | | Read | VIL | VIL | Vcc | Vcc | × | × | DQ0-DQ7<br>DQ8-DQ15 | | | | Output Disable | V <sub>IL</sub> | VIH | Vcc | Vcc | × | Х | HI-Z | | | | Standby | VIH | χt | Vcc | Vcc | Х | Х | HI-Z | | | | Programming | VIL | VIH | Vpp | Vcc | X | Х | Data In | | | | Verify | VIH | V <sub>iL</sub> | V <sub>PP</sub> | Vcc | X | Х | Data Out | | | | Program Inhibit | VIH | VIH | Vpp | VCC. | X | Х | HI-Z | | | | Signature Mode (Mfg) | VIL | VIL | Vcc | Vcc | V <sub>H</sub> ‡ | VIL | Mfg Code<br>0097 | | | | Signature Mode (Device) | VIL | V <sub>IL</sub> | Vcc | Vcc | ∨ <sub>H</sub> ‡ | VIH | Device Code<br>0030 | | | <sup>†</sup> X can be VIL or VIH. #### read/output disable When the outputs of two or more TMS27C240s or TMS27PC240s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. <sup>‡</sup>V<sub>H</sub> = 12 V ± 0.5 V. SMLS240B-NOVEMBER 1990-REVISED JANUARY 1993 #### latchup immunity Latchup immunity on the TMS27C240 and TMS27PC240 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry-standard TTL or MOS logic devices. Input-output layout approach controls latchup without compromising performance or packing density. #### power down Active $I_{CC}$ supply current can be reduced from 50 mA to 1 mA by applying a high TTL input on $\overline{E}$ and to 100 $\mu$ A by applying a high CMOS input on $\overline{E}$ . In this mode all outputs are in the high-impedance state. #### erasure (TMS27C240) Before programming, the TMS27C240 is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity x exposure time) is 15-W·s/cm². A 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C240, the window should be covered with an opaque label. #### initializing (TMS27PC240) The one-time programmable TMS27PC240 PROM is provided with all bits in the logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into an OTP PROM cannot be erased. #### **SNAP!** Pulse programming The TMS27C240 and TMS27PC240 are programmed by using the SNAP! Pulse programming algorithm. The programming sequence is shown in the SNAP! Pulse programming flow chart (Figure 1). The initial setup is $V_{PP} = 13 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , $\overline{E} = V_{IH}$ , and $\overline{G} = V_{IH}$ . Once the initial location is selected, the data is presented in parallel (eight bits) on pins DQ0 through DQ15. Once addresses and data are stable, the programming mode is achieved when $\overline{E}$ is pulsed low $(V_{IL})$ with a pulse duration of $t_{W(PGM)}$ . Every location is programmed only once before going to interactive mode. In the interactive mode, the word is verified at $V_{PP}=13$ V, $V_{CC}=6.5$ V, $\overline{E}=V_{IH}$ , and $\overline{G}=V_{IL}$ . If the correct data is not read, the programming is performed by pulling $\overline{E}$ low with a pulse duration of $t_{W(PGM)}$ . This sequence of verification and programming is performed up to a maximum of 10 times. When the device is fully programmed, all bytes are verified with $V_{CC}=V_{PP}=5$ V $\pm$ 10%. #### program inhibit Programming may be inhibited by maintaining a high level input on the $\overline{E}$ and $\overline{G}$ pins. #### program verify Programmed bits may be verified with $V_{PP} = 13 \text{ V}$ when $\overline{G} = V_{IL}$ and $\overline{E} = V_{IH}$ . SMLS240B-NOVEMBER 1990-REVISED JANUARY 1993 #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 31 for the J package) is forced to 12 V. Two identifier bytes are accessed by toggling A0. DQ0–DQ7 contain the valid codes. All other addresses must be held low. The signature code for these devices is 9730. A0 low selects the manufacturer's code 97 (hex), and A0 high selects the device code 30 (hex), as shown by the signature mode table below. #### signature mode† | IDENTIFIER† | | | | | PI | NS | | | | | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | IDENTIFIENT | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | MANUFACTURER CODE | VIL | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | DEVICE CODE | VIH | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 30 | $<sup>\</sup>dagger \overline{E} = \overline{G} = V_{IL}$ , A9 = V<sub>H</sub>, A1-A8 = V<sub>IL</sub>, A10-A17 = V<sub>IL</sub>, V<sub>PP</sub> = V<sub>CC</sub>, $\overline{PGM} = V_{IH}$ or V<sub>IL</sub>. Figure 1, SNAP! Pulse Programming Flowchart SMLS240B-NOVEMBER 1990-REVISED JANUARY 1993 #### logic symbol† <sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers are for the J package. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supp | oly voltage range, V <sub>CC</sub> (see Note 1) | –0.6 V to / V | |-------|------------------------------------------------------|--------------------------------| | Supp | oly voltage range, VPP | 0.6 V to 13 V | | Input | voltage range (see Note 1): All inputs except A9 | 0.6 V to V <sub>CC</sub> + 1 V | | | A9 | 0.6 V to 13.5 V | | Outp | ut voltage range (see Note 1) | 0.6 V to V <sub>CC</sub> + 1 V | | Oper | ating free-air temperature range ('27C240JL and JL4, | | | | '27PC240FNL) | 0° C to 70° C | | Oper | ating free-air temperature range ('27C240JE and JE4 | ) – 40° C to 85° C | | Stora | age temperature range | –65°C to 150° C | | | | | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. SMLS240B-NOVEMBER 1990-REVISED JANUARY 1993 #### recommended operating conditions | | | | | MIN | NOM | MAX | UNIT | | |-----|-------------------------------------------------------------------------|--|-------------------------------|-----------------------|------------------------|----------------------|------|--| | Vcc | Supply voltage Read mode (see Note 2) SNAP! Pulse programming algorithm | | 4.5 | 5 | 5.5 | V | | | | | | | programming algorithm | 6.25 | 6.5 | 6.75 | v | | | VPP | Supply voltage Read mode SNAP! Pulse | | | V <sub>CC</sub> -0.6 | | V <sub>C</sub> C+0.6 | | | | | | | programming algorithm | 12.75 | - 13 | 13.25 | · · | | | V | High-level dc input voltage | | ΠL | 2 | 2 V <sub>CC</sub> +0.5 | | v | | | VIH | | | CMOS | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> +0.5 | V _ | | | \/ | Level and de level to altere | | ΠL | - 0.5 | | 0.8 | v | | | VIL | Low-level dc input voltage | | CMOS | - 0.5 | | 0.2 | · | | | TA | Operating free-air temperature | | '27C240JL, JL4<br>'27PC240FNL | 0 | | 70 | °C | | | TA | Operating free-air temperature | | '27C240JE, JE4 | - 40 | | 85 | °C | | NOTE 2: V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. #### electrical characteristics over full ranges of operating conditions | | PARAMETE | R | TEST CONDITIONS | MIN | MAX | UNIT | | |------|-----------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----|------|----| | | | | I <sub>OH</sub> = 400 μA | | | V | | | VOH | High-level dc output voltage | | I <sub>OH</sub> = - 20 μA | V <sub>CC</sub> - 0.1 | | V | | | V | I am lovel de autorit relieure | | I <sub>OL</sub> = 2.1 mA 0.4 | | | | | | VOL | Low-level dc output voltage | | I <sub>OL</sub> = 20 μA | | ٧ | | | | lį | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | μΑ | | | | Ю | Output current (leakage) | | V <sub>O</sub> = 0 to V <sub>CC</sub> | | ±1 | μΑ | | | IPP1 | Vpp supply current | | Vpp = V <sub>CC</sub> = 5.5 V | 10 | μΑ | | | | IPP2 | Vpp supply current (during prog | ram pulse) | Vpp = 13 V | | | mΑ | | | 1 | VCC supply suggest (standby) | TTL-input level | TTL-input level V <sub>CC</sub> = 5.5 V, E = V <sub>IH</sub> | V <sub>CC</sub> = 5.5 V, <del>E</del> = V <sub>IH</sub> | | 1 | mΑ | | CC1 | VCC supply current (standby) | CMOS-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub> | | 100 | μΑ | | | ICC2 | V <sub>CC</sub> supply current (active) | | V <sub>CC</sub> = 5.5 V, $\overline{E}$ = V <sub>IL</sub> ,<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open | | 50 | mA | | ### capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 $\rm MHz^{\dagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP‡ | MAX | UNIT | |----|--------------------|--------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0 | | 4 | 8 | рF | | Co | Output capacitance | V <sub>O</sub> = 0 | | 8 | 12 | pF | <sup>†</sup>Capacitance measurements are made on a sample basis only. <sup>‡</sup> Typical values are at TA = 25°C and nominal voltages. SMLS240B-NOVEMBER 1990-REVISED JANUARY 1993 ### switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4) | PARAMETER | | TEST CONDITIONS | '27C/PC240-10 | | '27C/PC240-12 | | '27C/PC240-15 | | UNIT | |------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------|-----|---------------|-----|---------------|-----|------| | | | (SEE NOTES 3 & 4) | MIN | MAX | MIN | MAX | MIN | MAX | וואט | | ta(A) Acce | ss time from address | | | 100 | | 120 | | 150 | ns | | ta(E) Acce | ss time from chip enable | | | 100 | | 120 | | 150 | ns | | ten(G) Outp | ut enable time from G | C <sub>L</sub> = 100 pF,<br>1 Series 74 | | 50 | | 50 | İ | 50 | ns | | | tput disable time from $\overline{G}$ or whichever occurs first $\dagger$ | TTL load,<br>Input t <sub>f</sub> ≤ 20 ns,<br>Input t <sub>f</sub> ≤ 20 ns | 0 | 50 | 0 | 50 | 0 | 50 | ns | | t <sub>V(A)</sub> chan | ut data valid time after<br>ge of address, E, or G,<br>hever occurs first† | | 0 | | 0 | | 0 | | ns | †Value calculated from 0.5 V delta to measured level. This parameter is only sampled and not 100% tested. NOTES: 3. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (reference AC Testing Wave Form) 4. Common test conditions apply for tdis except during programming. ### switching characteristics for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 3) | | PARAMETER | MIN | МОМ | MAX | UNIT | |---------|-----------------------------------------|-----|-----|-----|------| | tdis(G) | Output disable time from $\overline{G}$ | 0 | | 100 | ns | | ten(G) | Output enable time from G | | | 150 | ns | ### recommended timing requirements for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_{\Delta}$ = 25°C, (see Note 3) | | | | MIN | TYP | MAX | UNIT | |----------------------|----------------------------|-----------------------------------|-----|-----|-----|------| | tw(PGM) | Program pulse duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | t <sub>su(A)</sub> | Address setup time | | 2 | | | μs | | <sup>t</sup> su(E) | E setup time | | 2 | | | μS | | <sup>t</sup> su(G) | G setup time | | 2 | | | μs | | <sup>t</sup> su(D) | Data setup time | | 2 | | | μs | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | | μS | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | | 2 | | | μs | | th(A) | Address hold time | | 0 | | | μs | | <sup>t</sup> h(D) | Data hold time | | 2 | | | μs | NOTE 3: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (reference AC Testing Wave Form) #### PARAMETER MEASUREMENT INFORMATION Figure 2. AC Testing Output Load Circuit #### AC testing input/output wave forms A.C. testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 3. Read Cycle Timing #### PARAMETER MEASUREMENT INFORMATION <sup>† 13-</sup>V Vpp and 6.5-V VCC for SNAP! Pulse programming. Figure 4. Programming Cycle Timing (SNAP! Pulse Programming) SMLS400A-OCTOBER 1992-REVISED JANUARY 1993 | <ul> <li>Word-Wide (256K × 16) or<br/>Byte-Wide (512K × 8) Configurable</li> <li>4-Megabit Mask ROM Compatible</li> </ul> | TMS27C400<br>J AND N PACKAGES<br>(TOP VIEW) | |---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | <ul> <li>40-Lead CERDIP Package</li> </ul> | A17[1 40]A8 | | <ul> <li>40-Lead PDIP Package</li> </ul> | A7[] 2 39 ] A9 | | Single 5-V Power Supply | A6[] 3 38 [] A10 / | | <ul> <li>All Inputs/Outputs Fully TTL Compatible</li> </ul> | A5[] 4 37 ]] A11 | | Static Operation (No Clocks, No Refresh) | A4[] 5 36 ]] A12 | | Max Access/Min Cycle Time | A3 🛛 6 35 🖟 A13 | | • | A2 🛛 7 34 🖟 A14 | | $V_{CC} \pm 10\%$ | A1 🗓 8 33 🖟 A15 | | '27C/PC400-10 100 ns | A0 9 32 A16 | | '27C/PC400-12 120 ns | · Ē[] 10 31 [BYTE / V <sub>PP</sub> | | '27C/PC400-15 150 ns | GND 11 30 [GND | | <ul> <li>Very High Speed SNAP! Pulse</li> </ul> | Ğ☐ 12 29 []DQ15/A-1 | | Programming | DQ0] 13 28 [DQ7 | | <ul> <li>Power-Saving CMOS Technology</li> </ul> | DQ8[] 14 27 [] DQ14 | | 3-State Output Buffers | DQ1 15 26 DQ6 | | 400-mV Guaranteed DC Noise Immunity | DQ9[] 16 25 []DQ13 | | With Standard TTL Loads | DQ2 17 24 DQ5 | | | DQ10 18 23 DQ12 | | <ul> <li>Latchup Immunity of 250 mA on All Input<br/>and Output Lines</li> </ul> | DQ3 19 22 DQ4 | | • | DQ11 [ 20 21 ] V <sub>CC</sub> | | <ul> <li>No Pullup Resistors Required</li> </ul> | | | A0-A17<br>E | Address Inputs<br>Chip Enable | |---------------------|---------------------------------------------------------------------| | G | Output Enable | | GND | Ground | | DQ0DQ14<br>DQ15/A-1 | Inputs (Programming)/Outputs Input (Programming). Output (Word-Wide | | | E<br>G<br>GND<br>DQ0-DQ14 | Read Mode), Byte Select (Byte-Wide Read Mode) BYTE Word/Byte Enable 5-V Supply VCC $V_{PP}$ 13-V Power Supply (Program Mode Only) PIN NOMENCI ATURE #### description The TMS27C400 is a 4 194 304-bit ultraviolet-light erasable, electrically programmable read-only memory, organized as 262 144 words of 16 bits each. A byte enable switch allows the device to be addressed as a 524 288 x 8-bit device. The TMS27C400 is pinout and functionally compatible with 40-pin 4-megabit Mask ROMs. The TMS27PC400 is a 4 194 304-bit, one-time electrically programmable (OTP) read-only memory, organized as 262 144 words of 16 bits each. A byte enable switch allows the device to be addressed as a 524 288 x 8-bit device. The TMS27PC400 is pinout and functionally compatible with 4-megabit Mask ROMs in a 40-pin dual-in-line plastic package (N suffix). These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pull-up resistors. Each output can drive one Series 74 TTL circuit without external resistors. Low Power Dissipation (V<sub>CC</sub> = 5.5 V) - Active . . . 275 mW Worst Case SMLS400A-OCTOBER 1992-REVISED JANUARY 1993 The TMS27C400 EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27C400 is also offered with two choices of temperature ranges of 0°C to 70°C and – 40°C to 85°C (JL and JE suffixes). The TMS27C400 is also offered with 168 hour burn-in on both temperature ranges (JL4 and JE4 suffixes). (See table below.) The TMS27PC400 OTP PROM is offered in a 40-pin dual-in-line plastic package (N suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27PC400 is also offered with two choices of temperature ranges, 0°C to 70°C and – 40°C to 85°C (NL and NE suffixes). The TMS27PC400 is also offered with 168 hour burn-in on both temperature ranges (NL4 and NE4 suffixes). (See table below.) | | | ITING TEMPERATURE<br>UT PEP4 BURN-IN | SUFFIX FOR PEP4 168 HR. BURN-IN V<br>TEMPERATURE RANGES | | | |---------------|-------------|--------------------------------------|---------------------------------------------------------|----------------|--| | | 0°C to 70°C | - 40°C to 85°C | 0°C to 70°C | - 40°C to 85°C | | | TMS27C400-xx | JL . | JE | JL4 | JE4 | | | TMS27PC400-xx | NL | NE | NL4 | NE4 | | These EPROMs and OTP PROMs operate from a single 5-V supply (in the read mode), they are ideal for use in microprocessor-based systems. One other (13-V) supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. #### operation The following table lists modes of operation for the TMS27C400 and TMS27PC400. The read mode requires a single 5-V supply. All inputs are TTL level except $V_{CC}$ , $\overline{BYTE}/V_{PP}$ during programming (13 V for SNAP! Pulse), and A9 for signature modes (12 V). | MODE | Ē | Ğ | BYTE / Vpp | Vcc | A9 | A0 | DQ15/A-1 | DQ8-DQ14 | DQ0-DQ7 | |----------------------|-----------------|-----------------|-----------------|-----|------------------|-----|-----------------|----------|----------| | Read (Word) | VIL | VIL | VIH | Vcc | × | × | DQ15 | DQ8-DQ14 | DQ0-DQ7 | | Read (Upper Byte) | V <sub>IL</sub> | VIL | VIL | Vcc | X | X | V <sub>IH</sub> | HI-Z | DQ8-DQ15 | | Read (Lower Byte) | VIL | VIL | VIL | Vcc | X | X | VIL | HI-Z | DQ0-DQ7 | | Output Disable | VIL | VIH | X | Vcc | X | X | HI-Z | HI-Z | HI-Z | | Standby | V <sub>IH</sub> | χt | Х | Vcc | × | X | HI-Z | HI-Z | HI-Z | | Programming | V <sub>IL</sub> | VIH | V <sub>PP</sub> | Vcc | × | × | Data In | Data In | Data In | | Program Verify | VIH | V <sub>IL</sub> | V <sub>PP</sub> | Vcc | · X | Х | Data Out | Data Out | Data Out | | Program Inhibit | V <sub>IH</sub> | VIH | V <sub>PP</sub> | Vcc | Х | Х | HI-Z | HI-Z | HI-Z | | Signature Mode (Mfg) | VIL | VIL | Vcc | Vcc | V <sub>H</sub> ‡ | VIL | 0B | 00H | 97H | | Signature Mode (Dev) | V <sub>IL</sub> | VIL | Vcc | Vcc | VH‡ | VIH | 0B | 00H | 54H | <sup>†</sup> All X's can be VIL or VIH. #### read/output disable When the outputs of two or more TMS27C400s or TMS27PC400s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. #### word-wide mode With $\overline{\text{BYTE}}$ / $V_{PP}$ at $V_{IH}$ , outputs DQ8–DQ15 present the upper eight bits of data for the address selected, and outputs DQ0–DQ7 present the lower eight bits of data when $\overline{\text{E}}$ and $\overline{\text{G}}$ are appropriately enabled. $V_{H} = 12 V \pm 0.5 V$ SMLS400A-OCTOBER 1992-REVISED JANUARY 1993 #### byte-wide mode With $\overline{\text{BYTE}}/\text{V}_{PP}$ at $\text{V}_{IL}$ , outputs DQ8–DQ14 are disabled. Two selectable bytes of data determined by the logic state on DQ15/A-1 will appear on outputs DQ0–DQ7. When DQ15/A-1= $\text{V}_{IL}$ , the lower byte or eight bits of data will appear on outputs DQ0–DQ7. When DQ15/A-1= $\text{V}_{IL}$ , the lower byte or eight bits of data will appear on outputs DQ0–DQ7. #### latchup immunity Latchup immunity on the TMS27C400 and TMS27PC400 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry-standard TTL or MOS logic devices. Input-output layout approach controls latchup without compromising performance or packing density. #### power down Active $I_{CC}$ supply current can be reduced from 50 mA to 1 mA for a high TTL input on $\overline{E}$ and to 100 $\mu$ A for a high CMOS input on $\overline{E}$ . In this mode all outputs are in the high-impedance state. #### erasure (TMS27C400) Before programming, the TMS27C400 is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity × exposure time) is 15-W•s/cm². A 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27C400, the window should be covered with an opaque label. #### initializing (TMS27PC400) The one-time programmable TMS27PC400 PROM is provided with all bits in the logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into an OTP PROM cannot be erased. #### **SNAP!** Pulse programming The TMS27C400 and TMS27PC400 are programmed by using the SNAP! Pulse programming algorithm. The programming sequence is shown in the SNAP! Pulse programming flow chart (Figure 1). The initial setup is $\overline{\text{BYTE}} / \text{V}_{PP} = 13 \text{ V}$ , $\text{V}_{CC} = 6.5 \text{ V}$ , $\overline{\text{E}} = \text{V}_{IH}$ , and $\overline{\text{G}} = \text{V}_{IH}$ . Once the initial location is selected, the data is presented in parallel (16 bits) on pins DQ0–DQ15. Once addresses and data are stable, the programming mode is achieved when $\overline{\text{E}}$ is pulsed low ( $\text{V}_{IL}$ ) with a pulse duration of $\text{t}_{\text{W}(PGM)}$ . Every location is programmed only once before going to interactive mode. In the interactive mode, the word is verified at $\overline{BYTE}/V_{PP} = 13 \text{ V}, V_{CC} = 6.5 \text{ V}, \overline{E} = V_{IH}$ , and $\overline{G} = V_{IL}$ . If the correct data is not read, the programming is performed by pulling $\overline{E}$ low with a pulse duration of $t_{w(PGM)}$ . This sequence of verification and programming is performed up to a maximum of 10 times. When the device is fully programmed, all bytes are verified with $V_{CC} = \overline{BYTE}/V_{PP} = 5 \text{ V} \pm 10\%$ . #### program inhibit Programming may be inhibited by maintaining a high level input on $\overline{E}$ and $\overline{G}$ pins. #### program verify Programmed bits may be verified with $\overline{BYTE}$ / $V_{PP} = 13 \text{ V}$ when $\overline{G} = V_{IL}$ and $\overline{E} = V_{IH}$ . SMLS400A-OCTOBER 1992-REVISED JANUARY 1993 #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 39) is forced to 12 V. Two identifier bytes are accessed by toggling A0. A0 low selects the manufacturer's code (0097 HEX), and A0 high selects the device code (0054 HEX), as shown by the table below. All other addresses must be held low. | IDENTIFIER | A0 | DQ8-DQ15 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | |------------------------|-----|----------|-----|-----|-----|-----|-----|-----|-----|-----|------| | Manufacturer's<br>Code | VIL | All 0 | Н | L | L | ļН | ٦ | н | Н | н | 0097 | | Device Code | VIH | All 0 | L | Н | L | н | L | Н | L | L | 0054 | NOTE: $\overline{E} = \overline{G} = V_{IL}$ , A9 = $V_{H}$ , A1-A8 = $V_{IL}$ , A10-A17 = $V_{IL}$ , $\overline{BYTE}$ / $V_{PP} = V_{CC}$ . Figure 1. SNAP! Pulse Programming Flowchart SMLS400A-OCTOBER 1992-REVISED JANUARY 1993 #### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the J package. #### Supply voltage range, BYTE / VPP -0.6 V to 14 V Input voltage range (see Note 1), All inputs except A9 -0.6 V to 6.5 V A9 -0.6 V to 13.5 V Output voltage range (see Note 1) -0.6 V to V<sub>CC</sub> + 1 V '27PC400\_\_NE and NE4) ...... – 40°C to 85°C Storage temperature range ...... –65°C to 125°C <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. SMLS400A-OCTOBER 1992-REVISED JANUARY 1993 #### recommended operating conditions | | | | | TMS2 | TMS27C/PC400-10<br>TMS27C/PC400-12<br>TMS27C/PC400-15 | | | |-----------------------------------------|----------------------------|------------------------------------------------------|---------------------------------------|-----------------------|-------------------------------------------------------|-----------------|----| | | | | | MIN | МОМ | MAX | | | | Cupply valtage | Read mode (see Note | 2) | 4.5 | 5 | 5.5 | v | | Vcc | Supply voltage | SNAP! Pulse Program | nming algorithm | 6.25 | 6.5 | 6.75 | ľ | | BYTE/Vpp Supply voltage | | Read mode (WORD)<br>Read mode (BYTE)<br>(see Note 3) | Read mode (BYTE) | | Vo | V <sub>IL</sub> | v | | | | SNAP! Pulse Program | SNAP! Pulse Programming algorithm | | | 13.25 | · | | V <sub>IH</sub> | High-level input voltage | | TTL | 2 | ٧ | CC+ 0.5 | v | | VIH | right-level lilput voltage | | CMOS | V <sub>CC</sub> - 0.2 | ٧ | CC+ 0.5 | | | \/ | Low level input voltage | | ΠL | - 0.5 | | 0.8 | v | | V <sub>IL</sub> Low-level input voltage | | | CMOS | -0.5 | | 0.2 | l | | - 0 | | oturo | '27C400_ JL, JL4<br>'27PC400_ NL, NL4 | 0 | | 70 | °C | | TA | Operating free-air temper | ature | '27C400_ JE, JE4<br>'27PC400_ NE, NE4 | -40 | | 85 | °C | - NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as <u>BYTE</u>/V<sub>PP</sub> and removed after or at the same time as <u>BYTE</u>/V<sub>PP</sub>. The device must not be inserted into or removed from the board when <u>BYTE</u>/V<sub>PP</sub> or V<sub>CC</sub> is applied. - 3. BYTE / Vpp can be connected to Vcc directly (except in the program mode). Vcc supply current in this case would be Icc + Ipp. During programming BYTE / Vpp must be maintained at 13 V ± 0.25 V. #### electrical characteristics over full ranges of operating conditions | | PARAME | ΓER | TEST CONDITIONS | MIN | MAX | UNIT | |------------------------------|------------------------------------------|------------------|---------------------------------------------------------------------------------------------|-----------------------|-----|----------| | V | High-level output voltage | | I <sub>OH</sub> = - 2.5 mA | 2.4 | | V | | Vон | | | I <sub>OH</sub> = - 20 μA | V <sub>CC</sub> - 0.1 | | · | | Vai | VOI Low-level output voltage | | I <sub>OL</sub> = 2.1 mA | | 0.4 | V | | VOL Low-level output voltage | | | I <sub>OL</sub> = 20 μA | | 0.1 | <b>v</b> | | 11 | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | ±1 | μΑ | | 10 | Output current (leakage) | | V <sub>O</sub> = 0 to V <sub>CC</sub> | | ±1 | μΑ | | lpp1 | BYTE / Vpp operating current | | BYTE / Vpp = Vcc = 5.5 V | | 10 | μΑ | | IPP2 | Vpp supply current (during prog | jram pulse) | BYTE / Vpp = 13 V | | 50 | mA | | 1 | V averally average (atomathy) | TTL-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>1H</sub> | | 1 | mA | | ICC1 | V <sub>CC</sub> supply current (standby) | CMOS-input level | V <sub>CC</sub> = 5.5 V, <del>E</del> = V <sub>CC</sub> | | 100 | μΑ | | ICC2 | VCC supply current (active) | | V <sub>CC</sub> = 5.5 V, E = V <sub>IL</sub><br>t <sub>cycles</sub> = 5 MHz<br>outputs open | | 50 | mA | ## capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\dagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP‡ | MAX | UNIT | |-------------|-----------------------|--------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0 | | 4 | 8 | pF | | CO | Output capacitance | V <sub>O</sub> = 0 | | 8 | 12 | pF | | CBYTE / VPP | BYTE/ Vpp capacitance | BYTE / Vpp = 0 | | 18 | 25 | pF | <sup>†</sup> Capacitance measurements are made on a sample basis only. <sup>‡</sup> Typical values are at TA = 25°C and nominal voltages. SMLS400A-OCTOBER 1992-REVISED JANUARY 1993 ## switching characteristics over full ranges of recommended operating conditions (see Notes 4 and 5) | | | | '27C/PC400-10 | | '27C/PC400-12 | | '27C/PC400-15 | | | |--------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------|-----|---------------|-----|---------------|-----|------| | | | CONDITIONS<br>(SEE NOTES 4, 5, & 6) | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | ta(A) | Access time from address | | | 100 | | 120 | | 150 | ns | | ta(E) | Access time from chip enable | 7 | | 100 | | 120 | | 150 | ns | | t <sub>en(G)</sub> | Output enable time from G | C <sub>L</sub> = 100 pF,<br>1 Series 74 | | 50 | | 50 | | 50 | ns | | t <sub>dis</sub> | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first $\uparrow$ | TTL load,<br>Input t <sub>r</sub> ≤ 20 ns, | 0 | 50 | 0 | 50 | 0 | 50 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}$ , whichever occurs first $\dagger$ | Input t <sub>f</sub> ≤ 20 ns, | 0 | | 0 | | 0 | | ns | T Value calculated from 0.5 V delta to measured level. This parameter is only sampled and not 100% tested. - NOTES: 4. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (reference AC Testing Wave Form) - 5. Common test conditions apply for tdis except during programming. - 6. ta(A) includes access time from DQ15/A-1 in Byte Wide Read Mode. # switching characteristics for programming: $V_{CC} = 6.5 \text{ V}$ and $\overline{\text{BYTE}}/\text{Vpp} = 13 \text{ V}$ (SNAP! Pulse), $T_A = 25^{\circ}\text{C}$ (see Note 4) | | PARAMETER | MIN | NOM | MAX | UNIT | |---------|-----------------------------------------|-----|-----|-----|------| | tdis(G) | Output disable time from $\overline{G}$ | 0 | | 100 | ns | | ten(G) | Output enable time from G | | | 150 | ns | # recommended timing requirements for programming: $V_{CC} = 6.5 \text{ V}$ and $\overline{BYTE}/V_{PP} = 13 \text{ V}$ (SNAP! Pulse), $T_A = 25^{\circ}C$ (see Note 4) | | | PARAMETER | MIN | TYP | MAX | UNIT | |----------------------|----------------------------|-----------------------------------|-----|-----|-----|------| | tw(PGM) | Program pulse duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | <sup>t</sup> su(A) | Address setup time | | 2 | | | μs | | t <sub>su(E)</sub> | E setup time | ÷ 1 | 2 | | | μ\$ | | t <sub>su(G)</sub> | G setup time | | 2 | | | μs | | tsu(D) | Data setup time | | 2 | | | μs | | t <sub>su(VPP)</sub> | BYTE / Vpp setup time | | 2 | | | μ\$ | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | | 2 | | | μ\$ | | th(A) | Address hold time | | 0 | | | μs | | <sup>t</sup> h(D) | Data hold time | | 2 | | | μs | NOTE 4. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (reference AC Testing Wave Form) #### PARAMETER MEASUREMENT INFORMATION Figure 2. AC Testing Output Load Circuit #### AC testing input/output wave forms A.C. testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 3. Program Cycle Timing (Snap! Pulse Programming) #### PARAMETER MEASUREMENT INFORMATION Figure 4. Read Cycle Timing: Word-Wide Read Mode Figure 5. Read Cycle Timing: Byte-Wide Read Mode ADVANCE INFORMATION #### TMS29F816 16 384-BIT SCOPE™ DIARY JTAG ADDRESSABLE STORAGE DEVICE SMJS816B-NOVEMBER 1990-REVISED JANUARY 1993 - Member of Texas Instruments SCOPE™ Family of Testability Products - IEEE 1149.1 Serial Test Bus Compatible - Organization . . . 2048 x 8-Bit Flash Memory - TCK Frequency (V<sub>CC</sub> ± 10%) '29F816-06 6.25 MHz - 5-Volt Program/Erase/Read Operation - 4 Flash-Erasable Blocks (128, 384, 512, and 1024-Byte Size) - Software Sequence Write/Erase Protection - Lockbits - Self-Timed Write/Erase Cycles - Streaming Read/Write Modes - 32-Byte Page Programming Mode - CMOS Technology - Single 5-V Power Supply (± 10% Tolerance) - 18-Pin Plastic Leaded-Chip Carrier Package (FM Suffix) - Operating Free-Air Temperature Range 0°C to 70°C † Package is shown for pinout reference only. | PIN NOMENCLATURE | | | | | | | |----------------------|------------------------|--|--|--|--|--| | TMS Test Mode Select | | | | | | | | TCK | Test Clock | | | | | | | TDI | Test Data In | | | | | | | TDO | Test Data Out | | | | | | | DLA | Disable Lock A | | | | | | | DLB | Disable Lock B | | | | | | | Vcc | 5-V Power Supply | | | | | | | GND | Ground | | | | | | | NC | No internal connection | | | | | | #### description The SCOPE Diary is a 16 384-bit, programmable storage device that can be electrically block-erased and reprogrammed. The SCOPE Diary is fabricated using HVCMOS FLOTOX technology for high reliability and very low power dissipation. It performs the erase/program operations automatically with a single 5-V supply voltage, and it can program a single byte or up to 32 bytes in one cycle. All SCOPE Diary operations are accomplished via a 4-wire Test Access Port (TAP) interface. This interface complies with the IEEE 1149.1 Serial Test Bus standard (JTAG). The interface consists of two control signals: Test Mode Select (TMS) and Test Clock (TCK); and two test data pins: Test Data In (TDI) and Test Data Out (TDO). The JTAG Test Access Protocol defines how this 4-wire test bus is used to scan in instructions and data, execute instructions, and scan out the resulting data. All test information is serially loaded into the chip via TDI and out of the chip via TDO. Three mandatory JTAG components are added to the Flash EEPROM array: a TAP controller, a set of test data registers, and an instruction register. The TAP controller interfaces both the test data registers and the instruction register to the 4-wire test bus. The test data registers load and/or capture test data. The instruction register selects the test data register(s) to be accessed and the test to be performed. There are three types of test data registers: the Data Scan Registers (DSR), the Bypass Register (BR), and the Device Identification Register (IDR). SCOPE is a trademark of Texas Instruments Incorporated. The SCOPE Diary is divided into four independently flash-erasable blocks. These blocks are configured as 128, 384, 512, and 1024 bytes in size. These blocks can be prevented from being programmed or erased by programming any or all of the four write-once lockbits. The SCOPE Diary features internal circuitry for self-timed programming, self-timed erasing, and completion polling. In the erased state, all bits are at a logical 1. To reprogram, all memory bits in a selected block are erased first, and then those bits (now logical 1s) are programmed accordingly. The SCOPE Diary supports a page programming mode that allows programming of up to 32 bytes in one cycle. During programming and erasing, the completion status is available, allowing the system to begin a new operation before the maximum specified timeout. An on-chip power supply reference comparator protects the SCOPE Diary from write and erase commands during power up and power down. During normal operation, software sequences protect against inadvertent program and erase commands. The SCOPE Diary is offered in an 18-pin plastic leaded-chip carrier package (FM suffix). It is characterized for operation from 0°C to 70°C. The SCOPE Diary is available in a 10,000-cycle endurance version. #### terms #### clock The term *clock* refers to the system test clock used by the controller and its target(s). The clock is input on TCK. #### DMA The SCOPE Diary supports the Direct Memory Access (DMA) extension to the 1149.1 standard. The DMA mode enables a continuous stream of bits to be scanned in or out of the SCOPE Diary. #### host The term *host* refers to the device directing the activity of the SCOPE Diary. #### **JTAG** The Joint Test Action Group (JTAG) is the originator of IEEE Standard 1149.1. #### **SCOPE** System Controllability and Observability Partitioning Environment (SCOPE) is the family name for Texas Instruments testability products. #### logic symbol<sup>†</sup> <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12-1991. #### functional block diagram #### **Terminal Functions** | PIN<br>NAME | PIN# | i/O | DESCRIPTION | | |-------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TMS | 3 | ı | Test Mode Select. Controls transition of TAP finite state machine. This input is sampled on the rising edge of TCK. | | | тск | 4 | ı | Test Clock. Input clock to TAP finite state machine. All changes in state are synchronous to the test clock TCK. | | | TDI | 6 | 1 | Test Data In. Data input to the internal register scan path. Data on this pin is sampled on the rising edge of TCK. | | | TDO | 12 | 0 | Test Data Out. Data output from the internal register scan path. Data is updated on this pin on the falling edge of TCK. | | | DLA | 13 | 1 | Disable Lock A. Controls lockbit functionality for memory array block 0. When DLA = $V_{IL}$ , the state of lockbit 0 (LCK0) determines whether block 0 can be erased or programmed. When DLA = $V_{IH}$ , block 0 can be erased or programmed regardless of the state of lockbit 0. When DLA = $V_{H}$ ( $V_{H} >> V_{CC}$ ), the SCOPE Diary enters a special manufacturing test mode. | | | DLB | 15 | 1 | Disable Lock B. Controls lockbit functionality for memory blocks 1, 2, and 3. When DLB = V <sub>IL</sub> , the s of lockbits 1, 2, and 3 (LCK1, LCK2, LCK3) determine whether their respective blocks (1, 2, and 3 be erased or programmed. When DLB = V <sub>IH</sub> , blocks 1, 2, and 3 can be erased or programmed, regar of the state of their associated lockbits. | | | Vcc | 16 | 1 | 5-V Power Supply. (± 10% operating power supply connection.) | | | GND | 7 | ı | Ground reference | | 6-103 #### Internal registers Note that the most significant bit is farthest from the output (TDO) in all internal registers. #### instruction The instruction register is an 8-bit shift register with parallel inputs to monitor the SCOPE Diary status. The most significant bit (7) is a parity bit. The SCOPE Diary status is loaded into the instruction register during the *Capture-IR* controller state (see Figure 1). During the *Shift-IR* state, the status bits are shifted out as a new SCOPE Diary instruction is scanned into the instruction register. Bit 0: Always loaded with 1. Bit 1: Always loaded with 0 Bit 2: P/ECES – Program/Erase Contention Error Status 0 = No error detected. 1 = Attempt to write to SCOPE Diary during busy state. Bit 3: VMS - Verify Mode Status 0 = Normal operating mode. 1 = SCOPE Diary is in either program-verify or erase-verify mode. Bit 4: LMS - Lock Mode Status 0 = Normal operating mode. 1 = SCOPE Diary is in lockbit mode. Bit 5: SSS - Software Sequence Status 0 = Normal operating mode. 1 = Valid software sequence detected. The bit will be set within 2 µs after the SCOPE Diary detects a valid software sequence. The bit will remain set until one of the following occurs: a) The sequence timer expires. b) The active program or erase cycle is complete. c) The CLRSWS command is issued. Bit 6: P/EBS – Program/Erase Busy Status 0 = Normal operating mode. 1 = Busy state. The SCOPE Diary is executing a self-timed program or erase operation. The bit will be set within 2 µs after the BEGOPS instruction is executed. This bit will remain set until the operation is complete. Bit 7: IRP – Instruction Register Parity All valid commands to the instruction register are even parity. 0 = Parity error detected in previously loaded instruction. The SCOPE Diary will automatically place the BYPASS register into the data register scan path. 1 = No parity error in previously loaded instruction. Figure 1. Instruction Register Status Scan to Register Latch #### boundary-scan The boundary-scan register is a 2-bit register. Bit 0 of this register is connected to DLA; bit 1 is connected to DLB. This register can only be used to sample the connected inputs; therefore, values stored in the boundary-scan register during the *Update-DR* controller state will not be applied to the internal core logic. #### device-identification The device identification register returns the following 32-bit code when interrogated with the IDCODE command: 0000102Fh. The device ID register is selected into the scan path during power-on reset or upon entering the Test-Logic-Reset state. #### bypass The bypass register is a 1-bit register. It allows data to transfer from TDI to TDO in one TCK clock cycle. The bypass register is selected into the scan path when a parity error is detected during the *Shift-IR* state. #### memory-data The memory-data register is an 8-bit register used to load data into the memory array during write operations. This register is also used to sample data from the memory array during read operations. The parallel-scan load path is connected to the memory core data outputs. The output of the register latch is connected to the data input of the memory core. The operation of the register is shown in Table 1. | Opcode | Capture-DR | Shift-DR . | Update-DR | |---------|---------------------|------------------------|------------------------| | DMARD | Memory Data to Scan | Data Stream from Array | Scan to Register Latch | | DMAWR . | Memory Data to Scan | Data Stream to Array | Scan to Register Latch | | BYTERD | Memory Data to Scan | Normal Shift Operation | Scan to Register Latch | | BYTEWR | Memory Data to Scan | Normal Shift Operation | Scan to Register Latch | Normal Shift Operation Table 1. Memory-Data Register Operation Register Latch to Scan #### memory-address ISTEST The memory-address register is a 16-bit register used to address the Flash EEPROM array during read and write operations. Bits 10 - 0 are used to address the Flash memory array. Bits 14 - 0 are used to address the software sequence detector. The operation of the register is shown in Table 2. Table 2. Memory-Address Register Operation | Opcode | Capture-DR | Shift-DR | Update-DR | |--------|------------------------|----------------------|------------------------| | LDADDR | Register Latch to Scan | Normal Operation | Scan to Register Latch | | DMARD | Hold | Auto-Increment | Hold | | DMAWR | Hold | Data Stream to Array | Hold | | BYTERD | Register Latch to Scan | Normal Operation | Scan to Register Latch | | BYTEWR | Register Latch to Scan | Normal Operation | Scan to Register Latch | | ISTEST | Register Latch to Scan | Normal Operation | Scan to Register Latch | #### page programming buffer The programming pages begin on 32-byte boundaries. Data being written to the SCOPE Diary is stored in the 32-byte page programming buffer until the memory-array programming cycle begins. The page buffer address mechanism does not automatically recognize page programming buffer loads that cross a page boundary. Bits 10-5 of the last address presented to the page programming buffer will be used as the page pointer when the memory array programming cycle begins. After an initial data value is loaded into the page programming buffer, all remaining bytes within the page programming buffer are initialized to FFh. #### erase-select The erase-select register is a 4-bit register used to select the Flash memory block(s) that will be erased during an erase cycle. Each bit in the register maps to one of the memory blocks (see Figure 2). To select a block for erasure, set the block's corresponding memory-control bit to logic 1. The operation of the register is shown in Table 3. | Bit# | 3 | 2 | 1 | 00 | |----------------|------------------------|-------------------|---------|---------| | | Block 3 | Block 2 | Block 1 | Block 0 | | | RW-0 <sup>†</sup> | RW-0 | RW-0 | RW-0 | | † <sub>F</sub> | R = Read. W = Writen = | Value after reset | | | Bit 0: Block 0 Erase Enable (address 0000 - 007F) 0 = Erase disable 1 = Erase enable Bit 1: Block 1 Erase Enable (address 0080 – 01FF) 0 = Erase disable 1 = Erase enable Bit 2: Block 2 Erase Enable (address 0200 - 03FF) 0 = Erase disable 1 = Erase enable Bit 3: Block 3 Erase Enable (address 0400 – 07FF) 0 = Erase disable 1 = Erase enable Figure 2. Erase-Select Register #### Table 3. Erase-Select Register Operation | Opcode | Capture-DR | Update-DR | |--------|------------------------|------------------------| | ERABLK | Register Latch to Scan | Scan to Register Latch | | ISTEST | Register Latch to Scan | Scan to Register Latch | #### lockbits The lockbit register contains *four one-time-programmable, non-erasable bits*. The lockbits map one-to-one to the blocks in the array (bit 0 maps to block 0). The lockbit register is not located on the scan path; it is internal to the memory core. It can be accessed using the memory-address and memory-data registers. To prevent a block from being programmed or erased, program a logic 0 in the block's corresponding bit position. Read and write operations to the lockbits are selected by the SETLOCK instruction. To program the lockbits, execute the DMAWR or BYTEWR instruction sequences while in the lock mode. The lockbit register is shown in Figure 3. | Blt# | 3 | 2 | . 1 | 0 | |------|-------------------------|---------------|---------|---------| | | Block 3 | Block 2 | Block 1 | Block 0 | | | RW-1 <sup>†</sup> | RW-1 | RW-1 | RW-1 | | | D - Bood W - Write -n - | Initial value | | | Bit 0: Block 0 Lock Enable (address 0000 – 007F) 0 = Block program and erase disable1 = Block program and erase enable Bit 1: Block 1 Lock Enable (address 0080 – 01FF) 0 = Block program and erase disable1 = Block program and erase enable Bit 2: Block 2 Lock Enable (address 0200 – 03FF) 0 = Block program and erase disable 1 = Block program and erase enable Bit 3: Block 3 Lock Enable (address 0400 – 07FF) 0 = Block program and erase disable 1 = Block program and erase enable Figure 3. Lockbit Register #### header The header register is an 8-bit register used to control the mode of operation during a DMAWR instruction. The register is cleared to zero on power up and upon entering the *Test-Logic-Reset* state. When the register is cleared (all bits to logic 0), the SCOPE Diary uses a state-transition mode to synchronize the DMA write operation. If the register is not cleared, the contents will be used as a shift data input pattern match to synchronize the start of the DMA write operation. Figure 4. TAP State Diagram #### TAP state diagram description (see Figure 4) The SCOPE Diary TAP controller accepts TCK and TMS signals compatible with IEEE Standard 1149.1. There are six stable states (indicated by a looping arrow) and ten transient states (indicated by two exiting arrows) in the diagram. A stable state is defined as a state the TAP can retain for consecutive TCK cycles. Any other state is a transient state. There are two main paths through the state diagram; one accesses selected data registers, and one accesses the instruction register. #### Test-Logic-Reset In this state, the test logic is inactive, and an internal reset signal is applied to all registers in the SCOPE Diary. During SCOPE Diary operation, the TAP returns to the *Test-Logic-Reset* state in no more than five TCK cycles if TMS is high. The TMS pin has an internal pullup that forces it to a high level when it is left unconnected or when a board defect causes it to be open-circuited. #### Run-Test/Idle The TAP *must* pass through this state before executing any test operations. The TAP may retain this state indefinitely. No registers are modified while the SCOPE Diary is in the *Run-Test/Idle* state. #### Select-DR-Scan, Select-IR-Scan No specific function is performed in these states. TAP exits them on the next TCK cycle. #### Capture-DR Selected data registers are placed in the scan path (between TDI and TDO). The current instruction determines whether or not the data is loaded or captured into the scan path. The TAP exits the state on the rising edge of TCK. #### Shift-DR In this state, data is shifted serially through the selected data registers, from TDI to TDO, on each TCK cycle. The first shift occurs after the first TCK cycle after entering this state. (No shifting occurs during the TCK cycle in which the TAP changes from *Capture-DR* to *Shift-DR* or from *Exit2-DR* to *Shift-DR*.) In Shift-DR, on the falling edge of TCK, TDO goes from the high-impedance state to the active state. If the TAP has not passed through the *Test-Logic-Reset* state since the last scan operation, TDO enables to the level present before it was last disabled. If the TAP has passed through the *Test-Logic-Reset* state since the last operation, TDO enables to a high level. #### Exit1-DR, Exit2-DR These are temporary states used to end the shifting process. It is possible to return to the *Shift-DR* state from either *Exit1-DR* or *Exit2-DR* without recapturing the data registers. TDO changes from the active state to the high-impedance state on the falling edge of TCK as the TAP changes from *Shift-DR* to *Exit1-DR*. #### Pause-DR The TAP can remain in this state indefinitely. The *Pause-DR* state allows you to suspend and resume shift operations without losing data. #### **Update-DR** In the *Update-DR* state, the current instruction determines whether or not the latches in the selected data registers are updated with data from the scan path. #### TAP state diagram description (continued) #### Capture-IR In the Capture-IR state, the instruction register is preloaded with the IR status word, and then it is placed in the scan path. The TAP exits the state on the rising edge of TCK. #### Shift-IR In this state, data is shifted serially through the instruction register, from TDI to TDO, on each TCK cycle. The first shift occurs after the first TCK cycle after entering this state. (No shifting occurs during the TCK cycle in which the TAP changes from Capture-IR to Shift-IR or from Exit2-IR to Shift-IR.) In Shift-IR, on the falling edge of TCK, TDO goes from the high-impedance state to the active state. #### Exit1-IR, Exit2-IR These are temporary states used to end the shifting process. It is possible to return to the *Shift-IR* state from either *Exit1-IR* or *Exit2-IR* without recapturing the instruction register. TDO changes from the active state to the high-impedance state on the falling edge of TCK as the TAP changes from *Shift-IR* to *Exit1-IR*. #### Pause-IR The TAP can remain in this state indefinitely. The Pause-IR state allows you to suspend and resume shift operations without losing data. #### Update-IR In the Update-IR state, the instruction register latches are updated with the new instruction from the scan path. #### instructions #### standard SCOPE instructions The SCOPE Diary supports a subset of the standard SCOPE instruction set. The defined instructions are shown in Table 4. All other SCOPE instructions select the default BYPASS instruction. **Table 4. Standard SCOPE Instructions** | Opcode | Code | Description | | |--------|------|-------------------------------------|--| | BYPASS | FFh | Select Bypass Register | | | EXTEST | 00h | External Boundary Test (see Note 1) | | | IDCODE | 81h | ID Register Scan | | | SAMPLE | -82h | Boundary Sample | | NOTE 1: During operation, the EXTEST instruction behaves identically to the SAMPLE instruction. #### **SCOPE Diary-specific instructions** The SCOPE Diary supports specific instructions to control the operation of the Flash EEPROM array. The defined instructions are shown in Table 5. All undefined opcodes select the BYPASS instruction. | Opcode | Code | Description | |---------|------|-----------------------------| | BEGOPS | 69h | Begin Operation in Progress | | BYTERD | 63h | Byte Read | | BYTEWR | E4h | Byte Write | | CLRERR | 6Ah | Clear Conflict Error Flag | | CLRLOCK | 66h | Exit Lock Mode | | CLRSWS | EBh | Clear Software Sequence | | DMARD | E1h | DMA Read | | DMAWR | E2h | DMA Write | | ERABLK | E7h | Erase Block Register Select | | ISTEST | 6Ch | Internal Self Test | | LDADDR | 60h | Load Address Register | | LOADHDR | E8h | Header Register Select | | SETLOCK | 65h | Enter Lock Mode | **BEGOPS Begin Operation in Progress** TDI → bypass → TDO Scan Path Description The BEGOPS instruction is used to initiate a program, erase, or verify mode operation after the appropriate software sequence has been issued. This instruction must be executed within 9 ms of the last write operation, and the software sequence status bit in the instruction register must be set, or the selected operation will not begin. If the time-out condition is not met, the software sequence commands must be re-issued. Once the BEGOPS instruction is loaded, it is not executed until the diary is placed in the Run-Test/Idle state. **BYPASS** Select Bypass Register Scan Path TDI → bypass → TDO **Description** The BYPASS instruction conforms to the 1149.1 BYPASS instruction. The one-bit bypass register is selected in the scan path. A logic 0 is loaded in the bypass register during the *Update-DR* state. **BYTERD** Byte Read Scan Path TDI → memory-data → memory-address → TDO Description The BYTERD instruction is used to read the value stored in a memory array location. During the read operation, the contents of the memory-address register point to the value. This value is captured in the memory-data register during the *Update-DR* state. **BYTEWR Byte Write** TDI → memory-data → memory-address → TDO Scan Path Description The BYTEWR instruction performs two operations. It can write 8-bit values into both the software sequence detector and the page programming buffer. The contents of the memory-address register and the contents of the memory-data register are presented to the memory core during the Update-DR state. On the rising edge of TCK, upon leaving the Update-DR state, an internal write signal is applied to either the software sequence detector or the page programming buffer. #### TMS29F816 16 384-BIT SCOPE™ DIARY JTAG ADDRESSABLE STORAGE DEVICE SMJS816B-NOVEMBER 1990-REVISED JANUARY 1993 CLRERR Clear Conflict Error Flag Scan Path TDI → bypass → TDO Description The CLRERR instruction is used to reset the program/erase conflict flag. The conflict flag (status bit 2 in the instruction register) will be set if any write operations are issued while the SCOPE Diary is programming or erasing. After the conflict flag is set, the SCOPE Diary won't recognize any sequence commands. The conflict flag will remain set until the CLRERR instruction is executed. CLRLOCK Exit Lock Mode Scan Path TDI → bypass → TDO Description The CLRLOCK instruction is used to exit the lock mode. When the lock mode is disabled, all read and programming operations are directed to the memory array. The normal mode is indicated when status bit 4 is cleared in the instruction register. **CLRSWS** Clear Software Sequence Scan Path TDI → bypass → TDO Description The CLRSWS instruction is used to clear software sequence operations. The instruction will reset or cancel any software sequence up until the BEGOPS instruction is executed. The CLRSWS instruction will also clear status bit 5 (valid software sequence detected) in the instruction register. The CLRSWS instruction will not interrupt an erase or program operation once the operation has started. DMARD DMA Read Scan Path TDI → (ignored) / memory-data → TDO **Description** The DMARD instruction is used to perform streaming data reads from the Flash EEPROM memory array. During the read operation, upon entering the *Shift-DR* state, the contents of the memory array will be shifted out beginning with the currently addressed location. The memory-address register is automatically incremented on each byte boundary while performing the DMARD operation. Input data on the TDI pin is discarded and does not pass through to the TDO output pin. DMAWR DMA Write Scan Path TDI → memory-data → memory-address → TDO Description The DMAWR instruction allows a streaming method of writing address/data pairs to the SCOPE Diary. During the Shift-DR state, the SCOPE Diary will automatically generate write strobes to the memory core on each 24-bit address/data pair boundary. The SCOPE Diary supports two modes of synchronizing the write operation with the incoming address/data pairs; state-transition mode and stream-header mode. The contents of the header register determine the selected mode. ERABLK Erase Block Register Select Scan Path TDI → erase-block → TDO Description The ERABLK instruction is used to access the erase-block select register. Data loaded into the ERABLK register is presented to the memory core during the *Update-DR* state. **EXTEST** External Boundary Test Scan Test TDI → boundary-scan → TDO Description The EXTEST instruction is used to check the board connectivity of the DLA and DLB input pins. During an EXTEST operation, DLA and DLB inputs to the internal control logic can be sampled by the scan path, but not driven. IDCODE ID Register Scan Scan Path TDI → id → TDO Description The IDCODE instruction is used to read the device identification data. During the Capture-DR state, the 32-bit device identification code (0000102Fh) is loaded into the ID register. The IDCODE instruction is automatically loaded during SCOPE Diary power-on reset or upon entry to the *Test-Logic-Reset* state. ISTEST Internal Self Test Scan Path TDI → boundary-scan → erase-block → header → memory-data → memory-address → TDO Description The ISTEST instruction is used to test scan path data registers. During the Capture-DR state, all of the register latched values are transferred to the scan path (except the boundary scan register which transfers the values of DLA and DLB to the scan path). LDADDR Load Address Register Scan Path TDI → memory-address → TDO Description The LDADDR instruction is used to load the memory-address register. The 16-bit value loaded from the scan path points to an address and is presented to the memory array during the *Update-DR* state. LOADHDR Header Register Select Scan Path TDI → header → TDO Description The LOADHDR instruction is used to access the header register. Loading any value from 01h to FFh selects header mode synchronization during DMA write operations. Loading the header register with 00h selects state-transition mode synchronization for DMA write operations. During the LOADHDR operation, the header register is selected into the DR scan path. SAMPLE Boundary Sample Scan Path TDI → boundary-scan → TDO Description The SAMPLE instruction is used to check the board connectivity of the DLA and DLB input pins. During a SAMPLE operation, DLA and DLB inputs to the internal control logic can be sampled by the scan path, but not driven. SETLOCK Enter Lock Mode Scan Path TDI → bypass → TDO Description The SETLOCK instruction is used to enable the lock mode. When the lock mode is enabled, read and programming operations are directed to the lockbits. The lock mode operation is indicated when status bit 4 is set in the instruction register. The SCOPE Diary will remain in the lock mode until the CLRLOCK instruction is executed. While in the lock mode, all read operations capture the state of the lockbits in the data-memory register. While reading the lockbits, the four most significant bits are set to logic 1. #### operation #### TAP state controller Operation of the TAP state controller conforms to the IEEE 1149.1 Serial Test Bus standard. The state flow diagram is shown in Figure 4 on page 8. #### loading and executing instructions All bus sequences that load and execute instructions start with the TAP in the *Run-Test/Idle* state. To initialize the TAP to *Run-Test/Idle* from any other state, apply the 6-cycle sequence shown in Table 6. **Table 6. TAP Reset Sequence** | Cycle | 1 | 2 | 3 | 4 | 5 | 6 | |------------------|--------------|-----------|-----------|-----------|----------------------|-------------------| | TMS | 1 | 1 | 1 | 1 | 1 | 0 | | тск | <b>-</b> | ₹ | <u>-</u> | <u>-</u> | <u></u> | <u>-</u> | | TDI <sup>†</sup> | × | х | х | х | × | х | | TDO | (See Note 2) | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | | TAP<br>State | Undefined | Undefined | Undefined | Undefined | Test-<br>Logic-Reset | Run-<br>Test/Idle | <sup>†</sup> X denotes a don't care. NOTE 2: TDO will become high-impedance on falling edge of TCK. #### sequence timing The SCOPE Diary contains internal timing logic to simplify programming and erase operations. Once the host initiates a programming or erasing operation, that operation will automatically continue to completion. The host does not need to intervene until the operation is finished. To check the status of the operation, poll status bit 6 of the instruction register. #### software sequence The host initiates all of the SCOPE Diary's internal memory operations by issuing a sequence of address/data pairs (forming a specific software sequence) to the SCOPE Diary. The correct address/data pairs must be received in a specific order and within a specific time period to be recognized as a valid software sequence by the SCOPE Diary. Once a sequence has begun, the SCOPE Diary starts an internal sequence timer. Each consecutive address/data pair must be received within a 9 ms time period. After each address/data pair, the timer is reset to receive the next sequence pair. If the time between consecutive address/data pairs exceeds the timer limit, the internal state of the sequence detector will be reset, and the host must re-issue the software sequence from the beginning. If the SCOPE Diary detects a valid software sequence, status bit 5 of the instruction register will be set within 2 μs and will remain set as long as the SCOPE Diary is unlocked for the operation. The host may terminate a software sequence at any point by either letting the internal time limit expire, or by issuing a CLRSWS command. The software sequences recognized by the SCOPE Diary are shown in Table 7. SMISSIGR\_NOVEMBER 1990-REVISED JANUARY 1993 | Table 7 | SCOPE | <b>Diary Software</b> | Saguancae | |----------|-------|-----------------------|-----------| | lable 7. | SCOPE | Diary Sollware | Sequences | | Operation | Address/Data Pair Sequence | |----------------|----------------------------| | | 5555h / AAh | | Programming . | 2AAAh / 55h | | | 5555h / A0h | | | 5555h / AAh | | | 2AAAh / 55h | | | 5555h / 80h | | Erasing | 5555h / AAh | | | 2AAAh / 55h | | | 5555h / 10h | | | 5555h / AAh | | Program-Verify | 2AAAh / 55h | | | 5555h / B0h | | | 5555h / AAh | | Erase-Verify | 2AAAh / 55h | | • | 5555h / D0h | | | 5555h / AAh | | Exit-Verify | 2AAAh / 55h | | , | 5555h / F0h | #### page programming buffer The page programming buffer is a 32-byte buffer that the host loads with the data to be programmed into the memory array. This buffer is internal to memory and can be accessed using the memory-address and memory-data registers. The page programming buffer is automatically selected by internal control logic after it detects a valid program software sequence. The contents of this buffer are automatically set to FFh, so any bits not specifically cleared by the host will not be programmed. Up to 32 bytes can be programmed in one cycle. Address/data pairs must be loaded into the page programming buffer within the same time constraints as the software sequence. If the sequence timer is allowed to expire during a page programming buffer load, the internal control logic will terminate the programming operation and clear the software sequence detector (indicated by status bit 5 in the instruction register). During a programming operation, data that has been loaded into the internal page programming buffer is automatically transferred into the memory array. #### operation initiation The SCOPE Diary differs from typical software sequence-controlled memory devices because the selected programming or erasing operation does not automatically begin at the end of the internal sequence time out. To initiate the selected operation, the host must issue the BEGOPS command to the SCOPE Diary and enter the *Run-Test/Idle* state before the internal sequence timer expires. If the timer expires, the internal sequence detector will be cleared, and the selected operation must be re-initiated from the beginning. Status bit 6 in the instruction register indicates a successful program or erase operation. This bit will be set within 2 $\mu$ s after the BEGOPS instruction is executed. #### reset The SCOPE Diary test bus logic is cleared either by internal circuitry at power-up, or by entry to the *Test-Logic-Reset* state. All internal data scan path registers are set to logic 0, and the instruction register is loaded with the IDCODE instruction. Entering the *Test-Logic-Reset* state will not clear a pending software sequence or interrupt an executing self-timed program or erase cycle. #### TMS29F816 16 384-BIT SCOPE™ DIARY JTAG ADDRESSABLE STORAGE DEVICE SMJS816B-NOVEMBER 1990-REVISED JANUARY 1993 #### erase-verify mode The erase-verify mode allows the host to verify the adequacy of erasure. Once the SCOPE Diary has been placed in the verify mode, it will remain in that state (indicated in the instruction register when status bit 3 is a logical 1) until the exit-verify mode sequence has been issued. When in the erase-verify mode, the internal voltage applied to the read select lines (wordlines) is reduced by a preset margin. To verify that the array has been erased, the host reads the memory block and checks that all bits are set to logic 1. #### program-verify mode The program-verify mode allows the host to verify the adequacy of programming. Once the SCOPE Diary has been placed in the program-verify mode, it will remain in this state (indicated in the instruction register when status bit 3 is a logical 1) until the exit-verify mode sequence has been issued. When in the program-verify mode, the internal voltage applied to the read-select lines (wordlines) is increased by a preset margin. To verify that a programming operation was successful, the host reads the previously programmed locations and checks that the data values are correct. #### JTAG extensions #### DMA read The DMA read mode allows any number of sequential bits to be read from the SCOPE Diary while remaining in the *Shift-DR* state. During a DMA read operation, the contents of the memory array will be shifted out beginning with the address location contained in the memory-address register. Upon entry to the *Shift-DR* state, an internal modulo 8 counter is triggered. This counter is used to increment the contents of the memory-address register on byte boundaries. After the data from the last byte in the memory array has been read, the next data will be read from the byte at the beginning of the memory array. #### **DMA** write The DMA write mode simplifies data transfer to the SCOPE Diary. This mode allows data to be continuously streamed into the SCOPE Diary while remaining in the *Shift-DR* state. Compared to normal modes of data transfer, the DMA write extensions enable systems with a large number of devices in the scan path to realize a significant reduction of clock cycles. In the DMA write mode, an internal modulo 24 counter is used to automatically transfer address/data pairs to the memory core while bypassing the *Update-DR* state. To initiate a DMA write data transfer, the internal modulo 24 counter must be triggered (synchronized) when the first bit of an address/data pair is at the TDI input pin. The SCOPE Diary supports two methods of DMA synchronization: state-transition mode and header mode. The host determines which method of DMA synchronization is used. #### state-transition mode The host selects state-transition mode by clearing the header register (all bits to logic 0). When the state-transition mode is selected, incoming scan path data is ignored during first entry to the *Shift-DR* state. The first entry to *Pause-DR* indicates proper alignment at the TDI input pin of the first address/data pair. Re-entry to the *Shift-DR* state triggers the modulo 24 counter and enables the address/data pair to be written to the memory core. Address/data pairs can then be streamed continuously to the SCOPE Diary with internal transfers occurring automatically on 24-bit boundaries. #### header mode The host selects the header mode by loading the header register with a value from 01h to FFh. When the header mode is selected, incoming scan path data is ignored until a byte (matching the contents of the header register) arrives indicating the arrival of valid address/data pairs. When this header byte is detected, the internal modulo 24 counter is triggered. Address/data pairs can then be streamed continuously to the SCOPE Diary with internal transfers occurring automatically on 24-bit boundaries. In either state-transition or header mode, the host places the SCOPE Diary in the *Update-DR* state to end a DMA write operation. Because placing the SCOPE Diary in the *Update-DR* state ends the operation, the host must *never* place the SCOPE Diary in this state until the DMA write operation is complete. The host may place the SCOPE Diary in the *Pause-DR* state at any time. #### operation examples Note that in this section, the letter "n" denotes a value from 0h to Fh, and the letter "x" denotes a don't care. #### reading examples #### reading using the byte mode - Step 1. Load the BYTERD instruction. - Step 2. Scan in 16-bit address = nnnn and 8-bit data = xx. - Step 3. Scan out 16-bit address = nnnn and 8-bit data = nn. #### reading using the DMA mode - Step 1. Load the LDADDR instruction. - Step 2. Scan in 16-bit address = nnnn. - Step 3. Load the DMARD instruction. - Step 4. Loop in *Shift-DR* to shift out a stream of 8-bit memory data values, the address register is automatically incremented on byte boundaries. #### lockbit examples #### reading lockbits using the byte mode - Step 1. Load the SETLOCK instruction. - Step 2. Load the BYTERD instruction. - Step 3. Scan in 16-bit address = 0000 and 8-bit data = xx. - Step 4. Scan out 16-bit address = 0000 and 8-bit data = Fn. - Step 5. Load the CLRLOCK instruction. #### reading lockbits using the DMA mode - Step 1. Load the SETLOCK instruction. - Step 2. Load the DMARD instruction. - Step 3. Scan out the 8-bit lock value = Fn. - Step 4. Load the CLRLOCK instruction. #### programming lockbits using the byte mode - Step 1. Load the SETLOCK instruction. - Step 2. Load the BYTEWR instruction. - Step 3. Scan in address = 5555 and data = AA, go to Run-Test/Idle. - Step 4. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 5. Scan in address 5555 and data = A0; go to Run-Test/Idle. - Step 6. Scan in address = 0000, and data = Fn; go to Run-Test/Idle. - Step 7. Load the BEGOPS instruction; go to Run-Test/Idle. - Step 8. Load the CLRLOCK instruction. #### TMS29F816 16 384-BIT SCOPE™ DIARY JTAG ADDRESSABLE STORAGE DEVICE #### SMJS816B-NOVEMBER 1990-REVISED JANUARY 1993 #### programming lockbits using the DMA mode - Step 1. Load the SETLOCK instruction. Step 2. Load the DMAWR instruction. - Step 3. Synchronize SCOPE Diary using either state-transition mode or header mode. - Step 4. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 5. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 6. Continue looping in *Shift-DR* to scan in address = 5555 and data = A0. - Step 7. Continue looping in Shift-DR to scan in address = 0000 and data = Fn. - Step 8. Load the BEGOPS instruction; go to Run-Test/Idle. - Step 9. Load the CLRLOCK instruction. #### flash erase examples #### erasing a block using the byte mode - Step 1. Load the ERABLK instruction. - Step 2. Scan in the 4-bit erase-block-select value = n. - Step 3. Load the BYTEWR instruction. - Step 4. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 5. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 6. Scan in address = 5555 and data = 80; go to Run-Test/Idle. - Step 7. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 8. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 9. Scan in address = 5555 and data = 10; go to Run-Test/Idle. - Step 10. Poll the SCOPE Diary until valid sequence is detected. - Step 11. Load the BEGOPS instruction; go to Run-Test/Idle. #### erasing a block using the DMA mode - Step 1. Load the ERABLK instruction. - Step 2. Scan in the 4-bit erase-block-select value = n. - Step 3. Load the DMAWR instruction. - Step 4. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 5. Loop in *Shift-DR* to scan in address = 5555 and data = AA. - Step 6. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 7. Continue looping in *Shift-DR* to scan in address = 5555 and data = 80. - Step 8. Continue looping in Shift-DR to scan in address = 5555 and data = AA. - Step 9. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 10. Continue looping in Shift-DR to scan in address = 5555 and data = 10. - Step 11. Poll SCOPE Diary until valid sequence is detected. - Step 12. Load the BEGOPS instruction; go to Run-Test/Idle. #### verifying block erasure using the byte mode #### select the erase-verify mode: - Step 1. Load the BYTEWR instruction. - Step 2. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 3. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 4. Scan in address = 5555 and data = D0; go to Run-Test/Idle. #### read out the erased block: - Step 5. Load the BYTERD instruction. - Step 6. Scan in 16-bit address = nnnn and 8-bit data = xx. - Step 7. Scan out 16-bit address = nnnn and 8-bit data = FF; at the same time, scan in 16-bit address = nnnn+1 and data = xx. - Step 8. Repeat Step 7 until entire block is read. All bits will be a logic 1 if the block is properly erased. #### exit the erase-verify mode: - Step 9. Load the BYTEWR instruction. - Step 10. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 11. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 12. Scan in address = 5555 and data = F0; go to Run-Test/Idle. #### verifying block erasure using the DMA mode #### select the erase-verify mode: - Step 1. Load the DMAWR instruction. - Step 2. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 3. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 4. Continue looping in *Shift-DR* to scan in address = 2AAA and data = 55. - Step 5. Continue looping in Shift-DR to scan in address = 5555 and data = D0. #### read out the erased block: - Step 6. Load the LDADDR instruction. - Step 7. Scan in 16-bit data starting address = nnnn of the block you want to verify. - Step 8. Load the DMARD instruction. - Step 9. Loop in *Shift-DR* to shift out a stream of 8-bit memory data values from the addressed block. All bits will be a logic 1 if the block is properly erased. #### exit the erase-verify mode: - Step 10. Load the DMAWR instruction. - Step 11. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 12. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 13. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 14. Continue looping in Shift-DR to scan in address = 5555 and data = F0. #### verifying programming using the byte mode #### select the program-verify mode: - Step 1. Load the BYTEWR instruction. - Step 2. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 3. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 4. Scan in address = 5555 and data = B0; go to Run-Test/Idle. #### read out the programmed data: - Step 5. Load the BYTERD instruction. - Step 6. Scan in 16-bit address = nnnn and 8-bit data = xx. - Step 7. Scan out 16-bit address = nnnn and 8-bit data = nn; at the same time, scan in 16-bit address=nnnn + 1 and data = xx. - Step 8. Repeat Step 7 until desired memory locations are read and verified. #### exit the program-verify mode - Step 9. Load the BYTEWR instruction. - Step 10. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 11. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 12. Scan in address = 5555 and data = F0; go to Run-Test/Idle. #### TMS29F816 16 384-BIT SCOPE™ DIARY JTAG ADDRESSABLE STORAGE DEVICE SMJS816B-NOVEMBER 1990-REVISED JANUARY 1993 ## verifying programming using the DMA mode select the program-verify mode: - Step 1. Load the DMAWR instruction. - Step 2. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 3. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 4. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 5. Continue looping in Shift-DR to scan in address = 5555 and data = B0. #### read out the programmed data: - Step 6. Load the LDADDR instruction. - Step 7. Scan in 16-bit starting address = nnnn of the data you want to verify. - Step 8. Load the DMARD instruction. - Step 9. Loop in *Shift-DR* to shift out a stream of 8-bit memory data values starting from the addressed location. Verify that the output data stream matches the programmed data. #### exit the program-verify mode: - Step 10. Load the DMAWR instruction. - Step 11. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 12. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 13. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 14. Continue looping in Shift-DR to scan in address = 5555 and data = F0. #### programming examples #### programming a single byte using the byte mode - Step 1. Load the BYTEWR instruction. - Step 2. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 3. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 4. Scan in address = 5555 and data = A0; go to Run-Test/Idle. - Step 5. Scan in address = nnnn and data = nn; go to Run-Test/Idle. - Step 6. Load the BEGOPS instruction; go to Run-Test/Idle. #### programming a single byte using the DMA mode - Step 7. Load the DMAWR instruction. - Step 8. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 9. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 10. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 11. Continue looping in Shift-DR to scan in address = 5555 and data = A0. - Step 12. Continue looping in Shift-DR to scan in address = nnn and data = nn. - Step 13. Load the BEGOPS instruction; go to Run-Test/Idle. #### programming a page using the byte mode - Step 1. Load the BYTEWR instruction. - Step 2. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 3. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 4. Scan in address = 5555 and data = A0; go to Run-Test/Idle. - Step 5. Scan in address = nnnn and data = nn; go to Run-Test/Idle. - Step 6. Go to Step 5 while there are address/data pairs to load within the 32-byte page. - Step 7. Load the BEGOPS instruction, go to Run-Test/Idle. #### TMS29F816 16 384-BIT SCOPE™ DIARY JTAG ADDRESSABLE STORAGE DEVICE SMJS816B-NOVEMBER 1990-REVISED JANUARY 1993 #### programming a page using the DMA mode - Step 1. Load the DMAWR instruction. - Step 2. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 3. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 4. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 5. Continue looping in *Shift-DR* to scan in address = 5555 and data = A0. - Step 6. Continue looping in *Shift-DR* to scan in address = nnn and data = nn. - Step 7. Go to Step 6 while there are address/data pairs to load within the 32-byte page. - Step 8. Load the BEGOPS instruction; go to Run-Test/Idle. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> (see Note 3) | -0.6 V to 7 V | |--------------------------------------------------|-----------------------------| | Input voltage range: All except DLA (see Note 3) | - 0.6 V to 6.5V | | Input voltage range: DLA (see Note 3) | -0.6V to 15 $V$ | | Output voltage (see Note 3) 0.6 | V to V <sub>CC</sub> + 0.6V | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | - 65°C to 125°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | | MIN NO | M MAX | UNIT | | |------------------------------|----------------------------|------|-----------------------|-----------------------|------------|--| | Vcc | Supply voltage | | 4.5 | 5 5.5 | V | | | VIH High-level input voltage | TTL | 2 | V <sub>CC</sub> + 1 | v | | | | | High-level input voltage | CMOS | V <sub>CC</sub> - 0.2 | V <sub>CC</sub> + 0.2 | · · | | | V <sub>IL</sub> | Low-level input voltage | TTL | -0.5 | 0.8 | V | | | | Low-level input voltage | CMOS | GND - 0.2 | GND+ 0.2 | 1 <b>'</b> | | | TA | Operating free-air temprat | ІГӨ | 0 | 70 | °C | | | | Endurance cycles | | | 10 000 | Cycles | | NOTE 3: Voltage values are with respect to GND (substrate). # TMS29F816 16 384-BIT SCOPE™ DIARY JTAG ADDRESSABLE STORAGE DEVICE SMJS816B-NOVEMBER 1990-REVISED JANUARY 1993 ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | | <u> </u> | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|-----------------------------------------------------------------|------------------------------------------|-------------------------------------------|-----|------|------|------| | Vон | High-level output voltage | | IOH = -2.0 mA | 2.4 | | | V | | VOL | Low-level output voltage | | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | lį | | DLA, DLB | V <sub>I</sub> = -2.4 V | T | 75 | 150 | | | | Input current (leakage) DLA, DLB TDI, TMS, TCK TDI, TMS, TCK | DLA, DLB | V <sub>I</sub> = 0 V | T | | ±10 | | | | | TDI, TMS, TCK | V <sub>I</sub> = 0.4 | · · | - 10 | - 50 | μΑ | | | | V <sub>I</sub> = V <sub>CC</sub> = 5.5 V | T | | ±10 | | | | Ю | Output current (leakage) | | V <sub>O</sub> = 0.1 to V <sub>CC</sub> | | | ±10 | μΑ | | ICC1 | V <sub>CC</sub> average supply curre | nt (active read) | t <sub>cycle</sub> = 160 ns, outputs open | | | 20 | mA | | ICC2 | V <sub>CC</sub> average supply curre | nt (active write) | t <sub>cycle</sub> = 15 ms | T | | 15 | mA | <sup>†</sup> Typical values are at T<sub>A</sub> = 25°C and nominal voltages. ## capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\ddagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|--------------------|-------------------------------|-----|-----|-----|------| | CI | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 4 | 7 | pF | | CO | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 8 | 12 | pF | <sup>†</sup> Typical values are at TA = 25°C and nominal voltages.. #### switching characteristics over full ranges of recommended operating conditions | | PARAMETER | MIN MA | X UNIT | |-----------------|-------------------------------------------|--------|--------| | t <sub>DA</sub> | TDO valid from falling edge of TCK | 7 | 4 ns | | tDZ | TDO disable time from falling edge of TCK | 3 | 5 ns | ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | MIN | MAX | UNIT | |----------|--------------------------|-----|-----|------| | tcyc | TCK cycle time | 160 | | ns | | tw(TCKH) | Pulse duration, TCK high | 50 | | ns | | tw(TCKL) | Pulse duration, TCK low | 70 | | ns | | tsu(TMS) | TMS input setup time | 15 | | ns | | tiH(TMS) | TMS input hold time | 5 | | ns | | tsu(TDI) | TDI input setup time | 6 | | ns | | tiH(TDI) | TDI input hold time | 15 | | ns | <sup>‡</sup> Capacitance measurements are made on sample basis only. #### internal timing requirements | | PARAMETER | MIN | MAX | UNIT | |-------------------|-----------------------------------------------------------|-----|-----|------| | tsss | Software sequence status bit valid from software sequence | | 2 | μs | | <sup>t</sup> PEBS | Program erase busy status bit valid from BEGOPS execution | | 2 | μs | | tst | Sequence timer limit | 9 | | ms | #### PARAMETER MEASUREMENT INFORMATION Figure 5. AC Test Output Load Circuit #### AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.4 for logic low. Timing measurements are made at 2 V for logic 1 and 0.8 V for logic 0 for both inputs and outputs. Each device should have a $0.1-\mu F$ ceramic capacitor connected between $V_{CC}$ and GND as close as possible to the device pins. <sup>†</sup> tsu represents TDI input setup time and TMS input setup time. Figure 6. Timing Diagram <sup>‡</sup>tiH represents TDI input hold time and TMS input hold time. ### 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS011A-DECEMBER 1992-REVISED MARCH 1993 - Organization . . . 128K × 8-Bit Flash Memory - Pin Compatible with Existing 1-Megabit EPROMs - All Inputs/Outputs TTL Compatible - Maximum Access/Minimum Cycle Time #### V<sub>CC</sub> ± 10% '28F010-10 100 ns '28F010-12 120 ns '28F010-15 150 ns '28F010-17 170 ns - Industry-Standard Programming Algorithm - PEP4 Version Available With 168-Hour Burn-In, and Choice of Operating Temperature Ranges - Chip Erase Before Reprogramming - 10 000, 1 000, and 100 Program/Erase Cycle Versions Available - Low Power Dissipation (V<sub>CC</sub> = 5.50 V) - Active Write . . . 55 mW - Active Read . . . 165 mW - Electrical Erase . . . 82.5 mW - Standby . . . 0.55 mW (CMOS-Input Levels) Automotive Temperature Range: – 40°C to + 125°C #### description The TMS28F010 is a 1048 576-bit, programmable read-only memory that can be electrically bulk-erased and reprogrammed. The TMS28F010 is available in 10 000, 1 000, and 100 program/erase endurance cycle versions. The TMS28F010 Flash EEPROM is offered in a dual in-line plastic package (N suffix) designed for insertion in mounting-hole rows on 15,2 mm (600-mil) centers, a 32-lead plastic leaded-chip carrier package using 1,25 mm (50-mil) lead spacing (FM suffix), a 32-lead thin small outline package (DD suffix), and a reverse pinout TSOP package (DU suffix). The TMS28F010 is offered with three choices of temperature ranges of 0°C to 70°C (NL, FML, DDL, and DUL suffixes), -40°C to 85°C (NE, FME, DDE, and DUE suffixes), and -40°C to 125°C (NQ, FMQ, DDQ, and DUQ suffixes). All package types are offered with 168 hour burn-in (4 suffix). ## N PACKAGE† ## FM PACKAGE† † The packages shown are for pinout reference only. | PIN NOMENCLATURE | | | | |------------------|------------------------|--|--| | A0-A16 | Address Inputs | | | | Ē | Chip Enable | | | | G | Output Enable | | | | NC | No Internal Connection | | | | ₩ | Write Enable | | | | DQ0-DQ7 | Data In/Data Out | | | | V <sub>CC</sub> | 5-V Power Supply | | | | VPP | 12-V Power Supply | | | | V <sub>SS</sub> | Ground | | | <sup>†</sup> The packages shown are for pinout reference only. **ADVANCE INFORMATION** ## device symbol nomenclature ## TMS28F010 1 048 576-BIT FLASH # ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS011A-DECEMBER 1992-REVISED MARCH 1993 ## functional block diagram ## 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY ## SMJS011A-DECEMBER 1992-REVISED MARCH 1993 | Table 1. Opera | tion Modes | |----------------|------------| |----------------|------------| | | | | | * * | FUN | CTION | | | |------------|---------------------------|-------------------------|-----------------|-----------------|------------|-----------------|-----------------|---------------------------| | | MODET | Vpp <sup>§</sup><br>(1) | Ē<br>(22) | (24) | A0<br>(12) | A9<br>(26) | (31) | DQ0-DQ7<br>(13-15, 17-21) | | | Read | VPPL | VIL | V <sub>IL</sub> | χt | X | VIH | Data Out | | | Output Disable | V <sub>PPL</sub> | VIL | VIH | X | × | ViH | HI-Z | | Read | Standby and Write Inhibit | V <sub>PPL</sub> | VIH | Х | X | X | X | HI-Z | | | Signature Mode | \/ | V., | 1/ | VIL | Vt | V | MFG Code 97h | | | Signature Mode | VPPL | VIL | VIL | VIH | VH <sup>‡</sup> | VIH | Device Code 75h | | | Read | V <sub>PPH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Х | Х | ViH | Data Out | | Read/Write | Output Disable | V <sub>PPH</sub> | VIL | VIH | X | Х | VIH | HI-Z | | neau/Write | Standby and Write Inhibit | VPPH | VIH | Х | Х | Х | Х | HI-Z | | | Write | VPPH | V <sub>IL</sub> | VIH | Х | X | V <sub>IL</sub> | Data In | TX can be VIL or VIH #### operation #### read/output disable When the outputs of two or more TMS28F010s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of other devices. To read the output of the TMS28F010, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. #### standby and write inhibit Active $I_{CC}$ current can be reduced from 30 mA to 1 mA by applying a high TTL level on $\overline{E}$ or to 100 $\mu$ A with a high CMOS level on $\overline{E}$ . In this mode, all outputs are in the high-impedance state. The TMS28F010 draws active current when it is deselected during programming, erasure, or program/erase verification. It will continue to draw active current until the operation is terminated. ## signature mode The signature mode provides access to a binary code identifying the manufacturer and device type. This mode is activated when A9 (pin 26) is forced to V<sub>H</sub>. Two identifier bytes are accessed by toggling A0. All other addresses must be held low. A0 low selects the manufacturer's code 97h, and A0 high selects the device code 75h, as shown in the signature mode table below: | IDENTIFIER† | | PINS | | | | | | | | | | | |-------------------|-----------------|------|-----|-----|-----|-----|-----|-----|-----|-----|--|--| | IDENTIFIER | · A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | | | Manufacturer Code | V <sub>IL</sub> | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | | | Device Code | VIH | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 75 | | | TE = G = VIL, A1-A8 = VIL, A9 = VH, A10-A16 = VIL, VPP = VPPL. ### programming and erasure In the erased state, all bits are at a logic 1. Before erasing the device, all memory bits must be programmed to a logic 0. Afterwards, the entire chip is erased. At this point, the bits, now logic 1's, may be programmed accordingly. Refer to the Fastwrite and Fasterase algorithms for further detail. <sup>‡ 11.5</sup> V < VH < 13.0 V <sup>\$</sup> VPPL = VCC + 2 V; VPPH is the programming voltage specified for the device. For more details, refer to the recommended operating conditions. ## TMS28F010 1 048 576-BIT FLASH ## ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS011A-DECEMBER 1992-REVISED MARCH 1993 #### command register The command register controls the program and erase functions of the TMS28F010. The signature mode may be activated using the command register in addition to the above method. When $V_{PP}$ is high, the contents of the command register, and therefore the function being performed, may be changed. The command register is written to when $\overline{E}$ is low and $\overline{W}$ is pulsed low. The address is latched on the leading edge of the pulse, while the data is latched on the trailing edge. Accidental programming or erasure is minimized because two commands must be executed to invoke either operation. ## power supply considerations Each device should have a 0.1 $\mu$ F ceramic capacitor connected between $V_{CC}$ and $V_{SS}$ to suppress circuit noise. Changes in current drain on $V_{PP}$ will require it to have a bypass capacitor as well. Printed circuit traces for both power supplies should be appropriate to handle the current demand. **Table 2. Command Definitions** | | REQUIRED | FIR | ST BUS CYCLE | SECON | ID BUS CYCL | E | | |------------------------|----------|------------------------|--------------|-------|---------------------|---------|------------| | COMMAND | BUS | OPERATION (see Note 1) | ADDRESS | DATA | OPERATION | ADDRESS | DATA | | Read | 1 | Write | × | 00h | Read | RA | RD | | Signature Mode | 3 | Write | × | 90h | h Read 0000<br>0001 | | 97h<br>75h | | Set-up Erase/Erase | 2 | Write | × | 20h | Write | X | 20h | | Erase Verify | . 2 | Write | EAT | A0h | Read | Х | EVD | | Set-up Program/Program | 2 | Write | X | 40h | Write | PA | PD | | Program Verify | 2 | Write | × | C0h | Read | Х | PVD | | Reset | 2 | Write | X | FFh | Write | х | FFh | NOTE 1: Modes of operation are defined in Table 1. EA Address of memory location to be read during erase verify. RA Address of memory location to be read. PA Address of memory location to be programmed. Address is latched on the falling edge of $\overline{W}$ . RD Data read from location RA during the read operation. EVD Data read from location EA during erase verify. PD Data to be programmed at location PA. Data is latched on the rising edge of $\overline{W}$ . PVD Data read from location PA during program verify. <sup>†</sup> Description of Terms #### - logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the N package. ## TMS28F010 1 048 576-BIT FLASH ## **ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY** SMJS011A-DECEMBER 1992-REVISED MARCH 1993 ## command definitions #### read command Memory contents can be accessed while $V_{PP}$ is high or low. When $V_{PP}$ is high, writing 00h into the command register invokes the read operation. Also, when the device is powered up, the default contents of the command register are 00h and the read operation is enabled. The read operation remains enabled until a different, valid command is written to the command register. ## signature mode command The signature mode is activated by writing 90h into the command register. The manufacturer's code (97h) is identified by the value read from address location 0000h, and the device code (75h) is identified by the value read from address location 0001h. #### set-up erase/erase commands The erase algorithm initiates with $\overline{E} = V_{IL}$ , $\overline{W} = V_{IL}$ , $\overline{G} = V_{IH}$ , $V_{PP} = 12$ V, and $V_{CC} = 5$ V. To enter the erase mode, write the set-up erase command, 20h, into the command register. After the TMS28F010 is in the erase mode, writing a second erase command, 20h, into the command register invokes the erase operation. The erase operation begins on the rising edge of $\overline{W}$ and ends on the rising edge of the next $\overline{W}$ . The erase operation requires 10 ms to complete before the erase-verify command, A0h, can be loaded. Maximum erase timing is controlled by the internal stop timer. When the stop timer terminates the erase operation, the device enters an inactive state and remains inactive until a valid erase verify, read, or reset command is received. ## erase-verify command All bytes must be verified following an erase operation. After the erase operation is complete, an erased byte can be verified by writing the erase-verify command, A0h, into the command register. This command causes the device to exit the erase mode on the rising edge of $\overline{W}$ . The address of the byte to be verified is latched on the falling edge of $\overline{W}$ . The erase-verify operation remains enabled until a valid command is written to the command register. To determine whether or not all the bytes have been erased, the TMS28F010 applies a margin voltage to each byte. If FFh is read from the byte, then all bits in the designated byte have been erased. The erase-verify operation continues until all of the bytes have been verified. If FFh is not read from a byte, then an additional erase operation needs to be executed. Figure 2 shows the combination of commands and bus operations for electrically erasing the TMS28F010. ## set-up program/program commands The programming algorithm initiates with $\overline{E} = V_{IL}$ , $\overline{W} = V_{IL}$ , $\overline{G} = V_{IH}$ , $V_{PP} = 12$ V, and $V_{CC} = 5$ V. To enter the programming mode, write the set-up program command, 40h, into the command register. The programming operation will be invoked by the next write-enable pulse. Addresses are latched internally on the falling edge of $\overline{W}$ , and data is latched internally on the rising edge of $\overline{W}$ . The programming operation begins on the rising edge of $\overline{W}$ and ends on the rising edge of the next $\overline{W}$ pulse. The program operation requires 10 $\mu$ s for completion before the program-verify command, C0h, can be loaded. Maximum program timing is controlled by the internal stop timer. When the stop timer terminates the program operation, the device enters an inactive state and remains inactive until a valid program verify, read, or reset command is received. # 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS011A-DECEMBER 1992-REVISED MARCH 1993 #### program-verify command The TMS28F010 can be programmed sequentially or randomly because it is programmed one byte at a time. Each byte must be verified after it is programmed. The program-verify operation prepares the device to verify the most recently programmed byte. To invoke the program-verify operation, C0h must be written into the command register. The program-verify operation will end on the rising edge of $\overline{W}$ . While verifying a byte, the TMS28F010 applies an internal margin voltage to the designated byte. If the true data and programmed data match, programming can continue to the next designated byte location; otherwise, the byte must be reprogrammed. Figure 1 shows how commands and bus operations are combined for byte programming. #### reset command To reset the TMS28F010 after set-up erase command or set-up program command operations without changing the contents in memory, write FFh into the command register two consecutive times. After executing the reset command, a valid command must be written into the command register to change to a new state. ## Fastwrite algorithm The TMS28F010 is programmed using the Texas Instruments Fastwrite algorithm shown in Figure 1. This algorithm programs in a nominal time of two seconds. ## Fasterase algorithm The TMS28F010 is erased using the Texas Instruments Fasterase algorithm shown in Figure 2. The memory array needs to be completely programmed (using the Fastwrite algorithm) before erasure begins. Erasure typically occurs in one second. #### parallel erasure To reduce total erase time, several devices may be erased in parallel. Since each Flash EEPROM may erase at a different rate, every device must be verified separately after each erase pulse. After a given device has been successfully erased, the erase command should not be issued to this device again. All devices that complete erasure should be masked until the parallel erasure process is finished. See Figure 3, Parallel Erase Flow Diagram. Examples of how to mask a device during parallel erase include driving the device's $\overline{E}$ pin high, writing the read command (00h) to the device when the others receive a setup erase or erase command, or disconnecting it from all electrical signals with relays or other types of switches. NOTES: 2. Refer to the recommended operating conditions for the value of VPPH. Figure 1. Programming Flowchart: Fastwrite Algorithm <sup>3.</sup> Refer to the recommended operating conditions for the value of VPPL. ## Start Pre-Program Program All Bytes to 00h No All Bytes = 00h Yes Address = 00h V<sub>CC</sub> = 5 V ± 10%, V<sub>PP</sub> = 12 V ± 5% Setup X = 1 Write Set-up Erase Command Write-Erase Command Wait = 10 ms X = X + 1 Interactive Write Erase-Verify Command Mode Wait = 6 μs Fall | | , | | |-----------------------------------------|-----------------|-------------------------------------------------------------------| | Bus<br>Operation | Command | Comments | | | | Entire Memory Must = 00h<br>Before Erasure | | | 4 | Use Fastwrite<br>Programming Algorithm | | | | Initialize Addresses | | Standby | | Wait for Vpp to Ramp to<br>VppH (see Note 2) | | | | initialize Puise Count | | Write | Set Up<br>Erase | Data = 20h | | Write | Erase | Data = 20h | | Standby | | Walt = 10 ms | | Write | Erase<br>Verify | Addr = Byte to Verify;<br>Data = A0h; Ends the Erase<br>Operation | | Standby | | Walt = 6 μs | | Read | | Read Byte to Verify Erasure;<br>Compare Output to FFh | | | | | | Write | Read | Data = 00h; Resets Register | | *************************************** | neau | for Read Operations | | Standby | | Walt for Vpp to Ramp to<br>VppL (see Note 3) | Increment Address No Read & Verify Byte Last Address? Apply VppL Device Passed , Yes Write Read Command Pass NOTES: 2 Refer to the recommended operating conditions for the value of VPPH. No Yes X = 1000? Apply VppL **Device Failed** 3 Refer to the recommended operating conditions for the value of VppL. Figure 2. Flash-Erase Flowchart: Fasterase Algorithm Power Down NOTE: n = number of devices being erased. Figure 3. Parallel-Erase Flow Diagram **ADVANCE INFORMATION** ## 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS011A-DECEMBER 1992-REVISED MARCH 1993 | Supply voltage range, V <sub>CC</sub> (see Note 4) | | |----------------------------------------------------------------|--------------------------------| | Supply voltage range, VPP | | | Input voltage range (see Note 5): All inputs except A9 | 0.6 V to V <sub>CC</sub> + 1 V | | A9 (see Note 5) | 0.6 V to 13.5 V | | Output voltage range (see Note 6) | | | Operating free-air temperature range during read/erase/program | | | (NL, FML, DDL, DUL) | 0°C to 70°C | | Operating free-air temperature range during read/erase/program | | | (NE, FME, DDE, DUE) | 40°C to 85°C | | Operating free-air temperature range during read/erase/program | | | (NQ, FMQ, DDQ, DUQ) | – 40° C to 125°C | | Storage temperature range | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 4. All voltage values are with respect to GND. - 5. The voltage on any input pin may undershoot to -2.0 V for periods less than 20 ns. - 6. The voltage on any output pin may overshoot to 7.0 V for periods less than 20 ns. ## recommended operating conditions | | | | | '28<br>'28 | BF010-1<br>BF010-1<br>BF010-1<br>BF010-1 | 2<br>5 | UNIT | |-----|------------------------|------------------------------------|------|-----------------------|------------------------------------------|----------------------|------| | | | | | MIN | TYP | MAX | | | Vcc | Supply voltage | During write/read/flash erase | | . 4.5 | 5 | 5.5 | ٧ | | \/ | Supply voltage | During read only (VPPL) | | 0 | | V <sub>CC</sub> + 2 | V | | VPP | Supply voltage | During write/read/flash erase (Vpp | γH) | 11.4 | 12 | 12.6 | V | | VIH | High-level dc input | voltage | TTL | 2 | | V <sub>CC</sub> +0.5 | · V | | VIH | riigii-ievei de iripat | Vollage | CMOS | V <sub>CC</sub> - 0.5 | | V <sub>CC</sub> +0.5 | | | V | Low-level dc input v | roltage | TTL | -0.5 | | 0.8 | > | | VIL | Low-level dc input v | ollage | CMOS | GND - 0.2 | | GND+0.2 | , v | ## electrical characteristics over full ranges of operating conditions | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------|-----------------------|------|-------|------| | Vou | High-level output voltage | | I <sub>OH</sub> = - 2.5 mA | 2.4 | | | v | | Voн | righ-level output voltage | | i <sub>OH</sub> = 100 μA | V <sub>CC</sub> - 0.4 | | | | | Vai | Low-level output voltage | | I <sub>OL</sub> = 5.8 mA | | 0.45 | | | | V <sub>OL</sub> | Low-level output voltage | | l <sub>OL</sub> = 100 μA | | | 0.1 | ٧ | | 1. | Input current (leakage) | All except A9 | V <sub>I</sub> = 0 to 5.5 V | | ±1 | | | | lį. | input current (leakage) | A9 | VI = 0 to 13 V | | | ± 200 | | | Ю | Output current (leakage) | | VO = 0 to VCC | | | ±10 | μΑ | | 1 | V supply surrent /road/sta | ndh.A | Vpp = Vppн, read mode | | | 200 | μА | | IPP1 | Vpp supply current (read/sta | naby) | VPP = VppL | | ±10 | | | | IPP2 | Vpp supply current (during potential) (see Note 7) | rogram pulse) | Vpp = VppH | 30 | | | mA | | IPP3 | Vpp supply current (during flat (see Note 7) | ash erase) | Vpp = VppH | | | 30 | mA | | IPP4 | VPP supply current (during processes (see Note 7) | rogram/erase verify) | Vpp = VppH | | | 5.0 | mA | | laaa | V <sub>CC</sub> supply current (stand- | TTL-Input level | V <sub>CC</sub> = 5.5 V, <del>E</del> = V <sub>IH</sub> | | | 1 | mA | | Iccs | by) | CMOS-Input level | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub> | | | 100 | μΑ | | lCC1 | V <sub>CC</sub> supply current (active re | ead) | V <sub>CC</sub> = 5.5 V, E = V <sub>IL</sub> , f = 6 MHz, outputs open | | | 30 | mĄ | | lCC2 | VCC average supply current (see Note 7) | (active write) | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{IL}, \text{ programming}$ in progress | 10 | | | mA | | ICC3 | V <sub>CC</sub> average supply current (see Note 7) | (flash erase) | V <sub>CC</sub> = 5.5 V, E = V <sub>IL</sub> , erasure in progress | | 15 | | | | ICC4 | V <sub>CC</sub> average supply current verify) (see Note 7) | (program/erase | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{IL}, V_{PP} = V_{PPH},$ program/erase-verify in progress | | | 15 | mA | NOTE 7: Not 100% tested; characterization data available. **ADVANCE INFORMATION** # I MS28F010 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS011A-DECEMBER 1992-REVISED MARCH 1993 capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\dagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|--------------------|--------------------------------|-----|-----|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0 , f = 1MHz | | | 6 | рF | | Co | Output capacitance | V <sub>O</sub> = 0 , f = 1 MHz | | | 12 | pF | <sup>†</sup> Capacitance measurements are made on sample basis only. #### PARAMETER MEASUREMENT INFORMATION Figure 4. AC Test Output Load Circuit ## AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.45 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low on both inputs and outputs. Each device should have a 0.1 $\mu$ F ceramic capacitor connected between V<sub>CC</sub> and V<sub>SS</sub> as close as possible to the device pins. ## switching characteristics over full ranges of recommended operating conditions | | DESCRIPTION | TEST | ALTERNATE | '28F01 | 10-10 | '28F0 | 10-12 | '28F0 | 10-15 | '28F010-17 | | UNIT | |----------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------|--------|-------|-------|-------|-------|-------|------------|-----|------| | | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | ta(A) | Access time from address | | <sup>t</sup> AVQV | | 100 | | 120 | | 150 | | 170 | ns | | ta(E) | Access time from chip enable | ] | <sup>t</sup> ELQV | | 100 | | 120 | | 150 | | 170 | ns | | <sup>t</sup> en(G) | Access time from output enable | | tGLQV | | 45 | | 50 | | 55 | | 60 | ns | | <sup>t</sup> c(R) | Read cycle time | 1 | tavav | 100 | | 120 | | 150 | | 170 | | ns | | <sup>t</sup> d(E) | Delay time, chip<br>enable low to low-Z<br>output | C <sub>L</sub> = 100 pF<br>1 Series 74 | tELQX | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> d(G) | Delay time, output<br>enable low to low-Z<br>output | TTL Load<br>Input t <sub>f</sub> ≤ 20 ns<br>Input t <sub>f</sub> ≤ 20 ns | †GLQX | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>dis</sub> (E) | Chip disable to hi-Z output | ] | t <sub>EHQZ</sub> | 0 | 55 | 0 | 55 | 0 | 55 | 0 | 55 | ns | | <sup>t</sup> dis(G) | Hold time, output enable to hi-Z output | ] · | tGHQZ | 0 | 30 | 0 | 30 | 0 | 35 | 0 | 35 | ns | | <sup>t</sup> h(D) | Hold time, data valid from address, $\overline{E}$ , or $\overline{G}^{\dagger}$ | | †AXQX | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wr(W)</sub> | Write recovery time<br>before read | | twhgL | 6 | | 6 | | 6 | | 6 | | μs | <sup>†</sup> Whichever occurs first. ## AC characteristics-write/erase/program operations | | DESCRIPTION | ALTERNATE | '28F0 | 0-10 | '28F0 | 10-12 | '28F0 | 10-15 | '28F010-17 | | UNIT | |---------------------|-------------------------------------|-------------------|-------|------|-------|-------|-------|-------|------------|-----|------| | | DESCRIPTION | SYMBOL | MIN | TYP | MIN | TYP | MIN | TYP | MIN | TYP | UNII | | t <sub>c(W)</sub> | Write cycle time | †AVAV | 100 | | 120 | | 150 | | 170 | | ns | | t <sub>su(A)</sub> | Address setup time | †AVWL | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>h</sub> (A) | Address hold time | tWLAX | 55 | | 60 | | 60 | | 70 | | ns | | t <sub>su(D)</sub> | Data setup time | tDVWH | 50 | | 50 | | 50 | | 50 | | ns | | thw(D) | Data hold time | tWHDX | 10 | | 10 | | 10 | | 10 | | ns | | twr(W) | Write recovery time before read | tWHGL | 6 | | 6 | | 6 | | 6 | | μs | | trr(W) | Read recovery time before write | tGHWL | 0 | | 0 | | 0 | | 0 | | μs | | t <sub>su(E)</sub> | Chip enable setup time before write | <sup>t</sup> ELWL | 20 | | 20 | | 20 | | 20 | | ns | | th(E) | Chip enable hold time | tWHEH | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>W</sub> (W) | Write pulse duration (see Note 8) | tWLWH. | 60 | | 60 | | 60 | | 60 | | ns | | twh(W) | Write pulse duration high | tWHWL | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>c</sub> (W)B | Duration of programming operation | twhwh1 | 10 | | 10 | | 10 | | 10 | | μs | | <sup>t</sup> c(E)B | Duration of erase operation | tWHWH2 | 9.5 | 10 | 9.5 | 10 | 9.5 | 10 | 9.5 | 10 | ms | | t <sub>su(P)E</sub> | Vpp setup time to chip enable low | tVPEL . | 1.0 | | 1.0 | | 1.0 | | 1.0 | | μs | | t <sub>su(E)P</sub> | Chip enable, setup time to Vpp ramp | <sup>t</sup> EHVP | 100 | | 100 | | 100 | | 100 | | ns | | t <sub>s(P)R</sub> | Vpp rise time | tvppr | 1 | | 1 | | 1 | | 1 | | μ\$ | | t <sub>s(P)F</sub> | Vpp fall time | tVPPF | 1 | | 1 | | 1 | | 1 | | μs | NOTE 8: Rise/fall time ≤ 10 ns. ## 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS011A-DECEMBER 1992-REVISED MARCH 1993 ## alternative CE-controlled writes | | DESCRIPTION | ALTERNATE | '28F | 010-10 | '28F010-12 | | '28F | 010-15 | '28F010-17 | | UNIT | |---------------------|--------------------------------------------|-------------------|------|--------|------------|-----|------|--------|------------|-----|------| | | DESCRIPTION | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | ONT | | t <sub>c</sub> (W) | Write cycle time | †AVAV | 100 | | 120 | | 150 | | 170 | | ns | | t <sub>su(A)</sub> | Address setup time | t <sub>AVEL</sub> | 0 | | 0 | * | 0 | | 0 | | ns | | thE(A) | Address hold time | †ELAX | 75 | | 80 | | 80 | | 90 | | ns | | tsu(D) | Data setup time | <sup>t</sup> DVEH | 50 | | 50 | | 50 | | 50 | | ns | | thE(D) | Data hold time | tEHDX | 10 | | 10 | | 10 | | 10 | | ns | | twr(E) | Write recovery time before read | tEHGL. | 6 | | 6 | | . 6 | | 6 | | μs | | t <sub>rr(E)</sub> | Read recovery time before write | <sup>t</sup> GHEL | 0 | | 0 | | 0 | | 0 | | μS | | t <sub>su(W)</sub> | Write enable setup time before chip enable | tWLEL | 0 | | 0 | | 0 | | 0 | | ns | | th(W) | Write enable hold time | t <sub>EHWH</sub> | 0 | | 0 | | 0 | | 0 | | ns | | tw(E) | Write pulse duration , | tELEH | 70 | | 70 | | 70 | | 80 | | ns | | twh(E) | Write pulse duration high | tEHEL. | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>su(P)E</sub> | Vpp setup time to chip enable low | tVPEL | 1.0 | | 1.0 | , | 1.0 | | 1.0 | | μs | | t <sub>c(W)B</sub> | Duration of programming operation | t <sub>EHEH</sub> | 10 | | 10 | | 10 | | 10 | | μs | ## PARAMETER MEASUREMENT INFORMATION Figure 5. Read Cycle Timing SMJS011A-DECEMBER 1992-REVISED MARCH 1993 ## PARAMETER MEASUREMENT INFORMATION Figure 6. Write Cycle Timing Figure 7. Write Cycle (Alternative CE-Controlled Writes) Timing ## PARAMETER MEASUREMENT INFORMATION Figure 8. Flash-Erase Cycle Timing **ADVANCE INFORMATION** ## **ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY** - Organization . . . 64K × 8-Bit Flash Memory - All Inputs/Outputs TTL Compatible - Maximum Access/Minimum Cycle Time: $V_{CC} \pm 10\%$ '28F512-10 '28F512-12 '28F512-15 '28F512-17 100 ns 120 ns 150 ns - 170 ns **Industry-Standard Programming Algorithm** - PEP4 Version Available With 168-Hour Burn-In, and Choice of Operating **Temperature Ranges** - Chip Erase Before Reprogramming - 10 000, 1 000 and 100 Program/Erase Cycle Versions - Low Power Dissipation (V<sub>CC</sub> = 5.50 V) - Active Write . . . 55 mW - Active Read . . . 165 mW - Electrical Erase . . . 82.5 mW - Standby . . . 0.55 mW (CMOS-Input Levels) Automotive Temperature Range: - 40°C to + 125°C ## description The TMS28F512 is a 524 288-bit, programmable read-only memory that can be electrically bulk-erased and reprogrammed. The TMS28F512 is available in 10 000, 1 000. and 100 program/erase endurance cycle versions. The TMS28F512 Flash EEPROM is offered in a dual in-line plastic package (N suffix) designed for insertion in mounting-hole rows on 15,2 mm (600-mil) centers, a 32-lead plastic leaded-chip carrier package using 1,25 mm (50-mil) lead spacing (FM suffix), a 32-lead thin small outline package (DD suffix), and a reverse pinout TSOP package (DU suffix). The TMS28F512 is offered with three choices of temperature ranges of 0°C to 70°C (NL, FML, DDL, and DUL suffixes), -40°C to 85°C (NE, FME, DDE, and DUE suffixes), and -40°C to 125°C (NQ, FMQ, DDQ, and DUQ suffixes). All package types are offered with 168 hour burn-in (4 suffix). ## N PACKAGE<sup>†</sup> (TOP VIEW) SMJS513A-DECEMBER 1992-REVISED MARCH 1993 ## FM PACKAGET (TOP VIEW) † The packages shown are for pinout reference only. | PIN | NOMENCLATURE | |------------------------------------|------------------------| | <u>A</u> 0–A15 | Address Inputs | | [ <u>E</u> | Chip Enable | | G | Output Enable | | NC | No Internal Connection | | W | Write Enable | | DQ0-DQ7 | Data In/Data Out | | Vcc . | 5-V Power Supply | | V <sub>PP</sub><br>V <sub>SS</sub> | 12-V Power Supply | | V <sub>SS</sub> | Ground · | Copyright © 1993, Texas Instruments Incorporated **ADVANCE INFORMATION** <sup>†</sup> The packages shown are for pinout reference only. ## functional block diagram ## 524 288-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS513A-DECEMBER 1992-REVISED MARCH 1993 | Table | 4 | Operation | Madaa | |-------|----|-----------|-------| | Iable | ١. | Operation | Modes | | | | | | | FUN | CTION | | | |-------------|---------------------------|--------------------------|-----------------|-----------|-----------------|------------------|------|---------------------------| | | MODET | V <sub>PP</sub> §<br>(1) | Ē<br>(22) | G<br>(24) | A0<br>(12) | A9<br>(26) | (31) | DQ0-DQ7<br>(13-15, 17-21) | | | Read | VPPL | VIL | VIL | χt | Х | VIH | Data Out | | | Output Disable | VPPL | V <sub>IL</sub> | VIH | X | X | VIH | HI-Z | | Read | Standby and Write Inhibit | V <sub>PPL</sub> | VIH | Х | Х | Х | Х | HI-Z | | | Cianatura Mada | | V | | V <sub>IL</sub> | \/t | V | MFG Code 97h | | | Signature Mode | VPPL | VIL | VIL | VIH | V <sub>H</sub> ‡ | ViH | Device Code 73h | | *** | Read | V <sub>PPH</sub> | V <sub>IL</sub> | VIL | Х | Х | ViH | Data Out | | Dandallalla | Output Disable | V <sub>PPH</sub> | V <sub>IL</sub> | VIH | Х | X | ViH | HI-Z | | Read/Write | Standby and Write Inhibit | V <sub>PPH</sub> | VIH | X | X | Х | X | HI-Z | | | Write | .VppH | VIL | VIH | × | X | VIL | Data In | TX can be VIL or VIH ## operation ## read/output disable When the outputs of two or more TMS28F512s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of other devices. To read the output of the TMS28F512, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. #### standby and write inhibit Active $I_{CC}$ current can be reduced from 30 mA to 1 mA by applying a high TTL level on $\overline{E}$ or to 100 $\mu$ A with a high CMOS level on $\overline{E}$ . In this mode, all outputs are in the high-impedance state. The TMS28F512 draws active current when it is deselected during programming, erasure, or program/erase verification. It will continue to draw active current until the operation is terminated. #### signature mode The signature mode provides access to a binary code identifying the manufacturer and device type. This mode is activated when A9 (pin 26) is forced to $V_H$ . Two identifier bytes are accessed by toggling A0. All other addresses must be held low. A0 low selects the manufacturer's code 97h, and A0 high selects the device code 73h, as shown in the signature mode table below: | IDENTIFIERT | | PINS | | | | | | | | | | | |-------------------|-----------------|------|-----|-----|-----|-----|-----|-----|-----|-----|--|--| | IDENTIFIER | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | | | Manufacturer Code | V <sub>IL</sub> | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | | | Device Code | VIH | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 73 | | | TE = G = VIL, A1-A8 = VIL, A9 = VH, A10-A15 = VIL, VPP = VPPL. #### programming and erasure In the erased state, all bits are at a logic 1. Before erasing the device, all memory bits must be programmed to a logic 0. Afterwards, the entire chip is erased. At this point, the bits, now logic 1's, may be programmed accordingly. Refer to the Fastwrite and Fasterase algorithms for further detail. <sup>‡ 11.5</sup> V < VH < 13.0 V <sup>§</sup> VPPL ≤ VCC + 2 V; VPPH is the programming voltage specified for the device. For more details, refer to the recommended operating conditions. ## TMS28F512 524 288-BIT FLASH ## ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS513A-DECEMBER 1992-REVISED MARCH 1993 ## command register The command register controls the program and erase functions of the TMS28F512. The signature mode may be activated using the command register in addition to the above method. When $V_{PP}$ is high, the contents of the command register, and therefore the function being performed, may be changed. The command register is written to when $\overline{E}$ is low and $\overline{W}$ is pulsed low. The address is latched on the leading edge of the pulse, while the data is latched on the trailing edge. Accidental programming or erasure is minimized because two commands must be executed to invoke either operation. ## power supply considerations Each device should have a 0.1 $\mu$ F ceramic capacitor connected between $V_{CC}$ and $V_{SS}$ to suppress circuit noise. Changes in current drain on $V_{PP}$ will require it to have a bypass capacitor as well. Printed circuit traces for both power supplies should be appropriate to handle the current demand. **Table 2. Command Definitions** | | REQUIRED | FIRS | ST BUS CYCLE | SECOND BUS CYCLE | | | | | |------------------------|---------------|------------------------|--------------|------------------|-----------|--------------|------------|--| | COMMAND | BUS<br>CYCLES | OPERATION (see Note 1) | | | OPERATION | ADDRESS | DATA | | | Read | • 1 | Write | × | 00h | Read | RA | RD | | | Signature Mode | 3 | Write | × | 90h | Read | 0000<br>0001 | 97h<br>73h | | | Set-up Erase/Erase | 2 | Write | × | 20h | Write | Х | 20h | | | Erase Verify | 2 | Write | EAT | A0h | Read | Х | EVD | | | Set-up Program/Program | 2 | Write | × | 40h | Write | PA | PD | | | Program Verify | 2 | Write | × | C0h | Read | × | PVD | | | Reset | 2 | Write | X | FFh | Write | X | FFh | | NOTE 1: Modes of operation are defined in Table 1. † Description of Terms EA Address of memory location to be read during erase verify. RA Address of memory location to be read. PA Address of memory location to be programmed. Address is latched on the falling edge of $\overline{W}$ . RD Data read from location RA during the read operation. EVD Data read from location EA during erase verify. PD Data to be programmed at location PA. Data is latched on the rising edge of $\overline{W}$ . PVD Data read from location PA during program verify. ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the N package. ## TMS28F512 524 288-BIT FLASH ## ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS513A-DECEMBER 1992-REVISED MARCH 1993 #### command definitions #### read command Memory contents can be accessed while V<sub>PP</sub> is high or low. When V<sub>PP</sub> is high, writing 00h into the command register invokes the read operation. Also, when the device is powered up, the default contents of the command register are 00h and the read operation is enabled. The read operation remains enabled until a different, valid command is written to the command register. ### signature mode command The signature mode is activated by writing 90h into the command register. The manufacturer's code (97h) is identified by the value read from address location 0000h, and the device code (73h) is identified by the value read from address location 0001h. #### set-up erase/erase commands The erase algorithm initiates with $\overline{E} = V_{IL}$ , $\overline{W} = V_{IL}$ , $\overline{G} = V_{IH}$ , $V_{PP} = 12$ V, and $V_{CC} = 5$ V. To enter the erase mode, write the set-up erase command, 20h, into the command register. After the TMS28F512 is in the erase mode, writing a second erase command, 20h, into the command register invokes the erase operation. The erase operation begins on the rising edge of $\overline{W}$ and ends on the rising edge of the next $\overline{W}$ . The erase operation requires 10 ms to complete before the erase-verify command, A0h, can be loaded. Maximum erase timing is controlled by the internal stop timer. When the stop timer terminates the erase operation, the device enters an inactive state and remains inactive until a valid erase verify, read, or reset command is received. ### erase-verify command All bytes must be verified following an erase operation. After the erase operation is complete, an erased byte can be verified by writing the erase-verify command, A0h, into the command register. This command causes the device to exit the erase mode on the rising edge of $\overline{W}$ . The address of the byte to be verified is latched on the falling edge of $\overline{W}$ . The erase-verify operation remains enabled until a valid command is written to the command register. To determine whether or not all the bytes have been erased, the TMS28F512 applies a margin voltage to each byte. If FFh is read from the byte, then all bits in the designated byte have been erased. The erase-verify operation continues until all of the bytes have been verified. If FFh is not read from a byte, then an additional erase operation needs to be executed. Figure 2 shows the combination of commands and bus operations for electrically erasing the TMS28F512. ## set-up program/program commands The programming algorithm initiates with $\overline{E} = V_{IL}$ , $\overline{W} = V_{IL}$ , $\overline{G} = V_{IH}$ , $V_{PP} = 12$ V, and $V_{CC} = 5$ V. To enter the programming mode, write the set-up program command, 40h, into the command register. The programming operation will be invoked by the next write-enable pulse. Addresses are latched internally on the falling edge of $\overline{W}$ , and data is latched internally on the rising edge of $\overline{W}$ . The programming operation begins on the rising edge of $\overline{W}$ and ends on the rising edge of the next $\overline{W}$ pulse. The program operation requires 10 $\mu s$ for completion before the program-verify command, C0h, can be loaded. Maximum program timing is controlled by the internal stop timer. When the stop timer terminates the program operation, the device enters an inactive state and remains inactive until a valid program verify, read, or reset command is received. ## **ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY** ## SMJS513A-DECEMBER 1992-REVISED MARCH 1993 ## program-verify command The TMS28F512 can be programmed sequentially or randomly because it is programmed one byte at a time. Each byte must be verified after it is programmed. The program-verify operation prepares the device to verify the most recently programmed byte. To invoke the program-verify operation, C0h must be written into the command register. The program-verify operation will end on the rising edge of $\overline{W}$ . While verifying a byte, the TMS28F512 applies an internal margin voltage to the designated byte. If the true data and programmed data match, programming can continue to the next designated byte location; otherwise, the byte must be reprogrammed. Figure 1 shows how commands and bus operations are combined for byte programming. #### reset command To reset the TMS28F512 after set-up erase command or set-up program command operations without changing the contents in memory, write FFh into the command register two consecutive times. After executing the reset command, a valid command must be written into the command register to change to a new state. ## Fastwrite algorithm The TMS28F512 is programmed using the Texas Instruments Fastwrite algorithm shown in Figure 1. This algorithm programs in a nominal time of two seconds. ## Fasterase algorithm The TMS28F512 is erased using the Texas Instruments Fasterase algorithm shown in Figure 2. The memory array needs to be completely programmed (using the Fastwrite algorithm) before erasure begins. Erasure typically occurs in one second. #### parallel erasure To reduce total erase time, several devices may be erased in parallel. Since each Flash EEPROM may erase at a different rate, every device must be verified separately after each erase pulse. After a given device has been successfully erased, the erase command should not be issued to this device again. All devices that complete erasure should be masked until the parallel erasure process is finished. See Figure 3, Parallel Erase Flow Diagram. Examples of how to mask a device during parallel erase include driving the device's $\overline{E}$ pin high, writing the read command (00h) to the device when the others receive a setup erase or erase command, or disconnecting it from all electrical signals with relays or other types of switches. NOTES: 2. Refer to the recommended operating conditions for the value of VPPH. Figure 1. Programming Flowchart: Fastwrite Algorithm <sup>3.</sup> Refer to the recommended operating conditions for the value of VppL. ### **ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY** SMJS513A-DECEMBER 1992-REVISED MARCH 1993 NOTES: 2 Refer to the recommended operating conditions for the value of VPPH. 3 Refer to the recommended operating conditions for the value of VPPL. Figure 2. Flash-Erase Flowchart: Fasterase Algorithm NOTE: n = number of devices being erased. Figure 3. Parallel-Erase Flow Diagram ## 524 288-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS513A-DECEMBER 1992-REVISED MARCH 1993 | absolute maximum ratings over operating free-air temperature range (un | less otherwise noted)† | |------------------------------------------------------------------------|------------------------| | Supply voltage range, V <sub>CC</sub> (see Note 4) | | | Supply voltage range, VPP | | | Input voltage range (see Note 5): All inputs except A9 | | | A9 (see Note 5) | 0.6 V to 13.5 V | | Output voltage range (see Note 6) | | | Operating free-air temperature range during read/erase/program | | | (NL, FML, DDL, DUL) | 0°C to 70°C | | Operating free-air temperature range during read/erase/program | | | (NE, FME, DDE, DUE) | – 40°C to 85°C | | Operating free-air temperature range during read/erase/program | | | (NQ, FMQ, DDQ, DUQ) | – 40° C to 125°C | | Storage temperature range | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 4. All voltage values are with respect to GND. - 5. The voltage on any input pin may undershoot to -2.0 V for periods less than 20 ns. - 6. The voltage on any output pin may overshoot to 7.0 V for periods less than 20 ns. ## TMS28F512 **524 288-BIT FLASH** # ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS513A-DECEMBER 1992-REVISED MARCH 1993 ## recommended operating conditions | | | | | '2<br>'2 | '28F512-10<br>'28F512-12<br>'28F512-15<br>'28F512-17 | | | | | |-----|-----------------------|------------------------------------|-------------|-----------------------|------------------------------------------------------|----------------------|---|--|--| | | | | | MIN | TYP | MAX | 1 | | | | Vcc | Supply voltage | During write/read/flash erase | | 4.5 | 5 | 5.5 | ٧ | | | | V | Supply voltage | During read only (VPPL) | | 0 | | V <sub>CC</sub> + 2 | ٧ | | | | VPP | Supply voltage | During write/read/flash erase (Vpp | <b>э</b> Η) | 11.4 | 12 | 12.6 | ٧ | | | | Уін | High-level dc input | voltage | Пι | 2 | | V <sub>CC</sub> +0.5 | V | | | | YIH | r ngri-level de input | gri-level de input Voltage | | V <sub>CC</sub> - 0.5 | | V <sub>CC</sub> +0.5 | ľ | | | | VIL | Low-level dc input v | voltage | TTL | -0.5 | | 0.8 | v | | | | ۷IL | Low-level dc Impat | voltage | CMOS | GND - 0.2 | | GND+0.2 | ľ | | | ## electrical characteristics over full ranges of operating conditions | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|-------|-----|-------|------| | V | High level output veltage | | I <sub>OH</sub> = – 2.5 mA | 2.4 | | | V | | VOH | High-level output voltage | | I <sub>OH</sub> = - 100 μA | Vcc-0 | .4 | | , v | | | Level and autout value | | I <sub>OL</sub> = 5.8 mA | | | 0.45 | v | | VOL | Low-level output voltage | | 1 <sub>OL</sub> = 100 μA | | | 0.1 | , v | | 1. | Input surrent (lookage) | All except A9 | V <sub>I</sub> = 0 to 5.5 V | | | . ±1 | μΑ | | lj . | Input current (leakage) | A9 | VI = 0 to 13 V | · · | | ± 200 | | | Ю | Output current (leakage) | | V <sub>O</sub> = 0 to V <sub>CC</sub> | | | ±10 | μΑ | | 1 | V curally surrout (read(standby) | | Vpp = VppH, read mode | | | 200 | μΑ | | IPP1 | Vpp supply current (read/standby) | | VPP = V <sub>PPL</sub> | | | ±10 | μΑ | | lPP2 | Vpp supply current (during progra<br>(see Note 7) | m pulse) | V <sub>PP</sub> = V <sub>PPH</sub> | | 30 | mA | | | I <sub>PP3</sub> | Vpp supply current (during flash e (see Note 7) | rase) | V <sub>PP</sub> = V <sub>PPH</sub> | | | 30 | mA | | IPP4 | VPP supply current (during progra<br>(see Note 7) | m/erase verify) | Vpp = VppH | | | 5.0 | mA | | 1 | Manager Annual Control of the A | TTL-Input level | V <sub>CC</sub> = 5.5 V, E = V <sub>IH</sub> | | | 1 | mA | | Iccs | VCC supply current (standby) | CMOS-Input level | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub> | | | 100 | μΑ | | ICC1 | V <sub>CC</sub> supply current (active read) | | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{IL}, f = 6 \text{ MHz},$ outputs open | | | 30 | mA | | ICC2 | VCC average supply current (activ | e write) | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{ L}, \text{ programming}$ in progress | | 10 | mA | | | ICC3 | VCC average supply current (flash | erase) | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{ L}, \text{ erasure in}$ progress | | 15 | mA | | | lCC4 | V <sub>CC</sub> average supply current (prog (see Note 7) | ram/erase verify) | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{IL}, V_{PP} = V_{PPH},$ program/erase-verify in progress | | | 15 | mA | NOTE 7: Not 100% tested; characterization data available. ## ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS513A-DECEMBER 1992-REVISED MARCH 1993 ## capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1~\text{MHz}^\dagger$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|--------------------|--------------------------------|-----|-----|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0 , f = 1MHz | | | 6 | pF | | Co | Output capacitance | V <sub>O</sub> = 0 , f = 1 MHz | | | 12 | pF | <sup>†</sup> Capacitance measurements are made on sample basis only. ## PARAMETER MEASUREMENT INFORMATION Figure 4. AC Test Output Load Circuit ## AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.45 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low on both inputs and outputs. Each device should have a 0.1 $\mu$ F ceramic capacitor connected between V<sub>CC</sub> and V<sub>SS</sub> as close as possible to the device pins. ## TMS28F512 **524 288-BIT FLASH** # ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS513A-DECEMBER 1992-REVISED MARCH 1993 ## switching characteristics over full ranges of recommended operating conditions | | DECODIRTION | TEST | ALTERNATE | '28F51 | 2-10 | '28F5 | 12-12 | '28F5 | 12-15 | '28F5 | 12-17 | UNIT | |---------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------|--------|------|-------|-------|-------|-------|-------|-------|------| | | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | ta(A) | Access time from address | | tAVQV | | 100 | | 120 | | 150 | | 170 | ns | | ta(E) | Access time from chip enable | ] | tELQV | | 100 | | 120 | | 150 | | 170 | ns | | <sup>t</sup> en(G) | Access time from output enable | 1 | <sup>t</sup> GLQV | | 45 | | 50 | | 55 | | 60 | ns | | <sup>t</sup> c(R) | Read cycle time | } | †AVAV | 100 | | 120 | | 150 | | 170 | | ns | | <sup>t</sup> d(E) | Delay time, chip<br>enable low to low-Z<br>output | C <sub>L</sub> = 100 pF<br>1 Series 74 | tELQX | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> d(G) | Delay time, output<br>enable low to low-Z<br>output | TTL Load<br>Input t <sub>r</sub> ≤ 20 ns<br>Input t <sub>f</sub> ≤ 20 ns | <sup>t</sup> GLQX | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> dis(E) | Chip disable to hi-Z output | | †EHQZ | 0 | 55 | .0 | 55 | 0 | 55 | 0 | 55 | ns | | <sup>t</sup> dis(G) | Hold time, output enable to hi-Z output | ] | <sup>t</sup> GHQZ | 0 | 30 | 0 | 30 | 0 | 35 | 0 | 35 | ns | | <sup>t</sup> h(D) | Hold time, data valid from address, $\overline{E}$ , or $\overline{G}^{\dagger}$ | | tAXQX | 0 | | 0 | | 0 | | 0 | | ns | | twr(W) | Write recovery time<br>before read | | twhgL | 6 | | 6 | | 6 | | 6 | | μs | <sup>†</sup> Whichever occurs first. ## AC characteristics-write/erase/program operations | • | DECORIDATION | ALTERNATE | '28F5 | 12-10 | '28F51 | '28F512-12 | | 12-15 | '28F512-17 | | UNIT | |---------------------|-------------------------------------|-------------------|-------|-------|--------|------------|-----|-------|------------|-----|------| | | DESCRIPTION | SYMBOL | MIN | TYP | MIN | TYP | MIN | TYP | MIN | TYP | UNII | | t <sub>c</sub> (W) | Write cycle time | tavav | 100 | | 120 | | 150 | | 170 | | ns | | t <sub>su(A)</sub> | Address setup time | t <sub>AVWL</sub> | 0 | | 0 | | 0 | | 0 | | ns | | th(A) | Address hold time | tWLAX | 55 | | 60 | | 60 | | 70 | | ns | | t <sub>su(D)</sub> | Data setup time | †DVWH | 50 | | 50 | | 50 | | 50 | | ns | | thw(D) | Data hold time | tWHDX | 10 | | 10 | | 10 | | 10 | | ns | | twr(W) | Write recovery time before read | twHGL | 6 | | 6 | | 6 | | 6 | | μs | | trr(W) | Read recovery time before write | tGHWL | 0 | | 0 | | 0 | | 0 | | μs | | t <sub>su(E)</sub> | Chip enable setup time before write | tELWL | 20 | | 20 | | 20 | | 20 | | ns | | th(E) | Chip enable hold time | †WHEH | 0 | | 0 | | 0 | | 0 | | ns | | tw(W) | Write pulse duration (see Note 8) | tWLWH | 60 | | 60 | | 60 | | 60 | | ns | | twh(W) | Write pulse duration high | twhwl. | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>c</sub> (W)B | Duration of programming operation | twhwH1 | 10 | | 10 | | 10 | | 10 | | μs | | <sup>t</sup> c(E)B | Duration of erase operation | tWHWH2 | 9.5 | 10 | 9.5 | 10 | 9.5 | 10 | 9.5 | 10 | ms | | t <sub>su(P)E</sub> | Vpp setup time to chip enable low | tVPEL | 1.0 | | 1.0 | | 1.0 | | 1.0 | | μs | | t <sub>su(E)P</sub> | Chip enable, setup time to Vpp ramp | t <sub>EHVP</sub> | 100 | | 100 | | 100 | | 100 | | ns | | ts(P)R | Vpp rise time | tvppr | 1 | | 1 | | 1 | | 1 | | μs | | t <sub>s(P)F</sub> | Vpp fall time | tVPPF | 1 | | 1 | | 1 | | 1 | | μs | | | | | | | | | | | | | | NOTE 8: Rise/fall time ≤ 10 ns. # ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS513A-DECEMBER 1992-REVISED MARCH 1993 ## alternative CE-controlled writes | | DESCRIPTION | ALTERNATE | '28F5 | 12-10 | '28F51 | 12-12 | '28F5 | 12-15 | '28F5 | 12-17 | UNIT | |---------------------|--------------------------------------------|-------------------|-------|-------|--------|-------|-------|-------|-------|-------|------| | | DESCRIPTION | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>c(W)</sub> | Write cycle time | t <sub>AVAV</sub> | 100 | | 120 | | 150 | | 170 | | ns | | t <sub>su(A)</sub> | Address setup time | †AVEL | 0 | | 0 | | 0 | | 0 | | ns | | thE(A) | Address hold time | tELAX_ | 75 | | 80 | | 80 | | 90 | | ns | | t <sub>su(D)</sub> | Data setup time | t <sub>DVEH</sub> | 50 | | 50 | | 50 | | 50 | | ns | | thE(D) | Data hold time | tEHDX | 10 | | 10 | | 10 | | 10 | | ns | | twr(E) | Write recovery time before read | tEHGL. | 6 | | 6 | | 6 | | 6 | | μs | | t <sub>rr(E)</sub> | Read recovery time before write | tGHEL. | 0 | | 0 | | 0 | | 0 | | μs | | t <sub>su(W)</sub> | Write enable setup time before chip enable | tWLEL | 0 | | 0 | | 0 | | 0 | | ns | | th(W) | Write enable hold time | <sup>t</sup> EHWH | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>w(E)</sub> | Write pulse duration | <sup>t</sup> ELEH | 70 | | 70 | | 70 | | 80 | | ns | | twh(E) | Write pulse duration high | tehel. | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>su(P)E</sub> | Vpp setup time to chip enable low | tVPEL | 1.0 | | 1.0 | | 1.0 | | 1.0 | | μs | | t <sub>c(W)B</sub> | Duration of programming operation | teheh | 10 | | 10 | | 10 | | 10 | | μs | Figure 5. Read Cycle Timing SMJS513A-DECEMBER 1992-REVISED MARCH 1993 Figure 6. Write Cycle Timing Figure 7. Write Cycle (Alternative CE-Controlled Writes) Timing Figure 8. Flash-Erase Cycle Timing **ADVANCE INFORMATION** ## 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS210-DECEMBER 1992 - Organization . . . 64K × 16 Flash Memory - Pin Compatible with Existing 1-Megabit EPROMs - All Inputs/Outputs TTL Compatible - Maximum Access/Minimum Cycle Time: ## $V_{CC} \pm 10\%$ '28F210-10 100 ns '28F210-12 120 ns '28F210-15 150 ns '28F210-17 170 ns - Industry-Standard Programming Algorithm - PEP4 Version Available With 168-Hour Burn-In, and Choice of Operating Temperature Ranges - Chip Erase Before Reprogramming - 10 000, 1 000, and 100 Program/Erase Cycles - Low Power Dissipation (V<sub>CC</sub> = 5.50 V) - Active Write . . . 55 mW - Active Read . . . 165 mW - Electrical Erase . . . 82.5 mW - Standby . . . 0.55 mW (CMOS-Input Levels) Automotive Temperature Range: – 40°C to + 125°C #### description The TMS28F210 is a 1048 576-bit, programmable read-only memory that can be electrically bulk-erased and reprogrammed. The TMS28F210 is available in 10 000, 1 000, and 100 program/erase endurance cycle versions. The TMS28F210 Flash EEPROM is offered in a dual in-line plastic package (N suffix) designed for insertion in mounting-hole rows on 15,2 mm (600-mil) center and a 44-lead plastic leaded-chip carrier package using 1,25 mm (50-mil) lead spacing (FN suffix). The TMS28F210 is offered with three choices of temperature ranges of 0°C to 70°C (NL and FNL suffixes), -40°C to 85°C (NE and FNQ suffixes), and -40°C to 125°C (NQ and FNQ suffixes). All packages are offered with 168-hour burn-in. # N PACKAGE† # FN PACKAGE† † The packages are shown for pinout reference only. | | PIN NOMENCLATURE | |--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | A0-A15 E G VSS NC W DQ0-DQ15 VCC VPP | Address Inputs Chip Enable Output Enable Ground No Connection Program Inputs (programming)/Outputs 5-V Supply 12-V Power Supply‡ | ‡ Only in program mode. Copyright © 1992, Texas Instruments Incorporated ## device symbol nomenclature **PRODUCT PREVIEW** ## functional block diagram | | | | | | FUN | CTION | | | | |-------|---------------------------|------------|------------------|-----------------|-----|----------------|-----------------|-----|-------------------| | | MODET | | Vpp§ | Ē | G | A0 | A9 | W | DQ0-DQ15 | | | MODE | N PACKAGE | 1 | 2 | 20 | 21 | 31 | 39 | 3-10, 12-19 | | | | FN PACKAGE | 2 | 3 | 22 | 24 | 35 | 43 | 21-14, 11-4 | | | Read | | VPPL | VIL | VIL | X <sup>†</sup> | Х | VIH | Data Out | | | Output Disable | | VPPL | V <sub>IL</sub> | ViH | Х | Х | ViH | HI-Z | | Read | Standby and Write Inhibit | | VPPL | VIH | Х | Х | X | × | HI-Z | | | Signature | | \/· | ., | \/ | VIL | Vt | V | MFG Code 0097h | | | Signature | | VPPL | VIL | VIL | VIH | VH <sup>‡</sup> | VIH | Device Code 00E5h | | | Read | | VPPH | VIL | VIL | Х | Х | VIH | Data Out | | Read/ | Output Disable | | VPPH | VIL | VIH | X | X | VIH | HI-Z | | Write | Standby and Write Inhibit | | V <sub>PPH</sub> | VIH | Х | Х | Х | X | HI-Z | | İ | Write | | VPPH | VIL | ViH | × | × | VIL | Data In | TX can be VIL or VIH ## operation ### read/output disable When the outputs of two or more TMS28F210s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of other devices. To read the output of the TMS28F210, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. ## standby and write inhibit Active $I_{CC}$ current can be reduced from 50 mA to 1 mA by applying a high TTL level on $\overline{E}$ or to 100 $\mu$ A with a high CMOS level on $\overline{E}$ . In this mode, all outputs are in the high-impedance state. The TMS28F210 draws active current when it is deselected during programming, erasure, or program/erase verification. It will continue to draw active current until the operation is terminated. #### signature mode The signature mode provides access to a binary code identifying the manufacturer and device type. This mode is activated when A9 (pin 31, J package; pin 35, FN package) is forced to $V_H$ . Two identifier bytes are accessed by toggling A0. All other addresses must be held low. A0 low selects the manufacturer's code 0097h, and A0 high selects the device code 00E5h, as shown in the signature mode table below: | IDENTIFIERT | PINS <sup>‡</sup> | | | | | | | | | | | | |-------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|--|--| | IDENTIFIER | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | | | Manufacturer Code | V <sub>IL</sub> | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0097 | | | | Device Code | VIH | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 00E5 | | | TE = G = VIL, A1-A8 = VIL, A9 = VH, A10-A15 = VIL, VPP = VPPL. #### programming and erasure In the erased state, all bits are at a logic 1. Before erasing the device, all memory bits must be programmed to a logic 0. Afterwards, the entire chip is erased. At this point, the bits, now logic 1s, may be programmed accordingly. Refer to the Fastwrite and Fasterase algorithms for further detail. <sup>‡11.5</sup> V < VH < 13.0 V <sup>§</sup> VPPL ≤ VCC + 2 V; VPPH is the programming voltage specified for the device. For more details, refer to the recommended operating conditions. <sup>‡</sup> Upper 8 data bits will read 0. # 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS210-DECEMBER 1992 ## command register The command register controls the program and erase functions of the TMS28F210. The signature mode may be activated using the command register in addition to the above method. When $V_{PP}$ is high, the contents of the command register, and therefore the function being performed, may be changed. The command register is written to when $\overline{E}$ is low and $\overline{W}$ is pulsed low. The address is latched on the leading edge of the pulse, while the data is latched on the trailing edge. Accidental programming or erasure is minimized because two commands must be executed to invoke either operation. ## power supply considerations Each device should have a $0.1-\mu F$ ceramic capacitor connected between $V_{CC}$ and $V_{SS}$ to suppress circuit noise. Changes in current drain on $V_{PP}$ will require it to have a bypass capacitor as well. Printed circuit traces for both power supplies should be appropriate to handle the current demand. **Table 2. Command Definitions** | | REQUIRED | FIR | ST BUS CYCLE | SECON | SECOND BUS CYCLE | | | | | |------------------------|---------------|---------------------------|--------------|-------|------------------|--------------|----------------|--|--| | COMMAND | BUS<br>CYCLES | OPERATION<br>(see Note 1) | ADDRESS | DATA | OPERATION | ADDRESS | DATA | | | | Read | 1 | Write | × | 0000h | Read | RA | RD | | | | Signature Mode | 3 | Write | × | 0090h | Read | 0000<br>0001 | 0097h<br>00E5h | | | | Set-up Erase/Erase | 2 | Write | × | 0020h | Write | Х | 20h | | | | Erase Verify | 2 | Write | EAT | 00A0h | Read | Х | EVD | | | | Set-up Program/Program | 2 | Write | × | 0040h | Write | PA | PD | | | | Program Verify | 2 | Write | × | 00C0h | Read | Х | PVD | | | | Reset | 2 | Write | Х | 00FFh | Write | Х | 00FFh | | | NOTE 1: Modes of operation are defined in Table 1. † Description of Terms EA Address of memory location to be read during erase verify. RA Address of memory location to be read. PA Address of memory location to be programmed. Address is latched on the falling edge of $\overline{W}$ . RD Data read from location RA during the read operation. EVD Data read from location EA during erase verify. PD Data to be programmed at location PA. Data is latched on the rising edge of $\overline{W}$ . PVD Data read from location PA during program verify. SMJS210-DECEMBER 1992 ## logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the N package. **PRODUCT PREVIEW** # ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY #### command definitions #### read command Memory contents can be accessed while $V_{PP}$ is high or low. When $V_{PP}$ is high, writing 0000h into the command register invokes the read operation. Also, when the device is powered up, the default contents of the command register are 0000h and the read operation is enabled. The read operation remains enabled until a different, valid command is written to the command register. #### signature mode command The signature mode is activated by writing 0090h into the command register. The manufacturer's code (97h) is identified by the value read from address location 0000h, and the device code (00E5h) is identified by the value read from address location 0001h. #### set-up erase/erase commands The erase algorithm initiates with $\overline{E} = V_{IL}$ , $\overline{W} = V_{IL}$ , $\overline{G} = V_{IH}$ , $V_{PP} = 12$ V, and $V_{CC} = 5$ V. To enter the erase mode, write the set-up erase command, 0020h, into the command register. After the TMS28F210 is in the erase mode, writing a second erase command, 0020h, into the command register invokes the erase operation. The erase operation begins on the rising edge of $\overline{W}$ and ends on the rising edge of the next $\overline{W}$ . The erase operation requires 10 ms to complete before the erase-verify command, 00A0h, can be loaded. Maximum erase timing is controlled by the internal stop timer. When the stop timer terminates the erase operation, the device enters an inactive state and remains inactive until a valid erase verify, read, or reset command is received. #### erase-verify command All words must be verified following an erase operation. After the erase operation is complete, an erased word can be verified by writing the erase-verify command, 00A0h, into the command register. This command causes the device to exit the erase mode on the rising edge of $\overline{W}$ . The address of the word to be verified is latched on the falling edge of $\overline{W}$ . The erase-verify operation remains enabled until a valid command is written to the command register. To determine whether or not all the words have been erased, the TMS28F210 applies a margin voltage to each word. If FFFFh is read from the word, then all bits in the designated word have been erased. The erase-verify operation continues until all of the words have been verified. If FFFFh is not read from a word, then an additional erase operation needs to be executed. Figure 2 shows the combination of commands and bus operations for electrically erasing the TMS28F210. ## set-up program/program commands The programming algorithm initiates with $\overline{E} = V_{IL}$ , $\overline{W} = V_{IL}$ , $\overline{G} = V_{IH}$ , $V_{PP} = 12$ V, and $V_{CC} = 5$ V. To enter the programming mode, write the set-up program command, 0040h, into the command register. The programming operation will be invoked by the next write-enable pulse. Addresses are latched internally on the falling edge of $\overline{W}$ , and data is latched internally on the rising edge of $\overline{W}$ . The programming operation begins on the rising edge of $\overline{W}$ and ends on the rising edge of the next $\overline{W}$ pulse. The program operation requires 10 $\mu$ s for completion before the program-verify command, 00C0h, can be loaded. Maximum program timing is controlled by the internal stop timer. When the stop timer terminates the program operation, the device enters an inactive state and remains inactive until a valid program verify, read, or reset command is received. ## TMS28F210 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS210-DECEMBER 1992 ### program-verify command The TMS28F210 can be programmed sequentially or randomly because it is programmed one word at a time. Each word must be verified after it is programmed. The program-verify operation prepares the device to verify the most recently programmed word. To invoke the program-verify operation, 00C0h must be written into the command register. The program-verify operation will end on the rising edge of $\overline{W}$ . While verifying a word, the TMS28F210 applies an internal margin voltage to the designated word. If the true data and programmed data match, programming can continue to the next designated word location; otherwise, the word must be reprogrammed. Figure 1 shows how commands and bus operations are combined for word programming. #### reset command To reset the TMS28F210 after set-up erase command or set-up program command operations without changing the contents in memory, write 00FFh into the command register two consecutive times. After executing the reset command, a valid command must be written into the command register to change to a new state. ## Fastwrite algorithm The TMS28F210 is programmed using the Texas Instruments Fastwrite algorithm shown in Figure 1. This algorithm programs in a nominal time of two seconds. ## Fasterase algorithm The TMS28F210 is erased using the Texas Instruments Fasterase algorithm shown in Figure 2. The memory array needs to be completely programmed (using the Fastwrite algorithm) before erasure begins. Erasure typically occurs in one second. ## parallel erasure To reduce total erase time, several devices may be erased in parallel. Since each Flash EEPROM may erase at a different rate, every device must be verified separately after each erase pulse. After a given device has been successfully erased, the erase command should not be issued to this device again. All devices that complete erasure should be masked until the parallel erasure process is finished. See Figure 3, Parallel Erase Flow Diagram. Examples of how to mask a device during parallel erase include driving the device's $\overline{E}$ pin high, writing the read command (0000h) to the device when the others receive a setup erase or erase command, or disconnecting it from all electrical signals with relays or other types of switches. NOTES: 2. Refer to the recommended operating conditions for the value of VPPH. 3. Refer to the recommended operating conditions for the value of VPPL. Figure 1. Programming Flowchart: Fastwrite Algorithm NOTES: 2 Refer to the recommended operating conditions for the value of VPPH. Figure 2. Flash-Erase Flowchart: Fasterase Algorithm <sup>3</sup> Refer to the recommended operating conditions for the value of VppL. NOTE: n = number of devices being erased. Figure 3. Parallel-Erase Flow Diagram ## TMS28F210 1 048 576-BIT FLASH ## **ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY** SMJS210-DECEMBER 1992 | solute maximum ratings over operating free-air temperature range (unless otherwise noted) | |-------------------------------------------------------------------------------------------| | Supply voltage range, V <sub>CC</sub> (see Note 4) | | Supply voltage range, Vpp0.6 V to 14 V | | Input voltage range (see Note 5): All inputs except A9 | | A9 (see Note 5) | | Output voltage range (see Note 6) | | Operating free-air temperature range during read/erase/program | | (NL, FNL) | | Operating free-air temperature range during read/erase/program | | (NE, FNE) – 40°C to 85°C | | Operating free-air temperature range during read/erase/program | | (NQ, FNQ) – 40° C to 125°C | | Storage temperature range | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 4. All voltage values are with respect to GND. - 5. The voltage on any input pin may undershoot to -2.0 V for periods less than 20 ns. - 6. The voltage on any output pin may overshoot to 7.0 V for periods less than 20 ns. ## recommended operating conditions | | | , | | '2 | 8F210-10<br>8F210-12<br>8F210-15<br>8F210-17 | <b>!</b><br>• · | UNIT | |-----|----------------------|-------------------------------------|-------|-----------------------|----------------------------------------------|----------------------|----------| | | | | | MIN | TYP | MAX | | | Vcc | Supply voltage | During write/read/flash erase | | 4.5 | . 5 | 5.5 | ٧ | | V | Cumplicumbana | During read only (VppL) | | 0 | | V <sub>CC</sub> +2 | ٧ | | VPP | Supply voltage | During write/read/flash erase (Vpp) | ٦) | 11.4 | 12 | 12.6 | ٧ | | \/ | High-level dc input | voltono | TTL | 2 | | V <sub>CC+</sub> 0.5 | V | | VIH | night-level ac input | voitage | CMOS | V <sub>CC</sub> - 0.5 | | V <sub>CC</sub> +0.5 | <b>v</b> | | V/ | Low level de input s | voltage | TTL . | 0.5 | | 0.8 | V | | VIL | Low-level dc input v | onage | CMOS | GND - 0.2 | | GND+0.2 | | ## TMS28F210 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS210-DECEMBER 1992 ## electrical characteristics over full ranges of operating conditions | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|-------|-----|-------|------| | Vou | High lovel output voltage | | I <sub>OH</sub> = - 2.5 mA | 2.4 | | | V | | Voн | High-level output voltage | | ίοη = – 100 μΑ | Vcc-0 | .4 | | _ v | | Vai | Low-level output voltage | | I <sub>OL</sub> = 5.8 mA | | | 0.45 | v | | VOL | Low-level output voltage | | l <sub>OL</sub> = 100 μA | | | 0.1 | V | | t. | Input current (leakage) | All except A9 | V <sub>I</sub> = 0 to 5.5 V | | | ±1 | | | II. | input current (leakage) | A9 | VI = 0 to 13 V | | | ± 200 | μΑ | | 9 | Output current (leakage) | | VO = 0 to VCC | | | ±10 | μΑ | | laa. | Vpp supply current (read/standby | 1 | Vpp = Vppн, read mode | | | 200 | μА | | IPP1 | VPP supply current (read/standby | , | VPP = VppL | | | ±10 | μA | | IPP2 | Vpp supply current (during progratise (see Note 7) | m pulse) | Vpp = VppH | | | 50 | mA | | IPP3 | Vpp supply current (during flash e (see Note 7) | erase) | V <sub>PP</sub> = V <sub>PPH</sub> | | | 50 | mA | | IPP4 | VPP supply current (during progratise (see Note 7) | m/erase verify) | Vpp = VppH | | | 5.0 | mA | | laaa | Ver supply suggest (standby) | TTL-Input level | V <sub>CC</sub> = 5.5 V, <del>E</del> = V <sub>IH</sub> | | | 1 | mA | | ICCS | VCC supply current (standby) | CMOS-Input level | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub> | | | 100 | μА | | ICC1 | VCC supply current (active read) | | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{ L}, f = 6 \text{ MHz},$ outputs open | | | 50 | mA | | I <sub>CC2</sub> | VCC average supply current (active (see Note 7) | /e write) | VCC = 5.5 V, E = V <sub>IL</sub> , programming in progress | | | 10 | mA | | ІССЗ | VCC average supply current (flash | n erase) | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{IL}, \text{ erasure in}$ | | | | mA | | ICC4 | VCC average supply current (prog (see Note 7) | ram/erase verify) | $V_{CC} = 5.5 \text{ V}, \overline{E} = V_{IL}, V_{PP} = V_{PPH},$ program/erase-verify in progress | | | 15 | mA | NOTE 7: Not 100% tested; characterization data available. ## TMS28F210 1 048 576-BIT FLASH ## **ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY** SMJS210-DECEMBER 1992 # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1~\text{MHz}^\dagger$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|---------------------|--------------------------------|-----|-----|-----|------| | Ci | . Input capacitance | V <sub>I</sub> = 0 , f = 1MHz | | | 6 | pF | | СО | Output capacitance | V <sub>O</sub> = 0 , f = 1 MHz | | | 12 | pF | <sup>†</sup> Capacitance measurements are made on sample basis only. ## PARAMETER MEASUREMENT INFORMATION Figure 4. AC Test Output Load Circuit ## AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.45 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low on both inputs and outputs. Each device should have a 0.1- $\mu$ F ceramic capacitor connected between V<sub>CC</sub> and V<sub>SS</sub> as close as possible to the device pins. ## TMS28F210 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS210-DECEMBER 1992 ## switching characteristics over full ranges of recommended operating conditions | | DESCRIPTION | TEST | ALTERNATE | '28F21 | 0-10 | '28F2 | 10-12 | '28F21 | 10-15 | '28F210-17 | | UNIT | |---------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------|--------|------|-------|-------|--------|-------|------------|-----|------| | | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | ta(A) | Access time from address | | <sup>t</sup> AVQV | | 100 | | 120 | 1 | 150 | | 170 | ns | | ta(E) | Access time from chip enable | | <sup>t</sup> ELQV | | 100 | | 120 | | 150 | | 170 | ns | | t <sub>en(G)</sub> | Access time from output enable | | tGLQV , | | 45 | | 50 | | 55 | | 60 | ns | | t <sub>c(R)</sub> | Read cycle time | ] | tavav | 100 | | 120 | | 150 | | 170 | | ns | | t <sub>d(E)</sub> | Delay time, chip<br>enable low to low-Z<br>output | C <sub>L</sub> = 100 pF<br>1 Series 74 | tELQX | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>d</sub> (G) | Delay time, output<br>enable low to low-Z<br>output | TTL Load<br>Input t <sub>f</sub> ≤ 20 ns<br>Input t <sub>f</sub> ≤ 20 ns | <sup>t</sup> GLQX | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> dis(E) | Chip disable to hi-Z output | | tEHQZ | 0 | 55 | 0 | 55 | 0 | 55 | 0 | 55 | ns | | <sup>t</sup> dis(G) | Hold time, output<br>enable to hi-Z output | | <sup>t</sup> GHQZ | 0 | 30 | 0 | 30 | 0 | 35 | 0 | 35 | ns | | <sup>t</sup> h(D) | Hold time, data valid from address, $\overline{E}$ , or $\overline{G}\dagger$ | | tAXQX | 0 | | 0 | - | 0 | | 0 | | ns | | twr(W) | Write recovery time<br>before read | | <sup>t</sup> WHGL | 6 | | 6 | | 6 | | 6 | | μs | <sup>†</sup> Whichever occurs first. ## AC characteristics-write/erase/program operations | | DESCRIPTION | ALTERNATE | '28F21 | 0-10 | '28F2' | 10-12 | '28F2' | 10-15 | '28F210-17 | | UNIT | |---------------------|-------------------------------------|-------------------|--------|------|--------|-------|--------|-------|------------|-----|------| | | DESCRIP HON | SYMBOL | MIN | TYP | MIN | TYP | MIN | TYP | MIN | TYP | UNII | | <sup>t</sup> c(W) | Write cycle time | †AVAV | 100 | | 120 | | 150 | | 170 | | ns | | t <sub>su(A)</sub> | Address setup time | <sup>t</sup> AVWL | 0 | | 0 | | 0 | | 0 | | ns | | th(A) | Address hold time | tWLAX | 55 | | 60 | | 60 | | 70 | | ns | | t <sub>su(D)</sub> | Data setup time | <sup>t</sup> DVWH | 50 | | 50 | | 50 | | 50 | | ns | | thw(D) | Data hold time | twHDX | 10 | | 10 | | 10 | | 10 | | ns | | twr(W) | Write recovery time before read | <sup>t</sup> WHGL | 6 | | 6 | | 6 | | 6 | | μs | | trr(W) | Read recovery time before write | <sup>t</sup> GHWL | 0 | | 0 | | 0 | | 0 | | μs | | t <sub>su(E)</sub> | Chip enable setup time before write | tELWL. | 20 | | 20 | | 20 | | 20 | | ns | | th(E) | Chip enable hold time | tWHEH | 0 | | 0 | | 0 | | 0 | | ns | | tw(W) | Write pulse duration (see Note 8) | tWLWH | 60 | | 60 | - | 60 | | 60 | | ns | | twh(W) | Write pulse duration high | twhwL | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>c</sub> (W)B | Duration of programming operation | tWHWH1 | 10 | | 10 | | 10 | | 10 | | μs | | <sup>t</sup> c(E)B | Duration of erase operation | tWHWH2 | 9.5 | 10 | 9.5 | 10 | 9.5 | 10 | 9.5 | 10 | ms | | t <sub>su(P)E</sub> | Vpp setup time to chip enable low | tVPEL | 1.0 | | 1.0 | | 1.0 | | 1.0 | | μs | | t <sub>su(E)P</sub> | Chip enable, setup time to Vpp ramp | t <sub>EHVP</sub> | 100 | | 100 | | 100 | | 100 | | ns | | ts(P)R | Vpp rise time | tvppr | 1 | | 1 | | 1 | | 1 | | μs | | t <sub>s(P)F</sub> | Vpp fall time | t/PPF | 1 | | 1 | | 1 | | 1 | | μs | NOTE 8: Rise/fall time ≤ 10 ns. ## alternative CE-controlled writes | | DESCRIPTION | ALTERNATE | '28F | 010-10 | '28F | 010-12 | '28F | 010-15 | '28F | 010-17 | UNIT | |---------------------|--------------------------------------------|-------------------|------|--------|------|--------|------|--------|------|--------|------| | | DESCRIPTION | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | OMI | | <sup>t</sup> c(W) | Write cycle time | t <sub>AVAV</sub> | 100 | | 120 | | 150 | | 170 | | ns | | t <sub>su(A)</sub> | Address setup time | †AVEL | 0 | | 0 | | 0 | | 0 | | ns | | thE(A) | Address hold time | <sup>†</sup> ELAX | 75 | | 80 | | 80 | | 90 | | ns | | t <sub>su(D)</sub> | Data setup time | <sup>t</sup> DVEH | 50 | | 50 | | 50 | | 50 | | ns | | thE(D) | Data hold time | t <sub>EHDX</sub> | 10 | | 10 | | 10 | | 10 | | ns | | twr(E) | Write recovery time before read | <sup>t</sup> EHGL | 6 | | 6 | | 6 | | 6 | | μs | | trr(E) | Read recovery time before write | <sup>t</sup> GHEL | 0 | | 0 | | 0 | | 0 | | μs | | t <sub>su(W)</sub> | Write enable setup time before chip enable | tWLEL | 0 | | 0 | | 0 | | 0 | | ns | | th(W) | Write enable hold time | t <sub>EHWH</sub> | 0 | | 0 | | 0 | | 0 | | ns | | tw(E) | Write pulse duration | <sup>t</sup> ELEH | 70 | | 70 | | 70 | | 80 | | ns | | twh(E) | Write pulse duration high | <sup>t</sup> EHEL | 20 | | 20 | | 20 | | 20 | | ns | | t <sub>su(P)E</sub> | Vpp setup time to chip enable low | <sup>†</sup> VPEL | 1.0 | | 1.0. | | 1.0 | | 1.0 | | μs | | t <sub>c</sub> (W)B | Duration of programming operation | <sup>†</sup> EHEH | 10 | | 10 | | 10 | | 10 | | μs | ## PARAMETER MEASUREMENT INFORMATION t<sub>c(R)</sub> A0-A15 Address Valid ta(A) Ē ta(E) tdis(E) $\overline{\mathbf{G}}$ twr(W) ten(G) - t<sub>dis(G)</sub> **≠** td(G) - t<sub>h(D)</sub> → **Ouput Valid** DQ0-DQ15 - Figure 5. Read Cycle Timing **PRODUCT PREVIEW** Figure 6. Write Cycle Timing Figure 7. Write Cycle (Alternative CE-Controlled Writes) Timing Figure 8. Flash-Erase Cycle Timing # TMS28F210 1 048 576-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS210-DECEMBER 1992 SMJS040-DECEMBER 1992 † The package is shown for pinout reference only. | | PIN NOMENCLATURE | | |-----------------|------------------------|--| | A0-A18 | Address Inputs | | | Ē<br>G | Chip Enable | | | G | Output Enable | | | DQ0-DQ7 | Data In/Data Out | | | NC | No Internal Connection | | | Vpp | 12-V Power Supply | | | Vcc | 5-V Power Supply | | | V <sub>SS</sub> | Ground | | ## description The TMS28F040 is a 4 194 304 bit, programmable read-only memory that can be electrically erased (bulk-erased and block-erased) and re-programmed. This device is offered in 32-pin plastic DIP and 40-pin TSOP packages. The All Inputs/Outputs TTL Compatible Chip Erase Before Reprogramming TMS28F040 is organized as 16 independent 32K byte blocks. Blocks may be dynamically marked read-only by configuring soft protection registers with command sequences. Embedded byte write and chip/block erase functions are fully automated by an on-chip write state machine (WSM), thus releasing the system processor for other tasks. A suspend/resume feature allows access to unaltered memory blocks during erase operations. The TMS28F040 Flash EEPROM is offered in a dual in-line plastic package (N suffix) designed for insertion in mounting-hole rows on 15,2 mm (600-mil) centers, a 40-lead thin small outline package (DD suffix), and reverse pinout TSOP package (DU suffix). The TMS28F040 is offered with two choices of temperature ranges of 0°C to 70°C (NL, DDL, and DUL suffixes) and – 40°C to 125°C (NQ, DDQ, and DUQ suffixes). #### operation Device operations are selected by writing JEDEC standard commands with conventional microprocessor timings into a command register through the I/O pins (DQ0–DQ7) while $V_{PP} = V_{PPH}$ . The device is always in the read-only mode when $V_{PP} = V_{PPL}$ . The content of the command register acts as input to an on-chip state machine. The command register latches commands as issued by system software and is not altered by write state machine (WSM) actions. It defaults to read array mode upon initial power-up. With an appropriate command written to the command register, standard processor accesses output stored data, device/mfg codes, or output status of program/erase operations for validation. The functions associated with altering memory contents are program, erase, protection, and status. These functions are accessed via the command register and validated through the status register. The signature register may be accessed while $V_{PP} \le V_{PPH}$ by applying A9 = $V_{ID}$ . High voltage ( $V_{PPH}$ ) on $V_{PP}$ enables device erasure and programming. ## device symbol nomenclature ## functional block diagram PRODUCT PREVIEW SMJS040-DECEMBER 1992 | Table | 1. | Operation | Modes | |-------|----|-----------|-------| |-------|----|-----------|-------| | MODE | Ē | G | Vpp | A9 | A0 | DQ0-DQ7 | |--------------------|-----|-----------------|------------------|-----------------|-----|---------| | Read-Only | VIL | V <sub>IL</sub> | V <sub>PPL</sub> | Х | × | DOUT | | Read | VIL | VIL | X | Х | × | DOUT | | Output Disable | VIL | ViH | VPPL | Х | × | High-Z | | Standby | VIH | X | Х | X | × | High-Z | | Signature (Mfr) | VIL | VIL | X | V <sub>ID</sub> | VIL | 97h | | Signature (Device) | VIL | VIL | X | V <sub>ID</sub> | VIH | 79h | | Write | VIL | ViH | VPPH | X | X | DIN | - NOTES: 1. X can be VIL or VIH for control pins or addresses, and VPPL or VPPH for VPP. - 2. Write/Erase operations will continue during standby until completed. - 3. Block erase, chip erase, and byte programming commands are assured only when Vpp = VppH. #### access modes The TMS28F040 is configured as read-only while VPP = VPPL. Commands to initiate status reads and program/erase operation are possible with Vpp = VppH. The memory address space consists of sixteen 32K x 8-bit blocks indexed by address inputs A15-A18. #### read access While $V_{PP} = V_{PPL}$ , the TMS28F040 is configured for read-only access; program and erase operations are not available. When $V_{PP} = V_{PPH}$ , a read cycle must assert $\overline{G}$ low with $\overline{E} = V_{II}$ . Hardware signature read is always available. #### write access Write access is available when $V_{PP} = V_{PPH}$ . Commands, data, and addresses are latched by the TMS28F040 using the $\overline{E}$ input. A write cycle is defined as $\overline{E}$ switching low with $\overline{G}$ high and $V_{PP} = V_{PPH}$ . Command or program data are latched on the rising edge of $\overline{\mathsf{E}}$ . Addresses are latched on the falling edge of $\overline{\mathsf{E}}$ . Software signature, status, polling, suspend/resume, and program/erase commands are functional during write access. #### read modes The TMS28F040 always operates in one of three read modes. The read mode is latched by writing an initiation command and remains latched regardless of subsequent program and erase operations. Only the read memory mode is available when $V_{PP}=V_{PPL}$ . #### read memory data/poll bits Upon initial power up, the device defaults to the read memory mode. This mode can also be set at any time by writing either of the commands FFh or 00h. The mode remains latched until one of the other two read modes is initiated. The read array commands are functional when Vpp=VppL or VppH. The data available while in the read memory mode, when $V_{PP}=V_{PPH}$ , is dependent on the state of the write state machine. If the WSM is not performing a program or erase operation, the standard processor read cycles simply retrieve the array data. If the WSM is busy, the system processor may read the data poll bit (DQ7) and the toggle bit (DQ6) to test for operation progress and completion. The behavior of these bits is described in a later section. #### read status register The device contains a status register than can be read to determine the status of the automated program/erase operations. This register is read by writing the command 70h. Following the write command 70h, all subsequent read cycles output data from the status register until one of the other two read modes is initiated. The status register is updated automatically by the write state machine. The purpose and behavior of the bits of the status register are described in a separate section. The read status register command is functional when VPP=VPPH. SMJS040-DECEMBER 1992 #### read signature mode The signature operation outputs the manufacturer code (97h) and device code (79h). This mode can be entered through either a hardware or software operation. The read signature mode may be latched through software by writing the command 90h. Upon latching 90h, asserting $A0 = V_{IL}$ outputs the manufacturer code, while setting $A0 = V_{IH}$ produces the device code. This mode remains effective until one of the other two read modes is initiated. The read signature command is functional when $V_{PP} = V_{PPH}$ and is accessible from any operating mode. Alternatively, the hardware implementation is achieved by setting $\overline{E} = \overline{G} = V_{IL}$ , A9= $V_{ID}$ and A0 = $V_{IL}$ or $V_{IH}$ . When A0 = $V_{IL}$ , the output represents the manufacturer code. The device code is output when A0 = $V_{IH}$ . The hardware signature access is not latched. Once A9 returns to $V_{IL}$ or $V_{IH}$ , the device returns to the previously latched read mode. ## standby mode When $\overline{E} = V_{IH}$ , the device is in standby mode where much of the circuitry is disabled resulting in lower power consumption. In this mode, the output pins (DQ0–DQ7) are placed in high-impedance state irrespective of $\overline{G}$ . An erase/program operation will continue during standby until completed. ## output disable When $\overline{G} = V_{IH}$ or $\overline{E} = V_{IH}$ , the device outputs are disabled and the output pins (DQ0–DQ7) are placed in high-impedance state. ## write/erase modes The TMS28F040 offers fully automated block erase, chip erase, and byte program operating modes. All pulse generation, preconditioning, and verification is handled by the on-chip write state machine. Upon initial power-up, the device defaults to reading memory data. Program and erase operations require two command cycles to initiate. Program and erase operations are accepted when $V_{PP} = V_{PPH}$ . Attempting to initiate a program or erase operation while $V_{PP} = V_{PPL}$ will leave the array contents unaltered. Additionally, if $V_{PP}$ drops sufficiently below $V_{PPH}$ during a program or erase operation, the operation will be aborted. If $V_{CC}$ drops below $V_{LKO}$ , any operation in progress will be aborted, new operations will be locked out, and the device will return to the read array mode. If any operation is in progress or suspended, write/erase mode commands will be ignored until the operation in progress completes. #### block erase Block erase will initialize the contents of a single unprotected block to all 1s. Block erase is initiated by the command sequence: block erase setup(20h) followed by block erase confirm(D0h). This command sequence is to ensure that memory contents are not accidentally erased. These commands are associated with a block address to be erased (A15–A18). Addresses are latched during the confirm command on the falling edge of $\overline{E}$ . Command data is latched on the rising edge of $\overline{E}$ . Block preconditioning, erase, and verify are handled by the write state machine, invisible to the system. Block erasure takes place when $V_{PP} = V_{PPH}$ and $V_{CC} > V_{LKO}$ . If the addressed block has been protected, the operation will abort with the erase status register flag SR.5 = $V_{IH}$ . #### chip erase Chip erase is initiated by the command sequence: chip erase setup(30h) followed by chip erase confirm(30h). This command sequence is to ensure that memory contents are not accidentally erased. Command data is latched on the rising edge of $\overline{E}$ . Chip erase is handled by the write state machine, invisible to the system. The chip erasure takes place only when $V_{PP}=V_{PPH}$ and $V_{CC}>V_{LKO}$ . Chip erase will set the memory contents of all unprotected blocks to 1s in a single erase operation. Individual blocks may be excluded from erasure by configuring the soft protection registers. CINDO-40 DECEMBER 1300 #### erase suspend/resume The erase suspend command (B0h) allows interruption of a block erase operation in order to read data from an unaltered block of memory. Once the erase sequence is started, the erase suspend command (B0h) requests the write state machine to suspend the erase operation at predetermined breakpoints in the erase algorithm. The device operation status must be monitored to determine when the suspend has been executed (see related monitoring operation status section). After suspend has been granted, the read command should be written with appropriate address to read data from another block. V<sub>PP</sub> is required to remain at V<sub>PPH</sub> during the suspend so that the operation may be continued with a resume command. Block erase, chip erase, byte/word program, and soft protect commands are not accepted when any operation has been suspended. The erase sequence can be resumed with the erase resume command (D0h). An erase resume command must follow a suspend command before any other write/erase operation is allowed. If V<sub>PP</sub> drops sufficiently below V<sub>PPH</sub> during a suspended operation, the suspended operation will be aborted and a resume command must be given before another write/erase operation is accepted. #### byte/word program Byte programming is initiated by the command sequence: program setup (10h) followed by a write confirm command specifying address and data to be programmed. Addresses are latched during the confirm command on the falling edge of $\overline{E}$ . Program data is latched on the rising edge of $\overline{E}$ . Polling the device will determine when the program operation is complete. Ones (1s) cannot be programmed into any bit position and are ignored (e.g., programming FFh over an address location does not alter its data and does not return a fail condition). #### soft protection Data in the TMS28F040 is organized into sixteen separate $32K \times 8$ -bit blocks indexed by address A15–A18. The device features the ability to protect the data stored in individual blocks from erasure and reprogramming. The protection mechanism is a bank of sixteen flags which can be set or reset through register commands. If a flag is set, it secures the data in the corresponding block by preventing all program/erase operations pertaining to that block. Upon power up, all flags are automatically cleared to allow unrestricted modification of the data array. Alteration of the protection flags is a two bus-cycle process. On the first bus cycle, the software protect command, 0Fh, must be written to the device using the standard write cycle timings. On the next write strobe, a block address is latched into the address register on its falling edge and a keyword is latched into the data register on its rising edge. To have effect, the keyword must be one of the four patterns specifying the change as described in the command table. If data other than one of the four valid patterns is written on the second bus cycle, no change is made to the flag registers. Protection flags are not altered by Vpp transitions. The benefit of this feature is that the end user can dynamically configure portions of the array as read-only. An attempt to alter data located in a protected block has no effect on its data. During an entire chip erase operation, protected blocks are unchanged and unprotected blocks are erased. ## monitoring operation status The status of the on-chip program and erase operations may be monitored when V<sub>PP</sub>= V<sub>PPH</sub>. The most complete monitoring method uses the status register. Alternatively, either the data poll bit (DQ7) or the toggle bit (DQ6) can be analyzed. SMJS040-DECEMBER 1992 #### **Table 2. Status Register Bit Definitions** | | FUNCTION | | | | |--------------|----------------------------------|-------------------------------|---------------------------|--| | REGISTER BIT | HIGH (1) | LOW (0) | FUNCTION | | | SR.7 (DQ7) | Ready | Busy | Write state machine ready | | | SR.6 (DQ6) | Suspended | In progress/completed | Erase suspended | | | SR.5 (DQ5) | Failure in chip/block erasure | Successful chip/block erasure | Erase status | | | SR.4 (DQ4) | Failure in byte program | Successful byte program | Program status | | | SR.3 (DQ3) | Vpp low detect/operation aborted | Vpp status ok | Vpp low | | | SR0-SR.2 | | | Reserved | | - NOTES: 4. Register bits SR.7-SR.0 correspond with DQ7-DQ0 respectively. - 5. The SR.7 bit must first be checked to determine program or erase completion before status bits are checked for program/erase success. The erase status bit (SR.5) and program status bit (SR.4) are set by the write state machine and can only be reset by the clear status register command (50h). Program/erase operations are not guaranteed when Vpp drops below VppH. If a command sequence error is detected (invalid confirm command), both the program (SR.4) and erase (SR.5) status bits will be set. Status bits SR.3-SR.0 are reserved and should be masked out when polling the status register. #### status register The status register bit definitions table summarizes this functional description. The status register can be monitored by issuing the read status register command, 70h, either before or after initiating a program/erase operation. After the read status register command is given, the status register remains available until the device is reset to the read array mode by the FFh or 00h commands or read signature mode 90h. Any number of memory modifications can be performed before returning to the read array mode. The contents of the status register are updated automatically by the write state machine. After a program/erase command is issued and confirmed, the ready bit (DQ7) of the status register indicates that the operation is in progress. No other program/erase commands are effective when the ready bit is low. Polling the ready bit for V<sub>OH</sub> determines when the operation is complete. Afterwards, the program status (DQ5), erase status (DQ4) and Vpp low (DQ3) bits of the status register can be analyzed to validate successful completion. If any of these are set, they can be cleared by issuing a clear status register command, 50h. To maximize system flexibility, no requirement is made to verify or clear the status bits before another operation is attempted. The status register is cleared only by the clear status register command so that any number of memory modifications may be made between status register checks. Any failure conditions that occur will accumulate in the status register between clear commands. The clear status register command is available when $V_{PP} = V_{PPH}$ and while no write erase operation is in progress or suspended. The status register can be used to monitor the state of the device entering and exiting the suspend mode. After the suspend command (B0h) is given, the suspend bit (DQ6) will be set to VOH. When a breakpoint is reached, the write state machine sets the ready bit DQ7 to $V_{OH}$ . Ready bit DQ7 should be used to monitor when a suspend request has been granted, and the suspend bit DQ6 should be used to determine if a resume operation is necessary. If the write state machine is not busy, the suspend command is ignored and suspend bit DQ6 will not be set. To begin reading the array, one of the read array commands, 00h or FFh, must be issued if the device was in the read status register mode. After reading the array, the device can be returned to reading the status register by again writing 70h. The resume command, D0h, continues the erase operation and resets both the suspend and ready bits to VOI. VPP low status bit DQ3 indicates a catastrophic VPP supply failure during a program, erase, or suspend operation. This bit will be set if Vpp drops significantly below VppH while the write state machine is busy or suspended. Any operation that was in progress at that time will be aborted. The Vpp low status bit provides a valid indication of gross failure of the Vpp supply. Vpp loss for short duration or slightly below minimum operating levels might still corrupt data without the status register indicating a failure. It is left to the user to provide power supply integrity. SMJS040-DECEMBER 1992 #### data polling and toggle bits If the device is set in the read array mode before or during a program/erase operation, the poll bit and toggle bit will be available. One method to check for operation completion is to use the toggle bit (DQ6). This bit is available along with the data poll bit (DQ7) when the device is in the read array mode. While the write state machine is busy, the toggle bit switches logic states with each falling edge of $\overline{E}$ or $\overline{G}$ . When the program or erasure is complete, the output pins automatically return to providing the data stored in the byte specified by the address pins. Therefore, when DQ6 stops toggling between two consecutive reads to the same address, the operation is complete. To confirm successful array modification, the status register may be read by issuing the read status register command, 70h. By addressing an unaltered block, the toggle bit may also be used to determine when a suspend request has been granted. After the B0h command is given, the toggle bit will continue to switch logic states with each falling edge of $\overline{E}$ or $\overline{G}$ until the current operation is suspended. DQ6 stops toggling between two consecutive reads to the same address once the suspend request has been granted. While the write state machine is busy, the data poll bit (DQ7) reflects the complement of the data stored in the seventh bit of the target data register. After the operation is complete, the device output pins automatically return to reading the byte specified by the address pins. Data bit DQ7 changing from complement to true indicates the end of an operation. When using this monitor method, the addresses should remain stable throughout the operation. During a block or chip erasure, the data poll bit (DQ7) is always low and returns high at successful completion. Should the device fail to erase or program, the data poll bit (DQ7) might not return to its uncomplemented state. Data polling is available after the second bus-cycle write sequence initiating a program/erase operation. The success of the modification can be verified when the byte data becomes available. The status register is always readable by issuing the read status register command, 70h. SM IS040-DECEMBER 1992 #### **Table 3. Command Definitions** | COMMAND | BUS | FIRST BUS CYCLE | | | SECOND BUS CYCLE | | | |------------------------|--------|-----------------|---------|------|------------------|----------|-------| | COMMAND | CYCLES | OPERATION | ADDRESS | DATA | OPERATION | ADDRESST | DATAT | | Read Array | 1 | Write | X | 00h | | | | | Read Array | 1 | Write | X | FFh | | | | | Signature | 3 | Write | X | 90h | Read | IA | | | Read Status Register . | 2 | Write | Х | 70h | Read | Х | SRD | | Clear Status Register | 1 | Write | Х | 50h | | , | | | Automated Block Erase | 2 | Write | х | 20h | Write | BA | D0h | | Erase Suspend | 1 | Write | Х | B0h | | | | | Erase Resume | 1 | Write | X | D0h | | | | | Automated Byte Program | 2 | Write | X | 10h | Write | PA | PD | | Automated Chip Erase | 2 | Write | х | 30h | Write | х | 30h | | Soft Protect | 2 | Write | X | 0Fh | Write | BA | PC | NOTES: 6. The command data is written through DQ0-DQ7. 7. Following the signature command, two read operations access the manufacturer code (97h) and device code (79h). † Description of terms: = signature address: 00000h for mfr code; 00001h for device code. BA = any address within the block to be selected; latched on falling edge of $\overline{E}$ . PA = address of memory location to be programmed; latched on falling edge of $\overline{E}$ . SRD = data read from status register. PD = data to be written at location PA. Data is latched on rising edge of $\overline{E}$ . PC = Protect Command. : 00h = Clear all protection (enable chip W/E) : FFh = Set all protection (disable chip W/E) : F0h = Clear addressed block protection (enable block W/E) : 0Fh = Set addressed block protection (disable block W/E) SMJS040-DECEMBER 1992 Figure 1. Automated Chip Erase Algorithm Figure 2. Automated Block Erase Algorithm Figure 3. Automated Byte Program Algorithm SMJS040-DECEMBER 1992 | abs | colute maximum ratings over operating free-air termperature range (unless otherwise noted) | |-----|--------------------------------------------------------------------------------------------| | | Supply voltage, V <sub>CC</sub> (see Note 8) | | | Supply voltage, Vpp – 0.2 V to 15 V | | | Input voltage range: All except A9 (see Note 9) | | | A9 (see Note 9) | | | Output voltage 0.6 to 7 V | | | Operating free-air temperature range during read/erase/program | | | (NL, DDL, DUL) 0°C to 70°C | | | Operating free-air temperature range during read/erase/program | | | (NQ, DDQ, DUQ) – 40°C to 125°C | | | Storage temperature range – 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 8. All voltage values are with respect to the most negative supply voltage VSS. 9. The voltage on any input pin may undershoot to -2.0 V for periods less than 20 ns. ## recommended operating conditions | | | | MIN N | OM MAX | UNIT | |-----------------|--------------------------------|---------------------------------------|-----------------------|----------------------|------| | Vcc | Supply voltage | Operating Range | 4.5 | 5 5.5 | ٧ | | | | V <sub>LKO</sub> Erase/Write Lock-Out | 2.5 | | V | | Vpp | Supply voltage | VPPL Read Mode | -2.0‡ | 0 V <sub>CC</sub> +2 | ٧ | | | | VPPH Program/Erase Mode | 11.4 | 12 12.6 | V | | V <sub>IH</sub> | High-level input voltage | TTL | 2 | V <sub>CC</sub> +0.5 | V | | | | CMOS | V <sub>CC</sub> - 0.2 | V <sub>CC</sub> +0.5 | V | | VIL | Low-level input voltage | TTL | - 0.5 | 0.8 | V | | | | CMOS | 0.5 | 0.2 | V | | VID | A9 signature voltage | T. | 11.4 | 13 | V | | TA | | NL, DDL, DUL, suffix | 0 | 70 | °C | | | Operating free-air temperature | NQ, DDQ, DUQ suffix | -40 | 125 | ' | <sup>‡</sup> Duration of Vpp undershoot must be < 20 ns. # TMS28F040 4 194 304-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS040-DECEMBER 1992 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------|-----------------------|------|------| | V | Ligh level output voltage | CMOS-output level | I <sub>OH</sub> = - 20 μA | V <sub>CC</sub> - 0.2 | | V | | VOH | High-level output voltage | TTL-output level | IOH = - 400 μA | 2.4 | | ٧ | | V | Level evel even veltees | TTL-output level | I <sub>OL</sub> = 2.1 mA | | 0.45 | ٧ | | VOL | Low-level output voltage | CMOS-output level | I <sub>OL</sub> = 20 μA | | 0.1 | ٧ | | lį . | Input current (leakage) | | V <sub>I</sub> = 0 to V <sub>CC</sub> | | ±1 | μA | | Ю | Output current (leakage) | | $\overline{E} = V_{IH}$ , $V_O = 0$ to $V_{CC}$ | | ±10 | μΑ | | ID | A9 signature mode current | | A9 = V <sub>ID</sub> MAX | | 200 | μΑ | | 1 | Vacanthy oursent (Standby) | TTL-input level | Ē = V <sub>IH</sub><br>V <sub>CC</sub> = 5.5 V | | 1 | mA | | ICC1 | VCC supply current (Standby) | CMOS-input level | Ē = V <sub>CC</sub> + 0.2 V,<br>V <sub>CC</sub> = 5.5 V | | 100 | μА | | lCC2 | VCC supply current | | Ē = V <sub>IL</sub> , V <sub>CC</sub> = 5.5 V<br>f = 6 MHz, I <sub>OUT</sub> = 0 mA | | | | | lcc3 | V <sub>CC</sub> supply current<br>(Program mode) | | V <sub>CC</sub> = 5.5 V, $\overline{G}$ = V <sub>IH</sub><br>Programming in progress | | 30 | mA | | lCC4 | V <sub>CC</sub> supply current<br>(Erase mode) | | ont V <sub>CC</sub> = 5.5 V, $\overline{G}$ = V <sub>IH</sub> Chip Erase in progress | | 30 | mA | | ICC5 | V <sub>CC</sub> supply current<br>(Erase Suspend) | | V <sub>CC</sub> = 5.5 V, I <sub>OUT</sub> = 0 mA<br>Erase suspended,<br>Block read at f = 6 MHz | | 40 | mA | | IPP1 | Vpp supply current<br>(Standby) | | GND ≤ Vpp ≤ VCC<br>E = VIH | | ±10 | μΑ | | IPP2 | Vpp supply current<br>(Read mode) | | VPP = VPPH MAX | | 200 | μΑ | | I <sub>PP3</sub> | Vpp supply current<br>(Program mode) | | | | 30 | mA | | IPP4 | Vpp supply current<br>(Erase mode) | | Vpp = VppH MAX,<br>Chip erase in progress | | 50 | mA | | IPP5 | Vpp supply current<br>(Erase suspend) | | VPP = VPPH MAX,<br>Erase suspended,<br>Block read at f = 6 MHz | | 200 | μΑ | # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|-----------------------|-------------------------------|-----|-----|-----|------| | Cı | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 4 | 6 | pF | | СО | Output capacitance . | V <sub>O</sub> = 0, f = 1 MHz | | 6 | 12 | pF | | CVPP | Vpp input capacitance | Vpp = 0, f =1 MHz | | 6 | 12 | pF | # TMS28F040 4 194 304-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS040-DECEMBER 1992 # switching characteristics over recommended operating free-air temperature range: read-only operation | | PERCENTION | ALT. | '28F0 | 40-10 | '28F0 | 40-12 | '28F0 | 40-15 | '28F0 | 40-17 | | |-------------------|---------------------------------------------------------------------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|------| | | DESCRIPTION | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | †AVAV | Read cycle time | t <sub>RC</sub> | 100 | | 120 | | 150 | | 170 | | ns | | tAVQV | Access time from address | tACC | | 100 | | 120 | | 150 | | 170 | ns | | | Output hold from Address, $\overline{E}$ , or $\overline{G}$ change | tон | 0 | | 0 | | 0 | | 0 | | ns | | tELQV | E to output valid | tCE | | 100 | | 120 | | 150 | | 170 | ns | | t <sub>ELQX</sub> | E to output low Z | tLZ | 0 | | 0 | | 0 | | 0 | | ns | | tEHQZ | E to output high Z | tHZ | | 30 | | 30 | | 35 | | 40 | ns | | tGLQV | G to output valid | tOE | | 50 | | 55 | | 60 | | 65 | ns | | tGLQX | G to output low Z | tOL | 0 | | 0 | | 0 | | 0 | | ns | | tGHQZ | G to output high Z | tDF | | 30 | | 30 | | 35 | | 40 | ns | | tvcs | V <sub>CC</sub> setup time to valid read | tvcs | 20 | | 20 | | 20 | | 20 | | μs | | tGLWL | G read setup time to E high† | tGLWL | 20 | | 20 | | 20 | | 20 | | ns | | tGLWH | G read pulse duration† | tGLWH | 40 | | 45 | | 50 | | 55 | | ns | <sup>†</sup> Required when Vpp = VppH. # switching characteristics over recommended operating free-air temperature range: write, erase, program operations | | PARAMETER | ALT. | '28F0 | 40-10 | '28F0 | 10-12 | '28F0 | 10-15 | '28F0 | 10-17 | UNIT | |-------------------|------------------------------------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|------| | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tAVAV | Write cycle time | twc | 100 | | 120 | | 150 | | 170 | | ns | | <sup>t</sup> AVWH | Address setup time | tAS | 0 | | 0 | | . 0 | | 0 | | ns | | twhax | Address hold time | tAH | 45 | | 50 | | 55 | | 60 | | ns | | tGHWL | G write setup time | tGHWL | 0 | | 0 | | 0 | | 0 | | ns | | tGHWH | G write hold time | tGHWH | 5 | | 5 | | 5 | | 5 | | ns | | tvpwl | Vpp setup to Ē write strobe‡ | tvps | 60 | | 60 | | 60 | | 60 | | ns | | tWLWH | E write strobe pulse duration | tWP | · 40 | | 45 | | 50 | | 55 | | ns | | tWHWL | E write strobe pulse duration high | tWPH | 20 | | 20 | | 20 | | 20 | | ns | | tDVWH | Data setup to E high | t <sub>DS</sub> | 20 | | 20 | | 20 | | 20 | | ns | | twhox | Data hold time | t <sub>D</sub> | 10 | | 10 | | 10 | | 10 | | ns | | typpr | Vpp rise time (90% VppH) | typpr | 500 | | 500 | | 500 | | 500 | | ns | | tvpph | Vpp hold time | t/PPH | 0 | | 0 | | 0 | | 0 | | ns | | tWHWH1 | Duration of program operation | twHwH1 | 8.6 | 529 | 8.6 | 529 | 8.6 | 529 | 8.6 | 529 | μS | | tWHWH2 | Duration of block erase operation | tWHWH2 | 0.1 | 62.5 | 0.1 | 62.5 | 0.1 | 62.5 | 0.1 | 62.5 | s | | tWHWH3 | Duration of chip erase operation | tWHWH3 | 2.6 | 184 | 2.6 | 184 | 2.6 | 184 | 2.6 | 184 | s | <sup>‡</sup> E must equal VIH during Vpp transitions. # TMS28F040 4 194 304-BIT FLASH ELECTRICALLY ERASABLE PROGRAMMABLE READ-ONLY MEMORY SMJS040-DECEMBER 1992 # automated erase and programming performance† | PARAMETER | MIN | TYP | MAX | UNIT | |------------------------|------|------|------|------| | Byte programming time | 8.60 | 45 | 529 | μs | | Block erase time | 0.10 | 2 | 62.5 | s | | Block programming time | 0.28 | 1.5 | 17.3 | s | | Chip erase time | 2.60 | 12.2 | 184 | s | | Chip programming time | 2.26 | 23.6 | 277 | s | | Suspend latency time | 0 | 3 | 10.1 | ms | <sup>†</sup> All times include on-chip preconditioning, pulse generation, and verification. ### PARAMETER MEASUREMENT INFORMATION # AC input/output reference waveform A.C. testing inputs are driven at 2.4 V for logic high and 0.4 for logic low. Timing measurements are made at 2 V for logic high and 0.8 V logic low on both inputs and outputs. Each device should have a 0.1 $\mu$ F ceramic capacitor between V<sub>CC</sub> and V<sub>SS</sub> as close as possible to the device pins. Figure 4. Output Load Circuit # PARAMETER MEASUREMENT INFORMATION Figure 5. AC Waveform for Read Operations NOTE: Addresses are latched on the falling edge of $\overline{E}$ . Command and Program data are latched on the rising edge $\overline{E}$ . Figure 6. AC Waveform for Write Operations SMJS040-DECEMBER 1992 # PROGRAM/ERASE INFORMATION | Command | Cmd1 | Cmd2 | Cmd3 | Read | Cmd4 | Read | |-------------|------|------|------|--------|------|-------| | Program | 10h | data | 70h | status | 00h | array | | Chip Erase | 30h | 30h | 70h | status | 00h | array | | Block Erase | 20h | D0h | 70h | status | 00h | array | NOTE: Addresses are latched on the falling edge of E. Command and Program data are latched on the rising edge E. Figure 7. AC Waveform for Program/Erase Operations **PRODUCT PREVIEW** - Organization . . . 128K × 8 - Single 3.3-V Power Supply - Operationally Compatible With Existing 1-Megabit EPROMs - Industry Standard 32-Pin Dual-In-line Package (DIP), 32-Lead Plastic Leaded Chip Carrier (PLCC), and 32-Lead Thin Small Outline Package (TSOP) - All Inputs/Outputs Fully TTL Compatible - Max Access/Min Cycle Time # V<sub>CC</sub> ± 10% | '27LV010A-20 | 200 | ns | |--------------|-----|----| | '27LV010A-25 | 250 | ns | | '27LV010A-30 | 300 | ns | - 8-Bit Output For Use in Microprocessor-Based Systems - Very High-Speed Low Voltage SNAP! Pulse Programming - Power-Saving CMOS Technology - 3-State Output Buffers - 400-mV Minimum DC Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Pins - No Pullup Resistors Required - Low Power Dissipation (V<sub>CC</sub> = 3.6 V) - Active ... 54 mW Worst Case - Standby . . . 0.09 mW Worst Case (CMOS-Input Levels) - PEP4 Version Available With 168 Hour Burn-in and Choices of Operating Temperature Ranges ## description Tho TMS27LV010A EPROM series are 1 048 576-bit, ultraviolet-light erasable, olectrically programmable read-only memories. Tho TMS27LV010A OTP PROM series are 1 048 576-bit, one-time, electrically programmable road-only memories. ### J AND N PACKAGES† (TOP VIEW) ### FM PACKAGE<sup>†</sup> (TOP VIEW) † Packages are shown for pinout reference only. | | PIN NOMENCLATURE | |---------|------------------------------| | A0-A16 | Address Inputs | | Ē | Chip Enable | | Ğ | Output Enable | | GND | Ground | | NC | No Internal Connection | | PGM | Program | | DQ0-DQ7 | Inputs (programming)/Outputs | | Vcc | 3.3-V Supply | | VPP | 12.75-V Power Supply‡ | <sup>‡</sup> Only in program mode. #### SMLS113-DECEMBER 1992 TMS27LV010A OTP PROM DD PACKAGE† (TOP VIEW) 0 A11 32 ٦Ġ Α9 2 31 ] A10 ĴΕ **8**A 3 30 A13 29 ] DQ7 A14 5 28 DQ6 NC 27 ] DQ5 6 **PGM** 26 DQ4 Vcc 8 25 DQ3 $V_{PP}$ 9 24 ]v<sub>ss</sub> DQ2 A16 10 23 A15 11 22 DQ1 A12 DQO 21 12 Α7 13 20 ] A0 A6 ] A1 14 19 Α5 ] A2 15 18 A4 16 17 ] A3 TMS27LV010A OTP PROM **DU PACKAGE**† **REVERSE PINOUT** (TOP VIEW) Ğ $\nabla$ 32 A11 A10 2 31 Α9 Ē 3 30 **A8** 4 29 A13 DQ7 5 ] A14 DQ6 28 DQ5 6 27 ] ис DQ4 PGM DQ3 8 25 Vcc 9 24 Vss $V_{PP}$ DQ2 10 23 A16 DQ1 11 22 ] A15 DQ0 12 21 l A12 A0 13 20 ] A7 A1 14 A6 19 A2 15 18 **A5** АЗ 16 A4 † The packages shown are for pinout reference only. SMLS113-DECEMBER 1992 These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the the use of external pullup resistors. Each output can drive one Series 74 TTL circuit without external resistors. The TMS27LV010A EPROM is offered in a dual-in-line ceramic package (J suffix) designed for insertion in mounting hole rows on 15,2-mm (600-mil) centers. The TMS27LV010A EPROM CDIP is also offered with two choices of temperature ranges, 0°C to 70°C and -40°C to 85°C (JL and JE suffixes). The TMS27LV010A EPROM CDIP is also offered with 168 hour burn-in on both temperature ranges (JL4 and JE4 suffixes). (See table below.) The TMS27LV010A OTP PROM is offered in a plastic dual-in-line package (N suffix), a 32-lead plastic leaded chip carrier package using 1,25-mm (50-mil) lead spacing (FM suffix), and a 32-lead thin small-outline package (DD and DU suffixes). TMS27LV010A OTP PROM is offered with two choices of temperature ranges of 0°C to 70°C (NL, FML, DDL, and DUL suffixes) and – 40°C to 85°C (NE, FME, DDE, and DUE suffixes). (See table below.) | TMS27LV010A | TEMPERAT | R OPERATING<br>URE RANGES<br>EP4 BURN-IN | SUFFIX FOR PEP4<br>168 HOUR BURN-IN<br>VS TEMPERATURE RANGES | | | | |-------------|----------|------------------------------------------|--------------------------------------------------------------|--------------|--|--| | 0°C to 70°C | | - 40°C to 85°C | 0°C to 70°C | 40°C to 85°C | | | | EPROM | EPROM JL | | JL4 | JE4 | | | | | FML | FME | FML4 | FME4 | | | | OTP PROM | NL | NE | NL4 | NE4 | | | | OTF PROM | DDL | DDE | DDL4 | DDE4 | | | | | DUL | DUE | DUL4 | DUE4 | | | These EPROMs and OTP PROMs operate from a single 3.3-V supply (in the read mode), thus are ideal for use in portable systems. One other 12.75-V supply is needed for programming. All programming signals are TTL level. These devices are programmable using the Low Voltage SNAP! Pulse programming algorithm. The Low Voltage SNAP! Pulse programming algorithm uses a $V_{PP}$ of 12.75 V and a $V_{CC}$ of 5 V for a nominal programming time of thirteen seconds. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. SMLS113-DECEMBER 1992 # operation The seven modes of operation are listed in the following table. The read mode requires a single 3.3-V supply. All inputs are TTL level except for $V_{PP}$ during programming (12.75 V for Low Voltage SNAP! Pulse), and 12 V on A9 for signature mode. | | | MODE | | | | | | | | | | | |----------|-----------------------------|------|-------------|-----------------|--------------------|-----------------|-----------------|-----------------|--|--|--|--| | FUNCTION | READ OUTPUT DISABLE STANDBY | | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNATURE MODE | | | | | | | | Ē | VIL | VIL | VIH | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V | IL . | | | | | | Ğ | V <sub>IL</sub> | ViH | χt | V <sub>IH</sub> | V <sub>IL</sub> | X | ٧ | IL | | | | | | PGM | Х | Х | Х | V <sub>IL</sub> | VIH | X | X | | | | | | | Vpp | Vcc | Vcc | Vcc | VPP | Vpp | V <sub>PP</sub> | Vcc | | | | | | | Vcc Vc | SC | | | | | | A9 | X | Х | Х | × | Х | X | VH‡ | VH <sup>‡</sup> | | | | | | A0 | . X | Х | Х | Х | Х | X | V <sub>IL</sub> | VIH | | | | | | | | | | | | | CODE | | | | | | | DQ0-DQ7 | Data Out | HI-Z | HI-Z | Data In | Data Out | HI-Z | MFG | DEVICE | | | | | | | | | | | | | 97 | D7 | | | | | <sup>†</sup> X can be VIL or VIH. <sup>‡</sup>V<sub>H</sub> = 12 V ± 0.5 V. SMLS113-DECEMBER 1992 ## read/output disable When the outputs of two or more TMS27LV010A EPROMs or TMS27LV010A OTP PROMs are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from competing outputs of the other devices. To read the output of a single device, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high level signal to one of these pins. ### latchup immunity Latchup immunity on the TMS27LV010A EPROM and OTP PROM is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry standard TTL or MOS logic devices. The input/output layout approach controls latchup without compromising performance or packing density. ### power down Active $I_{CC}$ supply current can be reduced from 15 mA to 250 $\mu$ A by applying a high TTL input on $\overline{E}$ and to 25 $\mu$ A by applying a high CMOS input on $\overline{E}$ . In this mode all outputs are in the high-impedance state. ## erasure (TMS27LV010A EPROM) Before programming, the TMS27LV010A EPROM is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity × exposure time) is 15-W·s/cm². A typical 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the TMS27LV010A EPROM, the window should be covered with an opaque label. After erasure (all bits in logic high state), logic lows are programmed into the desired locations. A programmed low can be erased only by ultraviolet light. ### initializing (TMS27LV010A OTP PROM) The one-time programmable TMS27LV010A OTP PROM is provided with all bits in the logic high state, then logic lows are programmed into the desired locations. Logic lows programmed into an OTP PROM cannot be erased. #### Low Voltage SNAP! Pulse programming The TMS27LV010A EPROM is programmed using the TI Low Voltage SNAP! Pulse programming algorithm illustrated by the flowchart in Figure 1, which programs in a nominal time of thirteen seconds. Actual programming time will vary as a function of the programmer used. The Low Voltage SNAP! Pulse programming algorithm uses an initial pulse of 100 microseconds (µs) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100-µs pulses per byte are provided before a failure is recognized. The programming mode is achieved when $V_{PP}$ = 12.75 V, $V_{CC}$ = 5 V, $\overline{E}$ = $V_{IL}$ , $\overline{G}$ = $V_{IH}$ . Data is presented in parallel (eight bits) on pins DQ0 through DQ7. Once addresses and data are stable, $\overline{PGM}$ is pulsed low. More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the Low Voltage SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC} = V_{PP} = 3.3 \text{ V} \pm 10\%$ . ## program inhibit Programming may be inhibited by maintaining a high level input on the $\overline{E}$ or $\overline{PGM}$ pins. ### program verify Programmed bits may be verified with $V_{PP} = 12.75 \text{ V}$ when $\overline{G} = V_{II}$ , $\overline{E} = V_{II}$ , and $\overline{PGM} = V_{IH}$ . Figure 1. Low Voltage SNAP! Pulse Programming Flowchart SMLS113-DECEMBER 1992 ## signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 26) is forced to 12 V. Two identifier bytes are accessed by toggling A0. All addresses must be held low. The signature code for these devices is 97D7. A0 low selects the manufacturer's code 97 (Hex), and A0 high selects the device code D7 (Hex), as shown by the signature mode table below. ## signature mode† | IDENTIFIER† | | | | | PII | vs | | | | | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | IDENTIFIER | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | MANUFACTURER CODE | VIL | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | DEVICE CODE | VIH | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | D7 | TE = G = VIL, A1-A8 = VIL, A9 = VH, A10-A16 = VIL, VPP = VCC. # logic symbol‡ <sup>‡</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. J package illustrated. SMLS113-DECEMBER 1992 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | – 0.6 V to 7 V | |------------------------------------------------------------------|----------------------| | Supply voltage range, VPP | – 0.6 to 14 V | | Input voltage range, All inputs except A9 | – 0.6 to VCC + 1 V | | A9 | – 0.6 to 13.5 V | | Output voltage range, with respect to VSS (see Note 1) | – 0.6 V to VCC + 1 V | | Operating free-air temperature range (JL, NL, FML, DDL, and DUL) | 0°C to 70°C | | Operating free-air temperature range (JE, NE, FME, DDE, and DUE) | – 40°C to 85°C | | Storage temperature range | – 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. # recommended operating conditions | | | | TMS27LV010A-20<br>TMS27LV010A-25<br>TMS27LV010A-30 | | | UNIT | |-----------------------------------|-----------------------------------|---------------|----------------------------------------------------|-------|----------------------|------| | | | | MIN | TYP | MAX | 1 | | Va a Cunal cualtage | Read mode (see Note 2) | · | 3 | 3.3 | 3.6 | V | | VCC Supply voltage | Low Voltage SNAP! programming alg | orithm | 4.5 | 5 | 5.5 | V | | V Cureliuselle | Read mode (see Note 3) | | V <sub>CC</sub> -0.6 | Vcc | VCC+0.6 | V | | Vpp Supply voltage | Low Voltage SNAP! Pulse programm | ing algorithm | 12.5 | 12.75 | 13 | V | | Maria I liab laval da la a | | TTL | 2.0 | | VCC+0.5 | v | | V <sub>IH</sub> High-level dc inp | ut voltage | CMOS | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> +0.5 | ľ | | V Laurianal da taa | | TTL | -0.5 | | 0.8 | v | | V <sub>IL</sub> Low-level dc inp | ut voltage | смоѕ | -0.5 | | GND+0.2 | 1 ° | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. 3. During programming, $V_{PP}$ must be maintained at 12.75 V $\pm$ 0.25 V. SMLS113-DECEMBER 1992 ## electrical characteristics over full range of operating conditions | | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |------------------------------------------------------------------------|--------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------|----------------------|-----|------| | | Lillah lawai awana walaana | | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> -0.2 | | > | | VOH High-level output voltage | | | I <sub>OH</sub> = -2 mA | 2.4 | | V | | V | Law law law and a standard | | I <sub>OL</sub> = 2 mA | | 0.4 | v | | VOL | Low-level output voltage | | I <sub>OL</sub> = 100 μA | | 0.2 | · · | | lj . | Input current (leakage) | | V <sub>I</sub> = 0 to 3.6 V | | ±1 | μА | | Ю | Output current (leakage) | | V <sub>O</sub> = 0 to V <sub>CC</sub> | | ±1 | μА | | IPP1 | Vpp supply current | | V <sub>PP</sub> = V <sub>CC</sub> = 3.6 V | | 10 | μА | | IPP2 | Vpp supply current (during prog | gram pulse) | Vpp = 12.75 V | 1 | 30 | mA | | 1 | \( \ - \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | TTL-input level | Ē = V <sub>IH</sub> , V <sub>CC</sub> = 3.6 V | | 250 | • | | CC1 | C1 VCC supply current (standby) CMOS-input level | | E = V <sub>CC</sub> ± 0.2 V, V <sub>CC</sub> = 3.6 V | | 25 | μΑ | | I <sub>CC2</sub> V <sub>CC</sub> supply current (active) (output open) | | | $\overline{E} = V_{IL}$ , $V_{CC} = 3.6 \text{ V}$ , $\overline{G} = V_{IH}$ , $F = 5 \text{ MHz}$ | | 15 | mA | # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1~\mathrm{MHz}^\dagger$ | | PARAMETER | TEST CONDITIONS | MIN | TYP‡ | MAX | UNIT | |----|--------------------|-------------------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 4 | 8 | pF | | Co | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 6 | 10 | pF | <sup>†</sup> Capacitance measurements are made on sample basis only. # switching characteristics over full ranges of recommended operating conditions (see Notes 4 and 5) | PARAMETER | | TEST CONDITIONS | '27LV0 | 27LV010A-20 | | 0A-25 | '27LV010A-30 | | UNIT | |--------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------|--------|-------------|-----|-------|--------------|-----|------| | | | (SEE NOTES 4 & 5) | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | ta(A) | Access time from address | | | 200 | ] | 250 | | 300 | ns | | ta(E) | Access time from chip enable | <b>a a</b> | | 200 | | 250 | | 300 | ns | | ten(G) | Output enable time from G | CL = 100 pF,<br>1 Series 74 | | 75 | | 100 | | 100 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first§ | TTL load, Input $t_r \le 20$ ns, | 0 | 35 | 0 | 35 | 0 | 35 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}$ , whichever occurs first | Input t <sub>f</sub> ≤ 20 ns | 0 | | 0 | | 0 | | ns | § Value calculated from 0.5-V delta to measured output level. NOTES: 4. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (reference AC testing waveform). 5. Common test conditions apply for tdis except during programming. <sup>‡</sup> All typical values are at T<sub>A</sub> = 25°C and nominal voltages. SMLS113-DECEMBER 1992 switching characteristics for programming: $V_{CC}$ = 5 V and $V_{PP}$ = 12.75 V (Low Voltage SNAP! Pulse), $T_A$ = 25°C (see Note 4) | | PARAMETER | MIN | NOM | MAX | UNIT | |---------------------|----------------------------------------|-----|-----|-----|------| | <sup>t</sup> dis(G) | Output disable time from G | 0 | | 130 | ns | | ten(G) | Output enable time from $\overline{G}$ | | | 150 | ns | # recommended timing requirements for programming: $V_{CC}$ = 5 V and $V_{PP}$ = 12.75 V (Low Voltage SNAP! Pulse), $T_A$ = 25°C, (see Note 4) | | | | MIN | TYP | MAX | UNIT | |----------------------|----------------------------|-----------------------------------------------|-----|-----|-----|------| | tw(PGM) | Program pulse duration | Low Voltage SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | t <sub>su(A)</sub> | Address setup time | | 2 | | | μS | | t <sub>su(E)</sub> | E setup time | | 2 | | | μs | | t <sub>su(G)</sub> | G setup time | | 2 | | | μS | | t <sub>su(D)</sub> | Data setup time | | 2 | | | μs | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | | μs | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | | 2 | | | μS | | t <sub>h(A)</sub> | Address hold time | | 0 | | | μs | | th(D) | Data hold time | | 2 | | | μs | NOTE 4: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (reference AC testing waveform). ## PARAMETER MEASUREMENT INFORMATION Figure 2. AC Test Output Load Circuit # AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 3. Read Cycle Timing # PROGRAMMING INFORMATION † $t_{dis(G)}$ and $t_{en(G)}$ are characteristics of the device but must be accommodated by the programmer. ‡ 12.75-V Vpp and 5-V V<sub>CC</sub> for SNAP! Pulse programming. Figure 4. Program Cycle Timing (Low Voltage SNAP! Pulse Programming) | General Information | |----------------------------------------| | | | Selection Guide 2 | | | | Definition of Terms/Timing Conventions | | | | Dynamic RAMs | | | | | | Dynamic RAM Modules 5 | | | | EPROMs/OTP PROMs/Flash EEPROMs | | · · · · · · · · · · · · · · · · · · · | | Video RAMs/Field Memories -7- | | | | Memory Cards 8 | | | | Military Products 9 | | | | Logic Symbols 10 | | | | Quality and Reliability | | Quality and Reliability | | Electrostatic Discharge Guidelines | | Electrostatic Discharge Guidelines | | | | Mechanical Data | # Contents | CHAPTER 7. | VIDEO RA | MS/FIELD MEMORIES | | |------------|---------------|---------------------------------|------| | TMS55160 | 4 194 304-bit | (256K x 16) Multiport Video RAM | 7-3 | | TMS55165 | 4 194 304-bit | (256K × 16) Multiport Video RAM | 7-57 | | TMS4C1050B | 1 048 576-bit | (256K × 4) Field Memory 7- | ·109 | | TMS4C1060B | 1 048 576-bit | (256K × 4) Field Memory 7- | 121 | | TMS4C1070B | 1 048 576-bit | (256K × 4) Field Memory 7- | 133 | SMVS160B-AUGUST 1992-REVISED JANUARY 1993 - **DRAM**: 262 144 Words × 16 Bits SAM: 256 Words x 16 Bits - Dual Port Accessibility Simultaneous and Asynchronous Access From the DRAM and **SAM Ports** - Data Transfer Function From the DRAM to the Serial Data Register - (4 × 4) × 4 Block Write Feature for Fast Area Fill Operations. As Many as Four Memory Address Locations Written Per Cycle From the 16-Bit On-Chip Color Register - Write-Per-Bit Feature for Selective Write to Each RAM I/O. Two Write-Per-Bit Modes to Simplify System Design - Byte Write Control (CASL, CASU) Provides Flexibility - **Enhanced Page-Mode Operation for Faster** - CAS-Before-RAS and Hidden Refresh Modes - Long Refresh Period . . . Every 8 ms (Max) - DRAM Port is Compatible With the TMS45160 - Up to 45-MHz Uninterrupted Serial Data - 256 Selectable Serial Register Starting Locations - SE Controlled Register Status QSF - Split Serial Data Register for Simplified Real-Time Register Reload - 3-State Serial Outputs Allow Easy Multiplexing of Video Data Streams - All Inputs/Outputs and Clocks TTL Compatible - Compatible With JEDEC Standards - Texas Instruments EPIC™ CMOS Process - Designed to Work With the **Industry-Leading Texas Instruments Graphics Family** - Performance Ranges: ### DGH PACKAGET (TOP VIEW) † Package is shown for pinout reference only. | PIN NOMENCLATURE | | | | | | | |------------------|---------------------------------------------|--|--|--|--|--| | A0-A8 | Address Inputs | | | | | | | CASL, CASU | | | | | | | | DQ0-DQ15 | DRAM Data I/O, Write Mask Data | | | | | | | SE | Serial Enable | | | | | | | RAS | Row-Address Strobe | | | | | | | sc | Serial Clock | | | | | | | SQ0-SQ15 | Serial Data Output | | | | | | | TRG | Output Enable, Transfer Select | | | | | | | WE | DRAM Write Enable Select | | | | | | | DSF | Special Function Select | | | | | | | QSF | Special Function Output | | | | | | | Vcc | 5-V Supply (TYP) | | | | | | | VSS | Ground | | | | | | | NC/GND | No Connect/Ground (Important: Not connected | | | | | | internally to VSS) | | ACCESSTIME<br>ROW ENABLE<br>ta(R)<br>(MAX) | ACCESS TIME<br>SERIAL DATA<br>fa(SQ)<br>(MAX) | DRAM<br>CYCLETIME<br><sup>t</sup> c(rd W)<br>(MIN) | DRAM<br>PAGE MODE<br><sup>t</sup> c(P)<br>(MIN) | SERIAL<br>CYCLETIME<br>tc(SC)<br>(MIN) | OPERATINGCURRENT<br>SERIAL PORT<br>STANDBY<br>ICC1<br>(MAX) | OPERATING CURRENT<br>SERIAL PORT<br>ACTIVE<br>ICC1A<br>(MAX) | | |-------------|--------------------------------------------|-----------------------------------------------|----------------------------------------------------|-------------------------------------------------|----------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|--| | TMS55160-70 | 70 ns | 20 ns | 130 ns | 45 ns | 22 ns | 165 mA | 205 mA | | | TMS55160-80 | 80 ns | 25 ns | 150 ns | 50 ns | 30 ns | . 160 mA | 195 mA | | EPIC is a trademark of Texas Instruments Incorporated. PRODUCTION DATA Information is current as of publication date. Products conform to specifications per the terms of Texas instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 1993, Texas Instruments Incorporated # TMS55160 262 144 BY 16-BIT MULTIPORT VIDEO RAM SMVS160B-AUGUST 1992-REVISED JANUARY 1993 ### description The TMS55160 multiport video RAM is a high-speed dual-ported memory device. It consists of a dynamic random-access memory (DRAM) organized as 262 144 words of 16 bits each, interfaced to a serial data register [serial access memory (SAM)], organized as 256 words of 16 bits each. The TMS55160 supports three basic types of operation: random access to and from the DRAM, serial access from the serial register, and transfer of data from any row in the DRAM to the serial register. Except during transfer operations, the TMS55160 can be accessed simultaneously and asynchronously from the DRAM and SAM ports. The TMS55160 is equipped with several features designed to provide higher system-level bandwidth and to simplify design integration on both the DRAM and SAM ports. On the DRAM port, greater pixel draw rates can be achieved by the device's $(4 \times 4) \times 4$ block write feature. The block write mode allows sixteen bits of data (present in an on-chip color data register) to be written to any combination of four adjacent column address locations. As many as 64 bits of data can be written to memory during each $\overline{\text{CAS}}$ cycle time. Also on the DRAM port, a write mask or a write-per-bit allows masking of any combination of the 16 inputs/outputs on any write cycle. The persistent write-per-bit feature uses a mask register which, once loaded, can be used on subsequent write cycles without reloading. The TMS55160 also offers byte control. Byte control can be applied in read cycles, write cycles, block write cycles, load mask register cycles, and load color register cycles. The TMS55160 offers a split-register transfer read (DRAM to SAM) feature for the serial register (SAM port). This feature enables real-time register reload implementation for truly continuous serial data streams without critical timing requirements. The register is divided into a high half and a low half. While one half is being read out of the SAM port, the other half can be loaded from the memory array. This real-time register reload implementation allows truly continuous serial data. For applications not requiring real-time register reload (for example, reloads done during CRT retrace periods), the single-register mode of operation is retained to simplify system design. The SAM port is designed for maximum performance. Data can be accessed from the SAM at serial rates up to 45 MHz. During the split-register transfer reads, internal circuitry detects when the last bit position is accessed from the active half of the register and immediately transfers control to the opposite half. A separate output, QSF, is included to indicate which half of the serial register is active at any given time in the split register mode. All inputs, outputs, and clock signals on the TMS55160 are compatible with Series 74 TTL. All address lines and data-in are latched on chip to simplify system design. All data-outs are unlatched to allow greater system flexibility. The TMS55160 employs state-of-the-art Texas Instruments EPIC™ scaled-CMOS, double-level polysilicon/polycide gate technology for very high performance combined with low cost and improved reliability. The TMS55160 is offered in a 64-pin super-small-outline gull-wing leaded package for direct surface mounting. The TMS55160 and other TI multiport video RAMs are supported by a broad line of graphics processors and control devices from Texas Instruments. ## functional block diagram 1 of 4 Sub-Blocks (See Next Page) Input DSF-Buffer Special Input Function Buffer Column Logic Buffer 1 of 4 Sub-Blocks DQ0-(See Next Page) DQ15 8A-0A Row Output Buffer Buffer 1 of 4 Sub-Serial **Blocks** Address (See Next Page) Refresh Counter Counter Split Register Serial Status Output SQ0-SQ15 ◀ Buffer QSF 1 of 4 Sub-RAS → Blocks (See Next Page) **CASx** → TRG → Timing Generator WE → sc → SE → # functional block diagram (continued) # Table 1. Function Table | | | RAS | ALL | | CASx<br>FALL | | | | DQ0-DQ15 <sup>†</sup> | | | | |-------------------------------------------------|--------------------|-----|-----|-----|--------------|-----------------|------------------------|---------------|-----------------------|-------------|--|--| | FUNCTION | CAS <sub>X</sub> ‡ | TRG | WE | DSF | DSF | RAS | CASx | RAS | CASL<br>CASU<br>WE | MNE<br>CODE | | | | Reserved (do not use) | 0 | 0 | 0 | 0 | Х | Х | X | X | Х | | | | | CAS-before-RAS refresh (option reset)§ | 0 | Х | 1 | 0 | Х | Х | х | Х | х | CBR | | | | CAS-before-RAS refresh (no reset)¶ | 0 | x | 1 | 1 | Х | х | × | Х | х | CBRN | | | | Read transfer | .1 | 0 | 1 | 0 | Х | Row<br>Addr | Tap<br>Point | Х | х | RT | | | | Split-register read transfer | 1 | 0 | 1 | 1 | X | Row<br>Addr | Tap<br>Point | × | х | SRT | | | | DRAM write (non-persistent write-per-bit) | 1 | 1 | 0 | 0 | 0 | Row<br>Addr | Col<br>Addr | Write<br>Mask | Valid<br>Data | RWM | | | | DRAM block write (non-persistent write-per-bit) | 1 | 1 | 0 | 0 | 1 | Row<br>Addr | Block<br>Addr<br>A2-A8 | Write<br>Mask | Col<br>Mask | вwм | | | | DRAM write (persistent write-per-bit) | 1 | 1 | 0 | 0 | 0 | Row<br>Addr | Col<br>Addr | х | Valid<br>Data | RWM | | | | DRAM block write (persistent write-per-bit) | 1 | 1 | 0 | 0 | 1 | Row<br>Addr | Block<br>Addr<br>A2-A8 | × | Col<br>Mask | вwм | | | | DRAM write (non-masked) | 1 | 1 | 1 | 0 | 0 | Row<br>Addr | Col<br>Addr | Х | Valid<br>Data | RW | | | | DRAM block write (non-masked) | 1 | 1 | 1 | 0 | 1 | Row<br>Addr | Block<br>Addr<br>A2-A8 | x | Col<br>Mask | BW | | | | Load write mask register # | 1 | 1 | 1 | 1 | 0 | Refresh<br>Addr | х | Х | Write<br>Mask | LMR | | | | Load color register | 1 | 1 | 1 | 1 | 1 | Refresh<br>Addr | х | Х | Color<br>Data | LCR | | | <sup>†</sup> DQ0-DQ15 are latched on either the first CASx falling edge or the falling edge of WE, whichever occurs later. Col Mask = 1: Write to address/column enabled. Write Mask = 1: Write to I/O enabled. <sup>‡</sup> Logic 0 is selected when either or both CASL and CASU are low. <sup>§</sup> CAS-before-RAS refresh (option reset) mode will end persistent write-per-bit mode. Hidden refresh will also end the persistent write-per-bit mode regardless of the state of DSF at RAS. CAS-before-RAS refresh (no reset) mode will not end persistent write-per-bit mode. <sup>#</sup> Load Write Mask Register cycle will set the persistent write-per-bit mode. The persistent write-per-bit mode is reset only by the CAS-before-RAS (option reset) cycle. The column address and block address are latched on the first CASx falling edge. X = Don't care. # Table 2. Pin Description vs Operational Mode | PIN . | DRAM | TRANSFER | SAM | |-------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------| | A0A8 | Row, column address | Row-address, tap point | | | CASx | Column address strobe, DQ output enable | Tap address strobe | | | DQ | DRAM data I/O, Write mask | | | | DSF | Block write enable Write mask register load enable Color register load enable CAS-before-RAS (option reset) | Split register transfer enable | | | RAS | Row address strobe | Row address strobe | | | SE | | - | SQ output enable,<br>QSF output enable | | SC | | | Serial clock | | SQ | | | Serial data output | | TRG | DQ output enable | Transfer enable | | | WE | Write enable | | | | QSF | | | Serial register status | | NC/GND | Make no external connection or tie to system GND | | | | v <sub>cc</sub> † | 5-V Supply | | | | v <sub>ss</sub> † | Ground | | | <sup>†</sup> For proper device operation, all VCC pins must be connected to a 5-V supply, and all VSS pins must be tied to ground. # pin definitions ### address (A0-A8) Eighteen address bits are required to decode one of 262 144 storage cell locations. Nine row address bits are set up on pins A0–A8 and latched onto the chip on the falling edge of $\overline{RAS}$ . Nine column address bits are set up on pins A0–A8 and latched onto the chip on the first falling edge of $\overline{CASx}$ . All addresses must be stable on or before the falling edge of $\overline{RAS}$ and the first falling edge of $\overline{CASx}$ . During the read transfer operation, the states of A0–A8 are latched on the falling edge of $\overline{AAS}$ to select one of the 512 rows where the transfer will occur. At the first falling edge of $\overline{CASx}$ , the column address bits A0–A8 are latched. The most significant column address bit (A8) selects which half of the row will be transferred to the SAM. The appropriate 8-bit column address (A0–A7) selects one of 256 tap points (starting positions) for the serial data output. During the split register read transfer operation, address bit A7 is ignored at the falling edge of $\overline{\text{CASx}}$ . An internal counter will select which half of the register will be used. If the high half of the SAM is currently in use, the low half of the SAM will be loaded with the low half of the DRAM half row, and vice versa. The remaining seven address bits (A0–A6) are used to select 1 of 127 possible starting locations within the SAM. Locations 127 and 255 are not valid tap points. ### row-address strobe (RAS) RAS is similar to a chip enable, so that all DRAM cycles and transfer cycles are initiated by the falling edge of RAS. RAS is a control input that latches the states of the row address, WE, TRG, CASL, CASU, and DSF onto the chip to invoke DRAM and read transfer functions of the TMS55160. # column-address strobe (CASL, CASU) CASL and CASU are control inputs that latch the states of the column address and DSF to control DRAM and read transfer functions of the TMS55160. CASx also act as output enable for the DRAM output pins, DQ0–DQ15. In DRAM operation, CASL enables data to be written to or read from the lower byte (DQ0-DQ7), and CASU enables data to be written to or read from the upper byte (DQ8-DQ15). In read transfer operations, address bits A0–A8 will be latched at the first falling edge of $\overline{CASx}$ as the start postion (Tap) for the serial data output (SDQ0–SDQ15). ### output enable/transfer select (TRG) The TRG pin selects either DRAM or read transfer operation as RAS falls. For DRAM operation, TRG must be held high as RAS falls. During DRAM operation, TRG functions as an output enable for the DRAM output pins, DQ0–DQ15. For read transfer operation, $\overline{TRG}$ must be brought low before $\overline{RAS}$ falls. ### write mask select, write enable (WE) In DRAM operation, WE enables data to be written to the DRAM. WE is also used to select the DRAM write-per-bit mode of operation. Holding WE low on the falling edge of RAS will invoke the write-per-bit operation. The TMS55160 supports both the non-persistent write-per-bit mode and the persistent write-per-bit mode. ### special function select (DSF) The DSF input is latched on the falling edge of $\overline{RAS}$ or the first falling edge of $\overline{CASx}$ , similar to an address. DSF determines which of the following functions below are invoked on a particular cycle: - CBR refresh with reset (CBR) - CBR refresh with no reset (CBRN) - Block write - Loading mask register for the persistent write-per-bit mode - Loading color register for the block write mode - Split-register read transfer ### DRAM data I/O, write mask data (DQ0-DQ15) DRAM data is written or read through the common I/O DQ pins. The 3-state DQ output buffers provide direct TTL compatibility (no pullup resistors) with a fanout of one Series 74 TTL load. Data-out is the same polarity as data-in. The outputs are in the high-impedance (floating) state as long as either TRG or CASx is held high. Data will not appear at the outputs until after both CASx and TRG have been brought low. Once the outputs are valid, they remain valid while TRG and CASx are low. Either CASx or TRG going high returns the outputs to a high-impedance state. In a read transfer operation, the DQ outputs remain in the high-impedance state for the entire cycle. The write-per-bit mask is latched into the device via the random DQ pins by the falling edge of RAS. ### serial data output (SQ0-SQ15) Serial data is read from the SQ pins. The SQ output buffers provide direct TTL compatibility (no pullup resistors) with a fanout of one Series 74 TTL load. Data-out is the same polarity as data-in. The serial outputs are in the high-impedance (floating) state as long as serial enable pin, $\overline{SE}$ , is high. The serial outputs are enabled when $\overline{SE}$ is brought low. # TMS55160 262 144 BY 16-BIT MULTIPORT VIDEO RAM SMVS160B-AUGUST 1992-REVISED JANUARY 1993 ### serial clock (SC) Serial data is accessed out of the data register from the rising edge of SC. The TMS55160 is designed to work with a wide range of clock duty cycles to simplify system design. There is no refresh requirement because the data registers that comprise the SAM are static. There is also no minimum SC clock operating frequency. ### serial enable (SE) During serial access operations $\overline{SE}$ is used as an enable/disable for the SQ outputs. $\overline{SE}$ low will enable the serial data output. $\overline{SE}$ high will disable the serial data output. $\overline{SE}$ is also used as an enable/disable for output pin QSF. IMPORTANT: While $\overline{SE}$ is held high, the serial clock is not disabled. Thus, external SC pulses will increment the internal serial address counter regardless of the state of $\overline{SE}$ . This ungated serial clock scheme minimizes access time of serial output from $\overline{SE}$ low since the serial clock input buffer and the serial address counter are not disabled by $\overline{SE}$ . ## special function output (QSF) QSF is an output pin that indicates which half of the SAM is being accessed. When QSF is low, the serial address pointer is accessing the lower (least significant) 128 bits of the serial register (SAM). When QSF is high, then the pointer is accessing the higher (most significant) 128 bits of the SAM. QSF may change state upon crossing a boundary between the two SAM halves. During the read transfer operation (non-split register), QSF may change state upon completing the cycle. This state is determined by the tap point being loaded during the transfer cycle. During the split-register read transfer operation, QSF may change state upon crossing a boundary between the two SAM halves. QSF output is enabled by SE. If SE is high, then QSF output will be in the high-impedance state. ### no connect/ground (NC/GND) The NC/GND pin should be tied to system ground or left floating for proper device operation. # functional operation description ### random access operation ### **Table 3. DRAM Function Table** | FUNCTION | RAS FALL | | | | CASx<br>FALL | ADDRESS | | DQ0-DQ15 <sup>†</sup> | | | |-------------------------------------------------|----------|-----|----------|-----|--------------|--------------------|-------------------|-----------------------|--------------------|-------------| | | CASx‡ | TRG | WE | DSF | DSF | RAS | CASX | RAS | CASL<br>CASU<br>WE | MNE<br>CODE | | Reserved (Do not use) | 0 | 0 | 0 | 0 | × | Х | Х | X | Χ. | _ | | CAS-before-RAS refresh (option reset)§ | 0 | х | 1 | 0 | Х | х | х | х | х | CBR | | CAS-before-RAS refresh (no reset)¶ | 0 | х | 1 | 1. | х | х | х | × | х | CBRN | | DRAM write (non-persistent write-per-bit) | 1 | 1 | 0 | 0 | 0 | Row<br>Addr | Col<br>Addr | DQ<br>Mask | Valid<br>Data | RWM | | DRAM block write (non-persistent write-per-bit) | 1 | 1 | 0 | 0 | 1 | Row<br>Addr | Blk Addr<br>A2–A8 | DQ<br>Mask | Col<br>Mask | BWM | | DRAM write (persistent write-per-bit) | 1 | 1 | 0 | 0 | 0 | Row<br>Addr | Col<br>Addr | × | Valid<br>Data | RWM | | DRAM block write (persistent write-per-bit) | 1 | 1 | 0 | 0 | 1 | Row<br>Addr | Blk Addr<br>A2-A8 | х | Col<br>Mask | BWM | | DRAM write (non-masked) | 1 | 1 | 1 | 0 | 0 | Row<br>Addr | Col<br>Addr | × | Valid<br>Data | RW | | DRAM block write (non-masked) | 1 | 1 | 1 | 0 | 1 | Row<br>Addr | Blk Addr<br>A2-A8 | х | Col<br>Mask | BW | | Load write mask register# | 1 | 1 | <b>1</b> | 1 | 0 | Refresh<br>Address | х | х | Write<br>Mask | LMR | | Load color register | 1 | 1 | 1 | 1 | 1 | Refresh<br>Address | х | х | Color<br>Data | LCR | <sup>†</sup> DQ0–DQ15 are latched on either the first CASx falling edge or the falling edge of WE, whichever occurs later. Col Mask = 1: Write to address/column enabled. Write Mask = 1: Write to I/O enabled. <sup>‡</sup> Logic 0 is selected when either or both CASL and CASU are low. <sup>§</sup> CAS-before-RAS refresh (option reset) mode will end persistent write-per-bit mode. Hidden refresh will also end the persistent write-per-bit mode regardless of the state of DSF at RAS. TAS-before-RAS refresh (no reset) mode will not end persistent write-per-bit mode. <sup>#</sup> Load Write Mask Register cycle will set the persistent write-per-bit mode. The persistent write-per-bit mode is reset only by the CAS-before-RAS (option reset) cycle. The column address and block address are latched on the first CASx falling edge. X = Don't care. # TMS55160 262 144 BY 16-BIT MULTIPORT VIDEO RAM SMVS160B-AUGUST 1992-REVISED JANUARY 1993 #### refresh ### CAS-before-RAS refresh CAS-before-RAS refreshes are accomplished by bringing either or both CASL and CASU low earlier than RAS. The external row address is ignored and the refresh row address is generated internally. Two types of CBR refresh cycles are available. The CBR refresh (option reset) will end the persistent write-per-bit mode. The CBRN refresh (No Reset) will not end the persistent write-per-bit mode. The 512 rows of the DRAM do not necessarily need to be refreshed consecutively, as long as the entire refresh is completed within the required time period t<sub>rf(MA)</sub>. The output buffers remain in the high impedance state during the CAS-before-RAS refresh cycles, regardless of the state of TRG. ## hidden refresh A hidden refresh is accomplished by holding both $\overline{\text{CASL}}$ and $\overline{\text{CASU}}$ low in the DRAM read cycle and cycling $\overline{\text{RAS}}$ . The output data of the DRAM read cycle remains valid while the refresh is being carried out. Like the $\overline{\text{CAS-before-RAS}}$ refresh, the refreshed row addresses are generated internally during the hidden refresh. Hidden refresh will also end the persistent write-per-bit mode, regardless of the state of DSF at $\overline{\text{RAS}}$ . # RAS-only refresh A RAS-only refresh is accomplished by cycling RAS at every row address. Unless CASx and TRG are low, the output buffers remain in the high-impedance state to conserve power. Externally generated addresses must be supplied during RAS-only refresh. Strobing each of the 512 row addresses with RAS causes all bits in each row to be refreshed. ### enhanced page mode Enhanced page mode operation allows faster memory access by keeping the same row address while selecting random column addresses. This mode eliminates the time required for row address setup, row address hold, and address multiplex. The maximum RAS low time and CAS page cycle time used determines the number of columns that may be accessed. Unlike conventional page mode operations, the enhanced page mode allows the TMS55160 to operate at a higher data bandwidth. Data retrieval begins as soon as column address is valid rather than when $\overline{\text{CASx}}$ transitions low. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{\text{CASx}}$ . In this case, data is obtained after $t_{a(C)}$ max (access time from $\overline{\text{CASx}}$ low), if $t_{a(CA)}$ max (access time from column address) has been satisfied. #### SMVS160B-AUGUST 1992-REVISED JANUARY 1993 # byte control Byte control can be applied in DRAM read cycles, write cycles, block write cycles, load mask register cycles, and load color register cycles. In byte operation, the column address (A0–A8) will be latched at the first falling edge of CASx. In read cycles, CASL enables the lower byte (DQ0–DQ7), and CASU enables the upper byte (DQ8–DQ15) (Figure 1). Figure 1. Example of a Byte Read SMVS160B-AUGUST 1992-REVISED JANUARY 1993 In byte write operation, $\overline{\text{CASL}}$ enables data to be written to the lower byte (DQ0–DQ7) and $\overline{\text{CASU}}$ enables data to be written to the upper byte (DQ8–DQ15). In an early write cycle $\overline{\text{WE}}$ is brought low prior to both $\overline{\text{CASx}}$ signals, and data setup and hold times for DQ0–DQ15 are referenced to the first falling edge of $\overline{\text{CASx}}$ (Figure 2). Figure 2. Example of an Early Write For late-write or read-modify-write cycles, $\overline{\text{WE}}$ is brought low after either or both $\overline{\text{CASL}}$ and $\overline{\text{CASU}}$ fall. The data is strobed in with data setup and hold times for DQ0–DQ15 referenced to $\overline{\text{WE}}$ (Figures 3 and 4). Figure 3. Example of a Late Write Figure 4. Example of a Late Write SMVS160B-AUGUST 1992-REVISED JANUARY 1993 ### write-per-bit The write-per-bit feature allows masking any combination of the 16 DQs on any write cycle. The write-per-bit operation is invoked when $\overline{\text{WE}}$ is held low on the falling edge of $\overline{\text{RAS}}$ . If WE is held high on the falling edge of RAS, the write operation will be performed without any masking. The TMS55160 offers two write-per-bit modes: the non-persistent write-per-bit and the persistent write-per-bit. ## non-persistent write-per-bit When $\overline{\text{WE}}$ is low on the falling edge of $\overline{\text{RAS}}$ , the write mask is reloaded. A 16-bit binary code (the write-per-bit mask) is input to the device via the random DQ pins and latched on the falling edge of $\overline{\text{RAS}}$ . The write-per-bit mask selects which of the sixteen random I/Os are written and which are not. After $\overline{\text{RAS}}$ has latched the on-chip write-per-bit mask, input data is driven onto the DQ pins and is latched on either the first $\overline{\text{CASx}}$ falling edge or the falling edge of $\overline{\text{WE}}$ , whichever occurs later. $\overline{\text{CASL}}$ enables the lower byte (DQ0-DQ7) to be written, and $\overline{\text{CASU}}$ enables the upper byte (DQ8-DQ15) to be written, per the mask. If a data low (write mask = 0) is strobed into a particular I/O pin on the falling edge of $\overline{\text{RAS}}$ , data will not be written to that I/O. If a data high (write mask = 1) is strobed into a particular I/O pin on the falling edge of $\overline{\text{RAS}}$ , data will be written to that I/O (Figure 5). Figure 5. Example of Non-Persistent Write-Per-Bit (Late Write) ### persistent write-per-bit The persistent write-per-bit mode is initiated only by performing a load mask register cycle first. In the persistent write-per-bit mode, the write-per-bit mask will not be overwritten but will remain valid over an arbitrary number of write cycles until another LMR cycle is performed or power is removed. The load write mask register cycle is performed using DRAM write cycle timing, except DSF is held high on the falling edge of RAS and held low on the first falling edge of CASx. A binary code is input to the write mask register via the random I/O pins and latched on either the first CASx falling edge or the falling edge of WE, whichever occurs later. Byte write control can be applied to the write mask during the load mask register cycle. The persistent write-per-bit mode can then be used in exactly the same way as the non-persistent write-per-bit mode, except that the input data on the falling edge of RAS is ignored. When the device is set to the persistent write-per-bit mode, it will remain in this mode and will be reset only by a CAS-before-RAS refresh with option reset cycle (Figure 6). A hidden refresh cycle will also end the persistent write-per-bit mode, regardless of the state of DSF. Mask Data = 1 : Write to I/O Enabled = 0 : Write to I/O Disabled Figure 6. Example of a Persistent Write-Per-Bit SMVS160B-AUGUST 1992-REVISED JANUARY 1993 ### block write The block write feature allows up to 64 bits of data to be written simultaneously to one row of the memory array. This function is implemented as $(4 \text{ columns} \times 4 \text{ DQs})$ repeated in four quadrants. In this manner, each of the four one-megabit quadrants may have up to 4 consecutive columns written at a time with up to 4 DQs per column (see Figure 7). Figure 7. Block Write Each one-megabit quadrant has a 4-bit column mask to mask off any or all of the four columns from being written with data. Non-persistent write-per-bit or persistent write-per-bit functions can be applied to the block write operation to provide write masking options. The DQ data is provided by 4 bits from the on-chip color register. Bits 0–3 from the 16-bit write mask, bits 0–3 from the 16-bit column mask and bits 0–3 from the 16-bit color data register configure the block write for the first quadrant, while bits 4–7, 8–11, 12–15, control the other quadrants in a similar fashion. Figure 8. Block Write With Masks Every 4 columns makes a block, which makes 128 blocks along one row. Block 0 comprises columns 0-3, block 1 comprises columns 4-7, block 2 comprises columns 8-11, etc., as below (Figure 9). Figure 9. Block Columns Organization During block write cycles, only the seven most significant column addresses (A2–A8) are latched on the first falling edge of $\overline{\text{CASx}}$ to decode one of the 128 blocks. Address bits A0–A1 are ignored. (Each one-megabit quadrant has the same block selected.) A block write cycle is entered in a manner similar to a DRAM write cycle except with DSF held high on the first falling edge of CASx. As in a DRAM write operation, CASL and CASU enable the corresponding lower and upper DRAM DQ bytes to be written, respectively. The column mask data is input via the DQs and is latched on either the first CASx falling edge or the falling edge of WE, whichever occurs later. The 16-bit color data register must be loaded prior to performing a block write, as described below. Refer to the write-per-bit section for details on use of the write mask capability, allowing additional performance options. #### Example of block write: block write column address = 110000000 (A0-A8 from left to right) | | bit 0 | | | bit 15 | |---------------------|--------|------|------|--------| | color data register | = 1011 | 1011 | 1100 | 0111 | | write mask | = 1110 | 1111 | 1111 | 1011 | | column mask | = 1111 | 0000 | 0111 | 1010 | | | 1st | 2nd | 3rd | 4th | | | Quad | Quad | Quad | Quad | Column address bits A0 and A1 are ignored. Block 0 (columns 0-3) is selected for each one-megabit quadrant. The first quadrant has DQ0-DQ2 written with bits 0-2 from the color data register (101) to all four columns of Block 0. DQ3 is not written and retains its previous data due to the write mask register bit 3 being a 0. The second quadrant (DQ4-DQ7) has all four columns masked off due to the column mask bits 4-7 being 0, so that no data is written. The third quadrant ( DQ8-DQ11 ) has its four DQs written with bits 8-11 from the color data register (1100) to columns 1-3 of its Block 0. Column 0 is not written and retains its previous data on all four DQs due to the column mask register bit 8 being 0. SMVS160B-AUGUST 1992-REVISED JANUARY 1993 The fourth quadrant (DQ12–DQ15) has DQ12, DQ14, and DQ15 written with bits 12, 14, and 15 from the color data register to column 0 and column 2 of its Block 0. DQ13 retains its previous data on all columns, due to the write mask. Columns 1 and 3 retain their previous data on all DQs due to the column mask. If the previous data for the quadrant was all 0s, the fourth quadrant would contain the following data pattern after the block write operation shown in the previous example. Figure 10. Example of Fourth Quadrant after Block Write #### load color register The load color register cycle is performed using normal DRAM write cycle timing except that DSF is held high on the falling edges of RAS, CASL, and CASU. The color register is loaded from pins DQ0–DQ15, which are latched on either the first CASx falling edge or the falling edge of WE, whichever occurs later. If only one CASx is low, only the corresponding byte of the color register is loaded. When the color register is loaded, it retains data until power is lost or until another load color register cycle is performed (Figure 10, Figure 11). #### Legend: - Refresh address - 2. Row address - 3. Block address (A2-A8) is latched on the first CASx falling edge. - Color register data - Write mask data: DQ0–DQ15 are latched on RAS falling edge. - Column mask data: DQ<sub>i</sub>-DQ<sub>i+3</sub> (i=0,4,8,12) are latched on either the first <del>OASx</del> falling edge or the falling edge of <del>WE</del>, whichever occurs later. = Don't Care Figure 11. Example of Block Writes With Write Masks #### Legend: - 1. Refresh address - 2. Row address - 3. Block address (A2-A8) is latched on the first CASx falling edge. - 4. Color register data - 5. Write mask data: DQ0-DQ15 are latched on CASx falling edge. - Column Mask Data: DQ<sub>i</sub>-DQ<sub>i+3</sub> (i=0,4,8,12) are latched on either the first CASx falling edge or the falling edge of WE, whichever occurs later. = Don't Care Figure 12. Example of a Persistent Block Write #### **DRAM to SAM transfer operation** During the DRAM to SAM transfer operation, one half of a row (256 columns) in the DRAM array is selected to be transferred to the 256-bit serial data register. The transfer operation is invoked by bringing $\overline{TRG}$ low and holding $\overline{WE}$ high on the falling edge of $\overline{RAS}$ . The state of DSF, which is latched on the falling edge of $\overline{RAS}$ , determines whether the read transfer operation or the split register read transfer operation will be performed. **Table 4. SAM Function Table** | FUNCTION | | RAS | FALL | | CASx<br>FALL | ADDF | RESS | DQ0- | -DQ15 <sup>†</sup> | MNE | |------------------------------|-------|-----|------|-----|--------------|-------------|--------------|------|--------------------|------| | FONCTION | CASx‡ | TRG | WE | DSF | DSF | RAS | CASx | RAS | CASx<br>WE | CODE | | Read transfer | 1 | 0 | 1 | 0 | х | Row<br>Addr | Tap<br>Point | х | х | RT | | Split register read transfer | 1 | 0 | 1 | 1 | Х | Row<br>Addr | Tap<br>Point | х | × | SRT | <sup>†</sup> DQ0-DQ15 are latched on either the first CASx falling edge or the falling edge of WE, whichever occurs later. <sup>‡</sup> Logic 0 is selected when either or both CASL and CASU are low. X: = Don't care. #### read transfer A read transfer operation loads data from a selected half of a row in the DRAM into the SAM. TRG is brought low and latched at the falling edge of RAS. Nine row address bits (A0–A8) are also latched at the falling edge of RAS to select one of the 512 rows available for the transfer. The nine column address bits (A0–A8) are latched at the first falling edge of CASx, where address bit A8 selects which half of the row will be transferred. Address bits A0–A7 select one of the SAM's 256 available tap points from which the serial data will be read out (Figure 13). Figure 13. Read Transfer A read transfer can be performed in three ways: early-load read transfer, real-time or mid-line-load read transfer, and late-load read transfer. Each of these offers the flexibility of controlling the TRG trailing edge in the read transfer cycle (Figure 14). Figure 14. Examples of Read Transfer #### split-register read transfer In the split-register read transfer operation, the serial data register is split into halves. The low half contains bits 0–127, and the high half contains bits 128–255. While one half is being read out of the SAM port, the other half can be loaded from the memory array. Figure 15. Split Register Read Transfer To invoke a split-register read transfer cycle, DSF is brought high, TRG is brought low, and both are latched at the falling edge of RAS. Nine row address bits (A0-A8) are also latched at the falling edge of RAS to select one of the 512 rows available for the transfer. Eight of the nine column address bits (A0-A6 and A8) are latched at the first falling edge of CASx. Column address bit A8 selects which half of the row is to be transferred. Column address bits A0-A6 will select one of the 127 tap points in the specified half of the SAM. Column address bit A7 is ignored and the split register transfer is internally controlled to select the inactive register half. <sup>†</sup> A7 shown is internally controlled Figure 16. Example of Split-Register Read Transfer Operation A read transfer (non-split register) must precede the first split register read transfer to ensure proper operation. After the read transfer cycle, the first split-register read transfer can follow immediately without any minimum SC clock requirement. However, there is a minimum requirement of a rising edge of SC between successive split-register read transfer cycles. QSF indicates which half of the register is being accessed during serial access operation. When QSF is low, the serial address pointer is accessing the lower (least significant) 128 bits of SAM. When QSF is high, the pointer is accessing the higher (most significant) 128 bits of SAM. QSF changes state upon completing a read transfer cycle. The tap point loaded during the current transfer cycle determines the state of QSF. QSF also changes state when a boundary between two register halves is reached. Figure 17. Example of a Split-Register Read Transfer After a Read Transfer Figure 18. Example of Successive Split-Register Read Transfers SMVS160B-AUGUST 1992-REVISED JANUARY 1993 #### serial access operation The serial read operation can be performed through the SAM port simultaneously and asynchronously with DRAM operations except during read transfer operations. Serial data can be read from the SAM by clocking SC starting at the tap point loaded by the preceding transfer cycle, then proceeding sequentially to the most significant bit (bit 255) and then wrapping around to the least significant bit (bit 0) (Figure 19). Figure 19. Serial Pointer Direction for Serial Read For split-register operation, serial data can be read out from the active half of SAM by clocking SC starting at the tap point loaded by the preceding split-register transfer cycle. The serial pointer will then proceed sequentially to the most significant bit of the half, bit 127 or bit 255. If there is a split-register read transfer to the inactive half during this period, the serial pointer will point next to the tap point location loaded by that split register transfer (Figure 20). Figure 20. Serial Pointer for Split Register Read - Case I If there is no split-register read transfer to the inactive half during this period, the serial pointer will point next to bit 128 or bit 0 respectively (Figure 21). Figure 21. Serial Pointer for Split Register Read - Case II #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ is required after power-up, followed by a minimum of eight $\overline{RAS}$ cycles or eight $\overline{CAS}$ -before- $\overline{RAS}$ cycles to initialize the DRAM port. A read transfer cycle and two SC cycles are needed to initialize the SAM port. After initialization the internal state of the TMS55160 is as follows: | | State After Initialization | |---------------------------|-----------------------------------------------------| | QSF | Defined by the transfer cycle during initialization | | Write mode | Non-persistent mode | | Write mask register | Undefined | | Color register | Undefined | | Serial register tap point | Defined by the transfer cycle during initialization | | SAM port | Output mode | #### SMVS1608-AUGUST 1992-REVISED JANUARY 1993 #### absolute maximum ratings over operating free-air temperature<sup>†</sup> | Supply voltage range on any pin except DQ and SQ (see Note 1) | –1 V to 7 V | |---------------------------------------------------------------|---------------| | Voltage range on DQ and SQ (see Note 1) | 1 V to 7 V | | Voltage range on V <sub>CC</sub> (see Note 1) | –1 V to 7 V | | Short-circuit output current | 50 mA | | Power dissipation | 1.1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | 65°C to 150°C | #### recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VSS | Supply voltage | | 0 | | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. #### electrical characteristics over full ranges of recommended operating conditions | PARAMETER | | TEGT CONDITIONS | SAM | TMS55160- | 70 | TMS551 | 60-80 | | |-------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|---------|-----------|-----|--------|-------|------| | | PARAMETER | TEST CONDITIONS | PORT | MIN I | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = -1 mA | | 2.4 | | 2.4 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | | 0.4 | ٧ | | lj . | Input current (leakage) | V <sub>I</sub> = 0 to 5.8 V, V <sub>CC</sub> = 5.5 V,<br>All other pins at 0 to V <sub>CC</sub> | | | ±10 | | ±10 | μΑ | | ō | Output leakage current (see Note 3) | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>V <sub>CC</sub> = 5.5 V | | | ±10 | | ±10 | μА | | ICC1 | Operating current | See Note 4 | Standby | | 165 | | 160 | | | ICC1A | Operating current | tc(SC) = MIN | Active | | 205 | | 195 | | | lCC2 | Standby current | All clocks = V <sub>CC</sub> | Standby | | 5 | | 5 | | | <sup>1</sup> CC2A | Standby current | tc(SC) = MIN | Active | | 50 | | 45 | | | ГССЗ | RAS-only refresh current | See Note 4 | Standby | | 165 | | 160 | | | ІССЗА | RAS-only refresh current | t <sub>C</sub> (SC) = MIN | Active | | 195 | | 185 | ^ | | ICC4 | Page-mode current | t <sub>C</sub> (P) = MIN (see Note 5) | Standby | | 100 | | 95 | mA | | ICC4A | Page-mode current | t <sub>c(SC)</sub> = MIN | Active | | 130 | | 125 | | | ICC5 | CAS-before-RAS current | See Note 4 | Standby | | 165 | | 160 | | | ICC5A | CAS-before-RAS current | tc(SC) = MIN | Active | | 205 | | 195 | | | ICC6 | Data transfer current | See Note 4 | Standby | | 165 | | 160 | | | ICC6A | Data transfer current | t <sub>c(SC)</sub> = MIN | Active | | 205 | | 195 | | NOTES: 3. SE is disabled for SQ output leakage tests. - 4. Measured with one address change while $\overline{RAS} = V_{IL} \cdot t_{C(rd)}, t_{C(W)}, t_{C(TRD)} = MIN.$ - 5. Measured with one address change while $\overline{CASx} = \overline{V_{IH}}$ <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. SMVS160B-AUGUST 1992-REVISED JANUARY 1993 ## capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 6) | | PARAMETER | MIN MAX | UNIT | |---------------------|--------------------------------------------|---------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 6 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 7 | pF | | C <sub>i(W)</sub> , | Input capacitance, write enable input | 7 | pF | | C <sub>i(SC)</sub> | Input capacitance, serial clock | 7 | pF | | C <sub>i(SE)</sub> | Input capacitance, serial enable | 7 | pF | | C <sub>i(DSF)</sub> | Input capacitance, special function | . 7 | pF | | C <sub>i(TRG)</sub> | Input capacitance, transfer register input | 7 | pF | | C <sub>0</sub> (O) | Output capacitance, SQ and DQ | 7 | pF | | C <sub>o(QSF)</sub> | Output capacitance, QSF | 9 | pF | NOTE 6: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 7) | | PARAMETER | TEST | ALT. | TMS551 | 60-70 | TMS55160-80 | | UNIT | |----------------------|-------------------------------------------------------------|-----------------------------|------------------|--------|-------|-------------|-----|------| | | PARAMETER | | SYMBOL | MIN | MAX | MIN | MAX | UNIT | | ta(C) | Access time from CASx (see Note 7) | td(RLCL) = Max | tCAC | | 20 | | 20 | ns | | ta(CA) | Access time from column address (see Note 7) | td(RLCL) = Max | tAA | | 35 | | 40 | ns | | ta(CP) | Access time from CASx high (see Note 7) | td(RLCL) = Max | tCPA | | 40 | | 45 | ns | | ta(R) | Access time from RAS (see Note 7) | t <sub>d</sub> (RLCL) = Max | †RAC | | 70 | | 80 | ns | | ta(G) | Access time of Q from TRG low (see Note 7) | | †OEA | | 20 | | 20 | ns | | ta(SQ) | Access time of SQ from SC high (see Note 7) | C <sub>L</sub> = 30 pF | tSCA | | 20 | | 25 | ns | | ta(SE) | Access time of SQ or QSF from SE low (see Note 7) | C <sub>L</sub> = 30 pF | <sup>t</sup> SEA | | 15 | | 20 | ns | | <sup>t</sup> dis(CH) | Random output disable time from CASx high (see Note 8) | C <sub>L</sub> = 50 pF | <sup>t</sup> OFF | 0 | 20 | 0 | 20 | ns | | <sup>t</sup> dis(G) | Random output disable time from TRG high (see Note 8) | C <sub>L</sub> = 50 pF | tOEZ | 0 | 20 | 0 | 20 | ns | | <sup>t</sup> dis(SE) | Serial output or QSF disable time from SE high (see Note 8) | C <sub>L</sub> = 30 pF | tSEZ | 0 | 15 | 0 | 20 | ns | NOTES: 7. Switching times for RAM port output are measured with a load equivalent to 1 TTL load and 50 pF. Data out reference level: VOH / VOL = 2 V/0.8 V. Switching times for SAM port output are measured with a load equivalent to 1 TTL load and 30 pF. Serial data out reference level: VOH / VOL = 2 V/0.8 V. 8. tdis(CH), tdis(G), and tdis(SE) are specified when the output is no longer driven. # timing requirements over recommended ranges of supply voltage and operating free-air temperature $\!\!\!^{\dagger}$ | | | ALT. | TMS55160-70 | | TMS55160-80 | | UNIT | |-----------------------|--------------------------------------------------------------|-------------------|-------------|---------|-------------|---------|------| | | | SYMBOL | MIN | MAX | MIN | MAX | OMI | | <sup>t</sup> c(rd) | Read cycle time (see Note 9) | †RC | 130 | | 150 | | ns | | tc(W) | Write cycle time | twc | 130 | | 150 | | ns | | <sup>t</sup> c(rdW) | Read-modify-write cycle time . | tRMW | 170 | | 195 | | ns | | t <sub>c(P)</sub> | Page-mode read, write cycle time | tPC | 45 | | 50 | | ns | | t <sub>c</sub> (RDWP) | Page-mode read-modify-write cycle time | tPRMW | 85 | | 90 | | ns | | tc(TRD) | Transfer read cycle time | tRC | 130 | | 150 | | ns | | t <sub>c</sub> (SC) | Serial clock cycle time (see Note 9) | tscc | 22 | | 30 | | ns | | tw(CH) | Pulse duration, CASx high | tCPN | 10 | | 10 | | ns | | tw(CL) | Pulse duration, CASx low (see Note 10) | tCAS | 20 | 10 000 | 20 | 10 000 | ns | | <sup>t</sup> w(RH) | Pulse duration, RAS high | tRP | 50 | | 60 | | ns | | tw(RL) | Pulse duration, RAS low (see Note 11) | tRAS | 70 | 10 000 | 80 | 10 000 | ns | | tw(WL) | Pulse duration, WE low | tWP | 10 | | 15 | | ns | | tw(TRG) | Pulse duration, TRG low | | 20 | | 20 | | ns | | tw(SCH) | Pulse duration, SC high (see Note 9) | tsc | 5 | | 10 | | ns | | tw(SCL) | Pulse duration, SC low (see Note 9) | tSCP | 5 | | 10 | | . ns | | tw(GH) | Pulse duration, TRG high | tTP | 20 | | 20 | | ns | | tw(RL)P | Pulse duration, RAS low (page mode) | <sup>t</sup> RASP | 70 | 100 000 | 80 | 100 000 | ns | | tsu(CA) | Setup time, column address before CASx low | tASC | 0 | | 0 | | ns | | t <sub>su(SFC)</sub> | Setup time, DSF before CASx low | tFSC | 0 | | 0 | | ns | | <sup>t</sup> su(RA) | Setup time, row address before RAS low | tASR | 0 | | 0 | | ns | | t <sub>su</sub> (WMR) | Setup time, WE before RAS low | twsR | 0 | | 0 | | ns | | t <sub>su</sub> (DQR) | Setup time, DQ before RAS low | tMS | 0 | | 0 | | ns | | <sup>t</sup> su(TRG) | Setup time, TRG high before RAS low | tTHS | 0 | | 0 | | ns | | t <sub>su(SE)</sub> | Setup time, SE high before RAS low | tSER | 0 | | . 0 | | ns | | t <sub>su(SFR)</sub> | Setup time, DSF low before RAS low | †FSR | 0 | | 0 | | ns | | tsu(DCL) | Setup time, data before CASx low | tDSC | 0 | | 0 | | ns | | t <sub>su(DWL)</sub> | Setup time, data before WE low | tDSW | 0 | | 0 | | ns | | t <sub>su(rd)</sub> | Setup time, read command WE high before CASx low | tRCS | 0 | | 0 | | ns | | tsu(WCL) | Setup time, early write command, WE low before CASx low | twcs | 0 | | 0 | | ns | | tsu(WCH) | Write setup time, WE low before CASx high | tCWL | 15 | | 20 | | ns | | t <sub>su(WRH)</sub> | Write setup time, WE low before RAS high with TRG = WE = low | tRWL | 15 | | 20 | | ns | | <sup>t</sup> h(CLCA) | Hold time, column address after CASx low | <sup>t</sup> CAH | 10 | | 15 | | ns | | th(SFC) | Hold time, DSF after CASx low | tCFH | 10 | | 15 | | ns | Continued next page. NOTES: 9. All cycle times assume $t_t = 3$ ns. <sup>11.</sup> In a read-modify-write cycle, ta(RLWL) and tsu(WRH) must be observed. Depending on the user's transition times, this may require additional RAS low time [tw(RL)]. <sup>†</sup> Timing measurements are referenced to VIL max and VIH min. <sup>10.</sup> In a read-modify-write cycle, $t_d(CLWL)$ and $t_{SU(WCH)}$ must be observed. Depending on the user's transition times, this may require additional $\overline{CASx}$ low time $[t_W(CL)]$ . SMVS160B-AUGUST 1992-REVISED JANUARY 1993 #### timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued)† | | | ALT. | TMS55 | 160-70 | TMS551 | 60-80 | | |----------------------|--------------------------------------------------------------------------------|------------------|-------|--------|--------|-------|------| | | | SYMBOL | MIN | MAX | MIN | MAX | UNIT | | th(RA) | Hold time, row address after RAS low | tRAH | 10 | | 10 | | ns | | th(TRG) | Hold time, TRG after RAS low | tTHH | 10 | _ | 15 | | ns | | th(RWM) | Hold time, write mask, transfer enable after RAS low- | tRWH | 10 | | 10 | | ns | | th(RDQ) | Hold time, DQ after RAS low (write mask operation) | tMH | 10 | | 10 | | ns | | th(SFR) | Hold time, DSF after RAS low | tRFH | 10 | | 10 | | ns | | th(RLCA) | Hold time, column-address after RAS low (see Note 12) | tAR | 30 | | 35 | | ns | | th(CLD) | Hold time, data after CASx low | t <sub>DH</sub> | 15 | | 15 | | ns | | th(RLD) | hold time, data after RAS low (see Note 12) | tDHR | 35 | - | 35 | | ns | | th(WLD) | Hold time, data after WE low | <sup>t</sup> DH | 15 | | 15 | | ns | | th(CHrd) | Hold time, read, WE low after CASx high (see Note 13) | tRCH | 0 | | 0 | | ns | | th(RHrd) | Hold time, read, WE high after RAS high (see Note 13) | tRRH | 0 | | 0 | | ns | | th(CLW) | Hold time, write, WE low after CASx low | tWCH | 15 | | 15 | | ns | | th(RLW) | Hold time, write, WE low after RAS low (see Note 12) | twcr | 35 | | 35 | | ns | | th(WLG) | Hold time, TRG high after WE low (see Note 14) | tOEH | 10 | | 10 | | ns | | th(SHSQ) | Hold time, SQ after SC high | tson | 5 | | 5 | | ns | | th(RSF) | Hold time, DSF after RAS low | tFHR | 30 | | 35 | | ns | | td(RLCH) | Delay time, RAS low to CASx high | tcsH | 70 | | 80 | | ns | | td(CHRL) | Delay time, CASx high to RAS low | tCRP | 0 | | 0 | | ns | | td(CLRH) | Delay time, CASx low to RAS high | tRSH | 20 | | 20 | | ns | | td(CLWL) | Delay time, CASx low to WE low (see Notes 15 and 16) | tcwp | 45 | | 45 | | ns | | td(RLCL) | Delay time, RAS low to CASx low (see Note 17) | tRCD | 20 | 50 | 20 | 60 | ns | | td(CARH) | Delay time, column address to RAS high | tRAL | 35 | | 40 | | ns | | td(CACH) | Delay time, column address to CASx high | t <sub>CAL</sub> | 35 | | 40 | | ns | | td(RLWL) | Delay time, RAS low to WE low (see Note 15) | tRWD | 95 | | 105 | | ns | | td(CAWL) | Delay time, column address to WE low (see Note 15) | tAWD | 60 | | 65 | | ns | | td(RLCH) | Delay time, RAS low to CASx high (see Note 18) | tCHR | 10 | | 15 | | ns | | td(CLRL) | Delay time, CASx low to RAS low (see Note 18) | tCSR | 0 | | 10 | | ns | | td(RHCL) | Delay time, RAS high to CASx low (see Note 18) | tRPC | 0 | | 0 | | ns | | td(CLGH) | Delay time, CASx low to TRG high for DRAM read cycles | | 20 | | 20 | | ns | | td(GHD) | Delay time, TRG high before data applied at DQ | tOED | 15 | - | 15 | | ns | | td(RLTH) | Delay time, RAS low to TRG high<br>(real-time reload read transfer cycle only) | <sup>t</sup> RTH | 55 | | 60 | | ns | | <sup>t</sup> d(RLSH) | Delay time, RAS low to first SC high after TRG high (see Note 19) | tRSD | 70 | | 80 | | ns | | td(RLCA) | Delay time, RAS low to column address | tRAD | 15 | 35 | 15 | 40 | ns | | td(GLRH) | Delay time, TRG low to RAS high | tROH | 15 | | 15 | | ns | #### Continued next page. † Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. NOTES: 12. The minimum value is measured when $t_{d(RLCL)}$ is set to $t_{d(RLCL)}$ min as a reference. - Either th(RHrd) or t(CHrd) must be satisfied for a read cycle. Output-enable-controlled write. Output remains in the high-impedance state for the entire cycle. - 15. Read-modify-write operation only. - 16. TRG must disable the output buffers prior to applying data to the DQ pins. - 17. The maximum value is specified only to assure RAS access time. - 18. CAS-before-RAS refresh operation only. - 19. Early-load read transfer cycle only. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) $\!\!\!\!^{\dagger}$ | | | ALT. | TMS551 | 60-70 | TMS551 | 60-80 | UNIT | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------|--------|-------|--------|-------|------| | _ | | SYMBOL | MiN | MAX | MIN | MAX | ONIT | | td(CLSH) | Delay time, CASx low to first SC high after TRG high (see Note 21) | tCSD | 20 | | 25 | | ns | | td(SCTR) | Delay time, SC high to TRG high (see Notes 20 and 21) | tTSL | 5 | | 5 | | ns | | <sup>t</sup> d(THRH) | Delay time, TRG high to RAS high (see Notes 20 and 23) | <sup>t</sup> TRD | -10 | | -10 | | ns | | td(THRL) | Delay time, TRG high to RAS low (see Note 22) | tTRP | tw(RH) | | tw(RH) | | ns | | td(THSC) | Delay time, TRG high to SC high (see Note 20) | tTSD | 10 | | 15 | | ns | | <sup>t</sup> d(RHMS) | Delay time, RAS high to last (most significant) rising edge of SC be-<br>fore boundary switch during split read transfer cycles | | 20 | | 20 | | ns | | td(CLTH) | Delay time, CASx low to TRG high in real-time transfer read cycles | tcth | 5 | | 5 | | ns | | <sup>t</sup> d(CASH) | Delay time, column address to first SC in early load read transfer cycles | †ASD | 25 | | 30 | | ns | | <sup>t</sup> d(CAGH) | Delay time, column address to TRG high in real-time transfer read cycles | tATH | 10 | | 10 | | ns | | td(DCL) | Delay time, data to CASx low | tDZC | 0 | | 0 | | ns | | td(DGL) | Delay time, data to TRG low | tDZO | 0 | | 0 | | ns | | <sup>t</sup> d(MSRL) | Delay time, last (most significant) rising edge of SC to RAS low before boundary switch during split read transfer cycles | | 20 | | 20 | | ns | | td(SCQSF) | Delay time, last (127 or 255) rising edge of SC to QSF switching at the boundary during split read transfer cycles (see Note 24) | tsQD | | 25 | | 30 | ns | | td(CLQSF) | Delay time, CASx low to QSF switching in transfer read or write cycles (see Note 24) | tCQD | | 30 | | 35 | ns | | <sup>t</sup> d(GHQSF) | Delay time, TRG high to QSF switching in transfer read or write cycles (see Note 24) | <sup>‡</sup> TQD | , | 25 | | 30 | ns | | <sup>t</sup> d(RLQSF) | Delay time, $\overline{\text{RAS}}$ low to QSF switching in transfer read or write cycles (see Note 24) | <sup>t</sup> RQD | | 70 | | 75 | ns | | trf(MA) | Refresh time interval, memory | tREF | | 8 | | 8 | ms | | tt | Transition time | tŢ | 3 | 50 | 3 | 50 | ns | <sup>†</sup> Timing measurements are referenced to VIL max and VIH min. - 21. Early-load read transfer cycle only. - 22. Memory to register (read) transfer cycles only. - 23. Late-load read transfer cycle only. - 24. Switching times for QSF output are measured with a load equivalent to 1 TTL load and 30 pF and output reference level is $V_{OH} / V_{OL} = 2 V/0.8V.$ NOTES: 20. Real-time reload read transfer cycle only. Figure 22. Read Cycle Timing Figure 23. Early Write Cycle Timing Table 5. Write Cycle State Table | CYCLE | STATE | | | | | | | | |---------------------------------------------------|-------|------------|------------|--|--|--|--|--| | CYCLE | 1 | 2 | 3 | | | | | | | Write operation (non-masked) | н | Don't care | Valid data | | | | | | | Write operation with non-persistent write-per-bit | L | Write mask | Valid data | | | | | | | Write operation with persistent write-per-bit | L | Don't care | Valid data | | | | | | Figure 24. Late Write Cycle Timing (Output-Enable-Controlled Write) Table 6. Write Cycle State Table | ovol r | STATE | | | | |---------------------------------------------------|-------|------------|------------|--| | CYCLE | 1 | 2 | 3 | | | Write operation (non-masked) | Н | Don't care | Valid data | | | Write operation with non-persistent write-per-bit | L | Write mask | Valid data | | | Write operation with persistent write-per-bit | L | Don't care | Valid data | | <sup>†</sup> Load Mask register cycle will put the device into the persistent write-per-bit mode. Figure 25. Load Mask Register Timing (Early Write Load)† <sup>†</sup> Load Mask register cycle will put the device into the persistent write-per-bit mode. Figure 26. Load Mask Register Timing (Late Write Load)† Figure 27. Read-Write/Read-Modify-Write Cycle Timing Table 7. Write Cycle State Table | CYCLE | | STATE | | | | |---------------------------------------------------|---|------------|------------|--|--| | CYCLE , | 1 | 2 | 3 | | | | Write operation (non-masked) | Н | Don't care | Valid data | | | | Write operation with non-persistent write-per-bit | L | Write mask | Valid data | | | | Write operation with persistent write-per-bit | L | Don't care | Valid data | | | † Access time $t_{a(CP)}$ or $t_{a(CA)}$ dependent. ‡ Output may go from the high-impedance state to an invalid data state prior to the specified access time. NOTE A: A write cycle or a read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated and the proper polarity of DSF is selected on the falling edge of RAS and CASX to select the desired write mode (normal, block write, etc.) Figure 28. Enhanced Page-Mode Read Cycle Timing #### SMVS160B-AUGUST 1992-REVISED JANUARY 1993 #### PARAMETER MEASUREMENT INFORMATION <sup>†</sup> Referenced to the first WE falling edge or the falling edge of CASx, whichever occurs later. NOTE A: A read cycle or a read-modify-write cycle can be intermixed with write cycles, observing read and read-modify-write timing specifications. To assure page-mode cycle time, TRG must remain high throughout the entire page-mode operation if the late write features is used. If the early write cycle timing is used, the state of TRG is a don't care after the minimum period th(TRG) from the falling edge of RAS. Figure 29. Enhanced Page-Mode Write Cycle Timing Table 8. Write Cycle State Table | OVOLE | STATE | | | | | | |------------------------------------------------------------------------------------------------------------|-------|---|---|------------|------------|--| | CYCLE | 1 | 2 | 3 | 4 | 5 | | | Write operation (non-masked) | L | L | Н | Don't care | Valid data | | | Write operation with non-persistent write-per-bit | L | L | L | Write mask | Valid data | | | Write operation with persistent write-per-bit | L | L | L | Don't care | Valid data | | | Load write mask on either the first WE falling edge or the falling edge of CASx, whichever occurrs later.‡ | Н | L | Н | Don't care | Write mask | | Load write mask cycle will set the device to the persistent write-per-bit mode. Column address at the falling edge of CASx is don't care during this cycle. † Output may go from high-impedance to an invalid data state prior to the specified access time. NOTE A: A read or a write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 30. Enhanced Page-Mode Read-Modify-Write Cycle Timing Table 9. Write Cycle State Table | CYCLE | STATE | | | | | |-----------------------------------------------------------------------------------------------------------|-------|---|---|------------|------------| | CYCLE | 1 ' | 2 | 3 | 4 | 5 . | | Write operation (non-masked) | L | L | Н | Don't care | Valid data | | Write operation with non-persistent write-per-bit | L | L | L | Write mask | Valid data | | Write operation with persistent write-per-bit | L | L | L | Don't care | Valid data | | Load write mask on either the first WE falling edge or the falling edge of CASx, whichever occurs later.‡ | Н | L | Н | Don't care | Write mask | <sup>‡</sup> Load write mask cycle will set the device to the persistent write-per-bit mode. Column address at the falling edge of CASx is don't care during this cycle. Figure 31. Load Color Register Timing (Early-Write Load) Figure 32. Load Color Register Timing (Late Write Load) Figure 33. Block Write Timing (Early Write) Table 10. Block Write Cycle State Table | CYCLE | | STATE | | | | |---------------------------------------------------------|---|------------|-------------|--|--| | | 1 | 2 | 3 | | | | Block write operation (non-masked) | Н | Don't care | Column mask | | | | Block write operation with non-persistent write-per-bit | L | Write mask | Column mask | | | | Block write operation with persistent write-per-bit | L | Don't care | Column mask | | | Write mask data 0: I/O write disable 1: I/O write enable Column mask data DQ<sub>i</sub> – DQ<sub>i+3</sub>0: column write disable (i = 0, 4, 8, 12) 1: column write enable Example: $DQ_0$ — column 0 (address $A_1 = 0$ , $A_0 = 0$ ) DQ1 — column 1 (address A<sub>1</sub> = 0, A<sub>0</sub> = 1) $DQ_2$ — column 2 (address $A_1 = 1$ , $A_0 = 0$ ) $DQ_3$ — column 3 (address $A_1 = 1$ , $A_0 = 1$ ) Figure 34. Block Write Timing (Late Write) Table 11. Block Write Cycle State Table | CYCLE | | STATE | | | | |---------------------------------------------------------|-----|------------|-------------|--|--| | CYCLE | | 2 | 3 | | | | Block write operation (non-masked) | Н | Don't care | Column mask | | | | Block write operation with non-persistent write-per-bit | , L | Write mask | Column mask | | | | Block write operation with persistent write-per-bit | L | Don't care | Column mask | | | Write mask data 0: I/O write disable 1: I/O write enable Column mask data DQ<sub>i</sub> - DQ<sub>i+3</sub>0: column write disable (i = 0, 4, 8, 12) 1: column write enable Example: $DQ_0$ — column 0 (address $A_1 = 0$ , $A_0 = 0$ ) $DQ_1$ — column 1 (address $A_1$ = 0, $A_0$ = 1) $DQ_2$ — column 2 (address $A_1$ = 1, $A_0$ = 0) $DQ_3$ — column 3 (address $A_1$ = 1, $A_0$ = 1) #### tw(RL)P RAS td(RLCH) td(RLCL) td(CLRH) tw(CH) td(CHRL) td(CHRL) tw(CL) CASx td(RLCA) tsu(CA) th(CLCA) th(RA) th(RLCA) td(CARH) tsu(RA) Block Address Block Address Row 8A-0A A2-A8 A2-A8 th(SFR) ╃─- th(SF¢) th(SFC) tsu(SFC) tsu(SFC) tsu(SFR) ┥ th(TRG) † tsu(TRG) TRG (see Note A) tsu(WMR) tsu(WCH) tsu(WCH) tw(WL) tsu(WRH) th(RWM) WE tsu(DWL) th(CLD)† † tsu(DQR) th(WLD)† th(RDQ) → t<sub>su(DCL)</sub>† th(RLD) 3 3 DQ 2 PARAMETER MEASUREMENT INFORMATION † Referenced to the first WE falling edge or the falling edge of CASx, whichever occures later. NOTE A: To assure page-mode cycle time, TRG must remain high throughout the entire page-mode operation if the late write feature is used. If the early write cycle timing is used, the state of TRG is a don't care after the minimum period th(TRG) from the falling edge of RAS. Figure 35. Enhanced Page-Mode Block Write Cycle Timing Table 12. Block Write Cycle State Table | CYCLE | | STATE | | | |---------------------------------------------------------|-----|-------|------------|-------------| | | · [ | 1 | 2 | 3 | | Block write operation (non-masked) | | Н | Don't care | Column mask | | Block write operation with non-persistent write-per-bit | | L | Write mask | Column mask | | Block write operation with persistent write-per-bit | | L | Don't care | Column mask | Write mask data 0: I/O write disable I/O write enable Column mask data DQi - DQi+30: column write disable (i = 0, 4, 8, 12) 1: column write enable Example: $DQ_0$ — column 0 (address $A_1 = 0$ , $A_0 = 0$ ) $DQ_1$ — column 1 (address $A_1$ = 0, $A_0$ = 1) $DQ_2$ — column 2 (address $A_1$ = 1, $A_0$ = 0) $DQ_3$ — column 3 (address $A_1$ = 1, $A_0$ = 1) Figure 36. RAS-Only Refresh Timing Figure 37. CAS-Before-RAS Refresh Table 13. CBR Cycle State Table | CYCLE | STATE | |------------------------------------------|-------| | CYCLE | 1 | | CAS-before-RAS refresh with option reset | 0 | | CAS-before-RAS refresh with no reset | 1 | NOTE A: CAS-before-RAS refresh (option reset) mode will end persistent write-per-bit mode. Hidden refresh will also end the persistent write-per-bit mode regardless of the state of DSF at RAS. Figure 38. Hidden Refresh Cycle Timing #### PARAMETER MEASUREMENT INFORMATION tc(TRD) tw(RL) td(RLCL) RAS tw(RH) td(RLCH) td(CHRL) → tw(CL) td(CARH) -CASx td(RLCA) th(RLCA) th(CLCA) t<sub>su(RA)</sub> + th(RA) → tsu(CA) Tap Point Don't Care A0-A8 Row 8A-0A tsu(SFR) th(SFR) DSF tsu(TRG) th(TRG) TRG tw(GH) th(RWM) tsu(WMR) → 년(CASH) VVVVVV Don't Care WE DQ HI-Z td(SCTR) td(CLSH) tw(SCH) td(RLSH) tw(SCL) SC tw(SCH) ▶ − t<sub>a(SQ)</sub> 🕂 tc(SC) - ta(SQ) th(SHSQ) th(SHSQ) SQ **Old Data** Old Data **New Data** td(GHQSF) QSF Tap Point bit A7 td(CLQSF) SE td(RLQSF) - † Early-load operation is defined as $t_{h(TRG)}$ min < $t_{h(TRG)}$ < $t_{d(RLTH)}$ min. NOTES: A. Random mode (DQ outputs) remain in the high-impedance state for the entire memory to data register transfer cycle. The memory to data register transfer cycle is used to load the data registers in parallel from the memory array. The 256 locations in each data register are written into from the 256 corresponding columns of the selected row. - B. Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., the SQ is enabled), thus allowing data to be shifted out of the registers. Also, the first bit to read from the data register after TRG has gone high must be activated by a positive transition of SC. - C. A0-A7: Register tap point, A8: which half of the transferred row. Figure 39. Read Transfer Timing, Early Load Operations† $^\dagger$ Late load operation is defined as $t_{d(THRH)}$ < 0 ns. NOTES: A. Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., the SQ is enabled), thus allowing data to be shifted out of the registers. Also, the first bit to read from the data register after TRG has gone high must be activated by a positive transition of SC. - B. Random mode (DQ outputs) remain in the high-impedance state for the entire memory to data register transfer cycle. The memory to data register transfer cycle is used to load the data registers in parallel from the memory array. The 256 locations in each data register are written into from the 256 corresponding columns of the selected row. - C. A0-A7: Register tap point, A8: which half of the transferred row. Figure 40. Read Transfer Timing, Real-Time Reload Operation/Late Load Operation<sup>†</sup> NOTES: A. There must be a minimum of two SC clock cycles between any two split-register reload cycles, and between a transfer read cycle and a split-register cycle. B. A0-A6: Tap point of the given half, A7: Don't care, A8: DRAM row half. Figure 41. Split-Register Read Transfer Timing SMVS160B-AUGUST 1992-REVISED JANUARY 1993 - NOTES: A. While reading data through the serial data register, the state of TRG is a don't care as long as TRG is held high when RAS goes low. This is to avoid the initiation of a register to memory to register data transfer operation. - B. The serial data-out cycle is used to read data out of the data registers. Before data can be read via SQ, the device must be put into the read mode by performing a transfer read cycle. Figure 42. Serial Read Timing - NOTES: A. While reading data through the serial data register, the state of TRG is a don't care as long as TRG is held high when RAS goes low. This is to avoid the initiation of a register to memory to register data transfer operation. - B. The serial data-out cycle is used to read data out of the data registers. Before data can be read via SQ, the device must be put into the read mode by performing a transfer read cycle. Figure 43. Serial Read Timing (SE Controlled Read) #### **OPERATING SEQUENCE INFORMATION** - NOTES: A. In order to achieve proper split-register operation, a normal read transfer should be performed before the first split-register transfer cycle. This is necessary to initialize the data register and the starting tap location. First serial access can then begin either after the normal read transfer cycle (CASE I), during the first split-register transfer cycle (CASE II), or even after the first split-register transfer cycle (CASE III). There is no minimum requirement of SC clock between the normal read transfer cycle and the first split-register cycle. - B. A split register transfer into the inactive half is not allowed until td(MSRL) is met. td(MSRL) is the minimum delay time between the rising edge of the serial clock of the last bit (bit 127 or 255) and the falling edge of RAS of the split-register transfer cycle into the inactive half. After the td(MSRL) is met, the split-register transfer into the inactive half must also satisfy the minimum td(RHMS) requirement. td(RHMS) is the minimum delay time between the rising edge of RAS of the split-register transfer cycle into the inactive half and the rising edge of the serial clock of the last bit (bit 127 or 255). There is a minimum requirement of one rising edge of SC clock between two split-register transfer cycles. Figure 44. Split-Register Operating Sequence #### device symbolization - DRAM: 262 144 Words x 16 Bits SAM: 256 Words x 16 Bits - Dual Port Accessibility Simultaneous and Asynchronous Access From the DRAM and SAM Ports - Data Transfer Function From the DRAM to the Serial Data Register - (4 × 4) × 4 Block Write Feature for Fast Area Fill Operations. As Many as Four Memory Address Locations Written Per Cycle From the 16-Bit On-Chip Color Register - Write-Per-Bit Feature for Selective Write to Each RAM I/O. Two Write-Per-Bit Modes to Simplify System Design - Byte Write Control (WEL, WEU) Provides Flexibility - Enhanced Page Mode Operation for Faster Access - CAS-Before-RAS and Hidden Refresh Modes - Long Refresh Period: Every 8 ms (Max) - DRAM Port Is Compatible With the TMS45165 - Up to 45-MHz Uninterrupted Serial Data Streams - 256 Selectable Serial Register Starting Locations - SE Controlled Register Status QSF - Split Serial-Data Register for Simplified Realtime Register Reload - 3-State Serial Outputs Allow Easy Multiplexing of Video Data Streams - All Inputs/Outputs and Clocks TTL Compatible - Compatible With JEDEC Standards - Texas Instruments EPIC™ CMOS Process - Designed to Work With the Industry-Leading Texas Instruments Graphics Family - Performance Ranges: ## DGH PACKAGE† † Package is shown for pinout rererence only. | | PIN NOMENCLATURE | |----------|---------------------------------------------| | A0A8 | Address Inputs | | CAS | Column-Address Strobe | | DQ0-DQ15 | DRAM Data I/O, Write Mask Data | | SE | Serial Enable | | RAS | Row-Address Strobe | | sc | Serial Clock | | SQ0-SQ15 | Serial Data Output | | TRG | Output Enable, Transfer Select | | WEL, WEU | DRAM Byte Write Enable Selects | | DSF | Special Function Select | | QSF | Special Function Output | | Vcc | 5-V Supply (TYP) | | Vss . | Ground | | NC/GND | No Connect/Ground (Important: Not Connected | Internally to VSS) | | ACCESSTIME<br>ROWENABLE<br>ta(R)<br>(MAX) | ACCESSTIME<br>SERIAL DATA<br>ta(SQ)<br>(MAX) | DRAM<br>CYCLETIME<br>t <sub>C</sub> (rd W)<br>(MIN) | DRAM<br>PAGE MODE<br>t <sub>c</sub> (P)<br>(MIN) | SERIAL<br>CYCLETIME<br>t <sub>C</sub> (SC)<br>(MIN) | OPERATING CURRENT<br>SERIAL PORT<br>STANDBY<br>ICC1<br>(MAX) | OPERATING CURRENT<br>SERIAL PORT<br>ACTIVE<br>ICC1A<br>(MAX) | | |-------------|-------------------------------------------|----------------------------------------------|-----------------------------------------------------|--------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|--| | TMS55165-70 | 70 ns | 20 ns | 130 ns | 45 ns | 22 ns | 165 mA | 205 mA | | | TMS55165-80 | 80 ns | 25 ns | 150 ns | 50 ns | 30 ns | 160 mA | 195 mA | | EPIC is a trademark of Texas Instruments Incorporated. Copyright © 1993, Texas Instruments Incorporated #### TMS55165 262 144 BY 16-BIT MULTIPORT VIDEO RAM SMVS165B-AUGUST 1992-REVISED JANUARY 1993 #### description The TMS55165 Multiport Video RAM is a high-speed dual ported memory device. It consists of a dynamic random-access memory (DRAM) organized as 262 144 words of 16 bits each, interfaced to a serial data register [Serial Access Memory (SAM)], organized as 256 words of 16 bits each. The TMS55165 supports three basic types of operation: random access to and from the DRAM, serial access from the serial register, and transfer of data from any row in the DRAM to the serial register. Except during transfer operations, the TMS55165 can be accessed simultaneously and asynchronously from the DRAM and SAM ports. The TMS55165 is equipped with several features designed to provide higher system-level bandwidth and to simplify design integration on both the DRAM and SAM ports. On the DRAM port, greater pixel draw rates can be achieved by the device's $(4 \times 4) \times 4$ block write feature. The block write mode allows sixteen bits of data (present in an on-chip color data register) to be written to any combination of four adjacent column address locations. As many as 64 bits of data can be written to memory during each $\overline{\text{CAS}}$ cycle time. Also on the DRAM port, a write mask or a write-per-bit allows masking any combination of the 16 inputs/outputs on any write cycle. The persistent write-per-bit feature uses a mask register which, once loaded, can be used on subsequent write cycles without reloading. The TMS55165 also offers byte write capability. Byte write control can be applied in write cycles, block write cycles, load mask register cycles, and load color register cycles. The TMS55165 offers a split-register transfer read (DRAM to SAM) feature for the serial register (SAM port). This feature enables real-time register reload implementation for truly continuous serial data streams without critical timing requirements. The register is divided into a high half and a low half. While one half is being read out of the SAM port, the other half can be loaded from the memory array. This real-time register reload implementation allows truly continuous serial data. For applications not requiring real-time register reload (for example, reloads done during CRT retrace periods), the single-register mode of operation is retained to simplify system design. The SAM port is designed for maximum performance. Data can be accessed from the SAM at serial rates up to 45 MHz. During the split register transfer reads, internal circuitry detects when the last bit position is accessed from the active half of the register and immediately transfers control to the opposite half. A separate output, designated QSF, is included to indicate which half of the serial register is active at any given time in split register mode. All inputs, outputs, and clock signals on the TMS55165 are compatible with Series 74 TTL. All address lines and data-in are latched on chip to simplify system design. All data-outs are unlatched to allow greater system flexibility. The TMS55165 employs state-of-the-art Texas Instruments EPIC™ scaled-CMOS, double-level polysilicon/polycide gate technology for very high performance combined with low cost and improved reliability. The TMS55165 is offered in a 64-pin super-small-outline gull-wing leaded package for direct surface mounting. The TMS55165 and other TI multiport video RAMs are supported by a broad line of graphics processors and control devices from Texas Instruments. #### functional block diagram 1 of 4 Sub-Blocks (See Next Page) Input DSF--Buffer Special Input Function Buffer Column Logic Buffer 1 of 4 Sub-Blocks DQ0-DQ15 -◆ (See Next Page) A0-A8 Row Output Buffer Buffer 1 of 4 Sub-Serial Blocks Address (See Next Page) Refresh Counter Counter Split Register Serial Status SQ0-SQ15 ◀ Output Buffer QSF 1 of 4 Sub-RAS → Blocks (See Next Page) CAS → TRG > WEX → SC → SE → Timing Generator #### functional block diagram (continued) #### Table 1. Function Table | | | RAS | FALL | | CAS<br>FALL | ADDR | ESS | DQ0- | -DQ15 <sup>‡</sup> | MNE | | |----------------------------------------------------|-----|-----|------|-----|-------------|-----------------|------------------------|---------------|--------------------|------|--| | FUNCTION | CAS | TRG | WExt | DSF | DSF | RAS | CAS | RAS | CAS<br>WEL<br>WEU | CODE | | | Reserved (do not use) | 0 | 0 | 0 | 0_ | X | X | X | × | X | | | | CAS-before-RAS refresh (option reset)§ | 0 | Х | 1 | 0 | х | × | х | × | × | CBR | | | CAS-before-RAS refresh (no reset) | 0 | х | 1 | 1 | х | х | × | × | x | CBRN | | | Read transfer | 1 | 0 | 1 | 0 | х | Row<br>Addr | Tap<br>Point | × | х | RT | | | Split-register read transfer | 1 | 0 | 1 | 1 | х | Row<br>Addr | Tap<br>Point | × | × | SRT | | | DRAM write (non-persistent write-per-bit) | 1 | 1 | 0 | 0 | 0 | Row<br>Addr | Col<br>Add | Write<br>Mask | Valid<br>Data | RWM | | | DRAM block write<br>(non-persistent write-per-bit) | 1 | 1 | 0 | 0 | 1 | Row<br>Addr | Block<br>Addr<br>A2-A8 | Write<br>Mask | Col<br>Mask | вwм | | | DRAM write<br>(persistent write-per-bit) | 1 | 1 | 0 | 0 | 0 | Row<br>Addr | Col<br>Addr | х | Valid<br>Data | RWM | | | DRAM block write (persistent write-per-bit) | 1 | 1 | 0 | 0 | 1 | Row<br>Addr | Block<br>Addr<br>A2-A8 | × | Col<br>Mask | вwм | | | DRAM write (non-masked) | 1 | 1 | 1 | 0 | 0 | Row<br>Addr | Col<br>Addr | х | Valid<br>Data | RW | | | DRAM block write (non-masked) | 1 | 1 | 1 | 0 | 1 | Row<br>Addr | Block<br>Addr<br>A2-A8 | × | Col<br>Mask | BW | | | Load write mask register # | 1 | 1 | 1 | 1 | 0 | Refresh<br>Addr | х | х | Write<br>Mask | LMR | | | Load color register | 1 | 1 | 1 | 1 | 1 | Refresh<br>Addr | × | х | Color<br>Data | LCR | | <sup>†</sup> Logic 0 is selected when either or both WEL and WEU are low. Column Mask: 1 = Write to address/column location enabled. Write Mask: 1 = Write to I/O enabled. <sup>‡</sup> DQ0-DQ15 are latched on either the first WEx falling edge or the falling edge of CAS, whichever occurs later. <sup>§</sup> CAS-before-RAS refresh (option reset) mode will end persistent write-per-bit mode. Hidden refresh will also end the persistent write-per-bit mode regardless of the state of DSF at RAS. <sup>¶</sup> CAS-before-RAS refresh (no reset) mode will not end persistent write-per-bit mode. <sup>#</sup> Load Write Mask Register cycle will set the persistent write-per-bit mode. The persistent write-per-bit mode is reset only by the CAS-before-RAS (option reset) cycle. X: = Don't care. #### Table 2. Pin Description vs Operational Mode | PIN | DRAM | TRANSFER | SAM | |-------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------| | A0-A8 | Row, column address | Row-address, Tap point | | | CAS | Column-address strobe, DQ output enable | Tap address strobe | | | DQ | DRAM data I/O, Write mask | | _ | | DSF | Block write enable, Write mask register load enable, Color register load enable CAS-before-RAS (option reset) | Split register transfer enable | | | RAS | Row-address strobe | Row-address strobe | | | SE | | | SQ output enable,<br>QSF output enable | | sc | • . | | Serial clock | | SQ | | | Serial data output | | TRG | DQ output enable | Transfer enable | | | WEL / WEU | Byte write enable, Write-per-bit enable | | | | QSF | | * | Serial register status | | NC/GND | Make no external connection or tie to system GND | | | | v <sub>cc</sub> † | 5-V Supply | | | | v <sub>SS</sub> t | Ground | | | <sup>†</sup> For proper device operation, all V<sub>CC</sub> pins must be connected to a 5-V supply, and all V<sub>SS</sub> pins must be tied to ground. #### pin definitions #### address (A0-A8) Eighteen address bits are required to decode one of 262 144 storage locations. Nine row address bits are set up on pins A0–A8 and latched onto the chip on the falling edge of $\overline{\text{RAS}}$ . Nine column address bits are set up on pins A0–A8 and latched onto the chip on the falling edge of $\overline{\text{CAS}}$ . All addresses must be stable on or before the falling edge of $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ . During the read transfer operation, the states of A0–A8 are latched on the falling edge of $\overline{RAS}$ to select one of the 512 rows where the transfer will occur. At the falling edge of $\overline{CAS}$ , the column address bits A0–A8 are latched. The most significant column address bit (A8) selects which half of the row will be transferred to the SAM. The appropriate 8-bit column address (A0–A7) selects one of 256 tap points (starting positions) for the serial data output. During split register read transfer operation, address bit A7 is ignored at the falling edge of $\overline{\text{CAS}}$ . An internal counter will select which half of the register will be used. If the high half of the SAM is currently in use, the low half of the SAM will be loaded with the low half of the DRAM half row, and vice versa. The remaining seven address bits (A0–A6) are used to select 1 of 127 possible starting locations within the SAM. Locations 127 and 255 are not valid tap points. #### row-address strobe (RAS) RAS is similar to a chip enable, so that all DRAM cycles and transfer cycles are initiated by the falling edge of RAS. RAS is a control input that latches the states of the row address, WEL, WEU, TRG, CAS, and DSF onto the chip to invoke DRAM and read transfer functions of the TMS55165. #### column-address strobe (CAS) CAS is a control input that latches the states of the column address and DSF to control DRAM and read transfer functions of the TMS55165. When CAS is brought low during a transfer cycle, the address bits A0–A8 will be latched at the start position (tap) for the serial data output. CAS also acts as an output enable for the DRAM output pins, DQ0–DQ15. #### output enable/transfer select (TRG) The TRG pin selects either DRAM or transfer operation as RAS falls. For DRAM operation, TRG must be held high as RAS falls. During DRAM operation, TRG functions as an output enable for the DRAM output pins, DQ0–DQ15. For transfer operation, TRG must be brought low before RAS falls. #### write mask select, write enable (WEU, WEL) In DRAM operation, WEL enables data to be written to the lower byte (DQ0–DQ7), and WEU enables data to be written to the upper byte (DQ8–DQ15). Both WEL and WEU have to be held high together to select the read mode. Bringing either or both WEL and WEU low will select the write mode. WEL and WEU are also used to select the DRAM write-per-bit mode of operation. If either or both WEL and WEU are brought low as RAS falls during a DRAM write cycle, the write-per-bit operation is invoked. The TMS55165 supports both the non-persistent write-per-bit mode and the persistent write-per-bit mode. #### special function select (DSF) The DSF input is latched on the falling edge of $\overline{RAS}$ and $\overline{CAS}$ , similarly to an address. DSF determines which of the following functions below are invoked on a particular cycle: - CBR refresh with reset (CBR) - CBR refresh with no reset (CBRN) - Block write - Loading mask register for the persistent write-per-bit mode - Loading color register for the block write mode - Split-register read transfer #### DRAM data I/O, write mask data (DQ0-DQ15) DRAM data is written or read through the common I/O DQ pins. The three-state DQ output buffers provide direct TTL compatibility (no pullup resistors) with a fanout of one Series 74 TTL load. Data-out is the same polarity as data-in. The outputs are in the high-impedance (floating) state as long as either $\overline{CAS}$ or $\overline{TRG}$ is held high. Data will not appear at the outputs until after both $\overline{CAS}$ and $\overline{TRG}$ have been brought low. Once the outputs are valid, they remain valid while $\overline{CAS}$ and $\overline{TRG}$ are low. Either $\overline{CAS}$ or $\overline{TRG}$ going high returns the outputs to a high-impedance state. In a read transfer operation, the DQ outputs remain in the high-impedance state for the entire cycle. The write-per-bit mask is latched into the device via the random DQ pins by the falling edge of RAS. #### serial data output (SQ0-SQ15) Serial data is read from the SQ pins. The SQ output buffers provide direct TTL compatibility (no pullup resistors) with a fanout of one Series 74 TTL load. Data-out is the same polarity as data-in. The serial outputs are in the high-impedance (floating) state as long as serial enable pin, $\overline{SE}$ , is high. The serial outputs are enabled when $\overline{SE}$ is brought low. #### serial clock (SC) Serial data is accessed out of the data register from the rising edge of SC. The TMS55165 is designed to work with a wide range of clock duty cycles to simplify system design. There is no refresh requirement because the data registers that comprise the SAM are static. There is also no minimum SC clock operating frequency. ### TMS55165 262 144 BY 16-BIT MULTIPORT VIDEO RAM SMVS165B-AUGUST 1992-REVISED JANUARY 1993 #### serial enable (SE) During serial access operations, $\overline{SE}$ is used as an enable/disable for the SQ outputs. $\overline{SE}$ low will enable the serial data output. $\overline{SE}$ high will disable the serial data output. $\overline{SE}$ is also used as an enable/disable for output pin QSF. IMPORTANT: While $\overline{SE}$ is held high, the serial clock is not disabled. Thus, external SC pulses will increment the internal serial address counter regardless of the state of $\overline{SE}$ . This ungated serial clock scheme minimizes access time of serial output from $\overline{SE}$ low since the serial clock input buffer and the serial address counter are not disabled by $\overline{SE}$ . #### special function output (QSF) QSF is an output pin that indicates which half of the SAM is being accessed. When QSF is low, the serial address pointer is accessing the lower (least significant) 128 bits of the serial register (SAM). When QSF is high, then the pointer is accessing the higher (most significant) 128 bits of the SAM. QSF changes state upon crossing a boundary between the two SAM halves. During the read transfer operation (non-split register), QSF may change state upon completing the cycle. This state is determined by the tap point being loaded during the transfer cycle. During the split-register read transfer operation, QSF may change state upon crossing a boundary between the two SAM halves. QSF output is enabled by SE. If SE is high, then QSF output will be in the high-impedance state. #### no connect/ground (NC/GND) The NC/GND pin should be tied to system ground or left floating for proper device operation. #### functional operation description #### random access operation Table 3. DRAM Function Table | | | RAS | FALL | | CAS<br>FALL | ADDR | ESS | DQ0-DQ15† | | MNE | | |-------------------------------------------------|-----|-----|------|-----|-------------|--------------------|------------------------|---------------|-------------------|------|--| | FUNCTION | CAS | TRG | WEx‡ | DSF | DSF | RAS | CAS | RAS | CAS<br>WEL<br>WEU | CODE | | | Reserved (do not use) | 0 | 0 | 0 | 0 | X | X | × | × | × | _ | | | CAS-before-RAS refresh (option reset)§ | 0 | Х | 1 | 0 | Х | Х | Х | X | ·X | CBR | | | CAS-before-RAS refresh (no reset)¶ | 0 | Х | 1 | 1 | X_ | Х | X | Х | Х | CBRN | | | DRAM write (non-persistent write-per-bit) | 1 | 1 | 0 | 0 | 0 | Row<br>Addr | Col<br>Addr | Write<br>Mask | Valid<br>Data | RWM | | | DRAM block write (non-persistent write-per-bit) | 1 | 1 | .0 | 0 | 1 | Row<br>Addr | Block<br>Addr<br>A2-A8 | Write<br>Mask | Col<br>Mask | вwм | | | DRAM write (persistent write-per-bit) | 1 | 1 | 0 | 0 | 0 | Row<br>Addr | Col<br>Addr | х | Valid<br>Data | RWM | | | DRAM block write (persistent write-per-bit) | 1 | 1 | 0 | 0 | 1 . | Row<br>Addr | Block<br>Addr<br>A2-A8 | × | Col<br>Mask | вwм | | | DRAM write (non-masked) | 1 | 1 | 1 | 0 | 0 | Row<br>Addr | Col<br>Addr | х | Valid<br>Data | RW | | | DRAM block write (non-masked) | 1 | 1 | 1 | 0 | 1 | Row<br>Addr | Block<br>Addr<br>A2-A8 | × | Col<br>Mask | BW | | | Load write mask register# | 1 | 1 | 1 | 1 | 0 | Refresh<br>Address | х | Х | Write<br>Mask | LMR | | | Load color register | 1 | 1 | 1 | 1 | 1 | Refresh<br>Address | × | X | Color<br>Data | LCR | | <sup>†</sup> DQ0-DQ15 are latched on either the first WEx falling edge or the falling edge of CAS, whichever occurs later. #### refresh #### CAS-before-RAS refresh CAS-before-RAS refreshes are accomplished by bringing CAS low earlier than RAS. The external row address is ignored and the refresh address is generated internally. Two types of CBR refresh cycles are available. The CBR refresh (option reset) will end the persistent write-per-bit mode. The CBRN refresh (no reset) will not end the persistent write-per-bit mode. The 512 rows of the DRAM do not necessarily need to be refreshed consecutively, as long as the entire refresh is completed within the required time period t<sub>rf(MA)</sub>. Other cycles may be performed in between CAS-before-RAS cycles without disturbing the internal address generation. The output buffers remain in the high-impedance state during the CAS-before-RAS refresh cycles, regardless of the state of TRG. <sup>‡</sup> Logic 0 is selected when either or both WEL and WEU are low. <sup>§</sup> CAS-before-RAS refresh (option reset) mode will end persistent write-per-bit mode. Hidden refresh will also end the persistent write-per-bit mode regardless of the state of DSF at RAS. <sup>¶</sup> CAS-before-RAS refresh (no reset) mode will not end persistent write-per-bit mode. <sup>#</sup> Load Write Mask Register cycle will set the persistent write-per-bit mode. The persistent write-per-bit mode is reset only by the CAS-before-RAS (option reset) cycle. X: = Don't care. Column Mask: 1 = Write to address/column location enabled. Write Mask: 1 = Write to I/O enabled. #### hidden refresh A hidden refresh is accomplished by holding $\overline{CAS}$ low in the DRAM read cycle and cycling $\overline{RAS}$ . The output data of the DRAM read cycle remains valid while the refresh is being carried out. Like the $\overline{CAS}$ -before- $\overline{RAS}$ refresh, the refreshed row addresses are generated internally during the hidden refresh. Hidden refresh will also end the peristent write-per-bit mode, regardless of the state of $\overline{TRG}$ . #### RAS only refresh A RAS-only refresh is accomplished by cycling RAS at every row address. Unless CAS and TRG are low, the output buffers remain in the high-impedance state to conserve power. Externally generated addresses must be supplied during RAS-only refresh. Strobing each of 512 row addresses with RAS causes all bits in each row to be refreshed. #### enhanced page mode Enhanced page mode operation allows faster memory access by keeping the same row address while selecting random column addresses. This mode eliminates the time required for row address setup, row address hold, and address multiplex. The maximum RAS low time and CAS page cycle time used determines the number of columns that may be accessed. Unlike conventional page mode operations, the enhanced page mode allows the TMS55165 to operate at a higher data bandwidth. Data retrieval begins as soon as column address is valid rather than when $\overline{\text{CAS}}$ transitions low. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{\text{CAS}}$ . In this case, data is obtained after $t_{a(C)}$ max (access time from $\overline{\text{CAS}}$ low), if $t_{a(CA)}$ max (access time from column address) has been satisfied. #### byte write operation Byte write operations can be applied in DRAM write cycles, block write cycles, load mask register cycles, and load color register cycles. Holding either or both WEL and WEU low will select the write mode. In normal write cycles, WEL enables data to be written to the lower byte (DQ0–DQ7), and WEU enables data to be written to the upper byte (DQ8–DQ15). For early write cycles, one of WEx is brought low before CAS falls. The other WEx can be brought low before CAS falls or after CAS falls. The data is strobed in with data setup and hold times for DQ0–DQ15 referenced to CAS (see Figure 1). Figure 1. Example of an Early Write For late write or read-modify-write cycles, $\overline{WEL}$ and $\overline{WEU}$ are both held high before $\overline{CAS}$ falls. After $\overline{CAS}$ falls, either or both $\overline{WEL}$ and $\overline{WEU}$ are brought low to select the corresponding byte or bytes to be written. Data will be strobed in by $\overline{WEL}$ and/or $\overline{WEU}$ with data setup and hold times for DQ0–DQ15 referenced to whichever $\overline{WEx}$ falls earlier (Figure 2). Figure 2. Example of a Late Write #### write-per-bit The write-per-bit feature allows masking any combination of the 16 DQs on any write cycles. The write-per-bit operation is invoked when either or both WEL and WEU are held low on the falling edge of RAS. Either individual WEx will allow entry of the entire 16-bit mask on DQ0–DQ15. Byte control of the mask input is not allowed. If both WEL and WEU are held high on the falling edge of RAS, the write operation will be performed without any masking. The TMS55165 offers two write-per-bit modes: the non-persistent write-per-bit and the persistent write-per-bit. #### non-persistent write-per-bit When either or both $\overline{\text{WEL}}$ and $\overline{\text{WEU}}$ are low on the falling edge of $\overline{\text{RAS}}$ , the write mask is reloaded. A 16-bit binary code (the write-per-bit mask) is input to the device via the random DQ pins and latched on the falling edge of $\overline{\text{RAS}}$ . The write-per-bit mask selects which of the sixteen random I/Os are written and which are not. After $\overline{\text{RAS}}$ has latched the on-chip write-per-bit mask, input data is driven onto the DQ pins and is latched on either the first $\overline{\text{WEx}}$ falling edge or the falling edge of $\overline{\text{CAS}}$ , whichever occurs later. $\overline{\text{WEL}}$ enables the lower byte (DQ0–DQ7) to be written, and $\overline{\text{WEU}}$ enables the upper byte (DQ8–DQ15) to be written per the mask. If a data low (write mask = 0) is strobed into a particular I/O pin on the falling edge of $\overline{\text{RAS}}$ , data will not be written to that I/O. If a data high (write mask = 1) is strobed into a particular I/O pin on the falling edge of $\overline{\text{RAS}}$ , data will be written to that I/O (Figure 3). Figure 3. Example of Non-Persistent Write-Per-Bit (Late Write) #### persistent write-per-bit The persistent write-per-bit mode is initiated only by performing a load mask register cycle first. In the persistent write-per-bit mode, the write-per-bit mask will not be overwritten but will remain valid over an arbitrary number of write cycles until another LMR cycle is performed or power is removed. The load write mask register cycle is performed using DRAM write cycle timing, except DSF is held high on the falling edge of RAS and held low on the falling edge of CAS. A binary code is input to the write mask register via the random I/O pins and latched on either the first WEx falling edge or the falling edge of CAS, whichever occurs later. Byte write control can be applied to the write mask during load the write mask register cycle. The persistent write-per-bit mode can then be used in exactly the same way as the non-persistent write-per-bit mode, except the input data on the falling edge of RAS is ignored. When the device is set to the persistent write-per-bit mode, it will remain in this mode and will be reset only by a CAS-before-RAS refresh with option reset cycle (Figure 4). A hidden refresh cycle will also end the persistent write-per-bit mode, regardless of the state of DSF. Mask Data = 1 : Write to I/O Enabled = 0 : Write to I/O Disabled Figure 4. Example of Persistent Write-Per-Bit #### block write The block write feature allows up to 64 bits of data to be written simultaneously to one row of the memory array. This function is implemented as $(4 \text{ columns} \times 4 \text{ DQs})$ repeated in four quadrants. In this manner, each of the four one-megabit quadrants may have up to 4 consecutive columns written at a time with up to 4 DQs per column (see Figure 5). Figure 5. Block Write Each one-megabit quadrant has a 4-bit column mask to mask off any or all of the four columns from being written with data. Non-persistent write-per-bit or persistent write-per-bit functions can be applied to the block write operation to provide write masking options. The DQ data is provided by 4 bits from the on-chip color register. Bits 0–3 from the 16-bit write mask, bits 0–3 from the 16-bit column mask and bits 0–3 from the 16-bit color data register configure the block write for the 1st quadrant, while bits 4–7, 8–11, 12–15, control the other quadrants in a similar fashion. Figure 6. Block Write With Masks Every 4 columns make a block, which makes 128 blocks along one row. Block 0 comprises columns 0–3, block 1 comprises columns 4–7, block 2 comprises columns 8–11, etc., as below (Figure 7). Figure 7. Block Organization During block write cycles, only the seven most significant column addresses (A2–A8) are latched on the falling edge of $\overline{CAS}$ to decode one of the 128 blocks. Address bits A0–A1 are ignored. (Each one-megabit quadrant has the same block selected.) A block write cycle is entered in a manner similar to a DRAM write cycle except with DSF held high on the falling edge of $\overline{CAS}$ . As in a DRAM write operation, $\overline{WEL}$ and $\overline{WEU}$ enable the corresponding lower and upper DRAM DQ bytes to be written, respectively. The column mask data is input via the DQs and is latched on either the first $\overline{WEx}$ falling edge or the falling edge of $\overline{CAS}$ , whichever occurs later. The 16-bit color data register must be loaded prior to performing a block write, as described below. Refer to the write-per-bit section for details on use of the write mask capability, allowing additional performance options. #### Example of block write: block write column address = 110000000 (A0-A8 from left to right) | | bit 0 | | | bit 15 | |---------------------|--------|------|--------|--------| | color data register | = 1011 | 1011 | 1100 | 0111 | | write mask | = 1110 | 1111 | · 1111 | 1011 | | column mask | = 1111 | 0000 | 0111 | 1010 | | | 1st | 2nd | 3rd | 4th | | | Quad | Quad | Quad | Quad | Column address bits A0 and A1 are ignored. Block 0 (columns 0–3) is selected for each one-megabit quadrant. The first quadrant has DQ0–DQ2 written with bits 0–2 from the color data register (101) to all four columns of Block 0. DQ3 is not written and retains its previous data due to the write mask register bit 3 being a 0. The second quadrant ( DQ4-DQ7) has all four columns masked off due to the column mask bits 4-7 being 0, so that no data is written. The third quadrant (DQ8–DQ11) has its four DQs written with bits 8–11 from the color data register (1100) to columns 1–3 of its Block 0. Column 0 is not written and retains its previous data on all four DQs due to the column mask register bit 8 being 0. The fourth quadrant (DQ12–DQ15) has DQ12, DQ14, and DQ15 written with bits 12, 14, and 15 from the color data register to column 0 and column 2 of its Block 0. DQ13 retains its previous data on all columns, due to the write mask. Columns 1 and 3 retain their previous data on all DQs due to the column mask. If the previous data for the quadrant was all 0s, the fourth quadrant would contain the following data pattern after the block write operation shown in the previous example. Figure 8. Example of Fourth Quandrant after Bock Write #### load color register The load color register cycle is performed using normal DRAM write cycle timing except that DSF is held high on the falling edges of RAS and CAS. The color register is loaded from pins DQ0–DQ15, which are latched on either the first WEx falling edge or the falling edge of CAS, whichever occurs later. If only one of the write enables is low, only the corresponding byte of the color register is loaded. When the color register is loaded, it retains data until power is lost or until another load color register cycle is performed. (Figure 9, Figure 10). #### Legend: - 2. Refresh Address - Row Address - 2. Block Address (A2-A8) - 2. Color Register Data - 2. DQ Mask Data: DQ0-DQ15 are latched on RAS falling edge. - 2. Column Mask Data: DQ<sub>i</sub>-DQ<sub>i+3</sub> (i=0,4,8,12) are latched on either the first WEx falling edge or the falling edge of CAS, whichever occurs later. = Don't Care Figure 9. Example of Block Writes With Write Masks #### Legend: - 1. Refresh Address - 2. Row Address - 3. Block Address (A2-A8) - 4. Color Register Data - Write mask data: DQ0–DQ15 are latched on CAS falling edge. 🗱 = Don't Care 6. Column mask data: DQ<sub>j</sub>-DQ<sub>j+3</sub> (i=0,4,8,12) are latched on either the first CASx falling edge or the falling edge of WE, whichever occurs later Figure 10. Example of a Persistent Block Write #### DRAM to SAM transfer operation During the DRAM to SAM transfer operation, one half of a row (256 columns) in the DRAM array is selected to be transferred to the 256-bit serial data register. The transfer operation is invoked by bringing TRG low and holding WEL and WEU high on the falling edge of RAS. The state of DSF, which is latched on the falling edge of RAS, determines whether the read transfer operation or the split register read transfer operation will be performed. **Table 4. SAM Function Table** | | | | | CAS<br>FALL | ADDRESS | | DQ0-DQ15† | | | | |------------------------------|-----|-----|------|-------------|---------|-------------|--------------|-----|-------------------|-------------| | FUNCTION | CAS | TRG | WEx‡ | DSF | DSF | RAS | CAS | RAS | CAS<br>WEL<br>WEU | MNE<br>CODE | | Read transfer | 1 | 0 | 1 | 0 | × | Row<br>Addr | Tap<br>Point | х | х | RT | | Split-register read transfer | 1 | 0 | 1. | 1 | х | Row<br>Addr | Tap<br>Point | × | × | SRT | <sup>†</sup>DQ0-DQ15 are latched on either the first WEx falling edge or the falling edge of CAS, whichever occurs later. <sup>‡</sup> Logic 0 is selected when either or both WEL and WEU are low. X: = Don't care. #### read transfer A read transfer operation loads data from a selected half of a row in the DRAM into the SAM. TRG is brought low and latched at the falling edge of RAS. Nine row address bits (A0–A8) are also latched at the falling edge of RAS to select one of the 512 rows available for the transfer. The nine column address bits (A0–A8) are latched at the falling edge of CAS, where address bit A8 selects which half of the row will be transferred. Address bits A0–A7 select one of the SAM's 256 available tap points from which the serial data will be read out (Figure 11). Figure 11. Read Transfer A read transfer can be performed in three ways: early-load read transfer, real-time or mid-line-load read transfer, and late-load read transfer. Each of these offers the flexibility of controlling the $\overline{TRG}$ trailing edge in the read transfer cycle (Figure 12). Figure 12. Examples of Read Transfer #### split-register read transfer In the split-register read transfer operation, the serial data register is split into halves. The low half contains bits 0–127, and the high half contains bits 128–255. While one half is being read out of the SAM port, the other half can be loaded from the memory array. Figure 13. Split Register Read Transfer To invoke a split-register read transfer cycle, DSF is brought high, TRG is brought low, and both are latched at the falling edge of RAS. Nine row address bits (A0–A8) are also latched at the falling edge of RAS to select one of the 512 rows available for the transfer. Eight of the nine column address bits (A0–A6 and A8) are latched at the falling edge of CAS. Column address bit A8 selects which half of the row to be transferred. Column address bits A0–A6 will select one of the 127 tap points in the specified half of the SAM. Column address bit A7 is ignored and the split-register transfer is internally controlled to select the inactive register half. <sup>†</sup> A7 shown is internally controlled Figure 14. Example of Split-Register Read Transfer Operation A read transfer (non split-register) must precede the first split-register read transfer to ensure proper operation. After the read transfer cycle, the first split-register read transfer can follow immediately without any minimum SC clock requirement. However, there is a minimum requirement of a rising edge of SC between successive split-register read transfer cycles. QSF indicates which half of the register is being accessed during serial access operation. When QSF is low, the serial address pointer is accessing the lower (least significant) 128 bits of SAM. When QSF is high, the pointer is accessing the higher (most significant) 128 bits of SAM. QSF changes state upon completing a read transfer cycle. The tap point loaded during the current transfer cycle determines the state of QSF. QSF also changes state when a boundary between two register halves is reached. Figure 15. Example of a Split-Register Read Transfer After a Read Transfer Figure 16. Example of Successive Split-Register Read Transfers #### serial access operation The serial read operation can be performed through the SAM port simultaneously and asynchronously with DRAM operations except during read transfer operations. Serial data can be read from the SAM by clocking SC starting at the tap point loaded by the preceding transfer cycle, then proceeding sequentially to the most significant bit (bit 255) and then wrapping around to the least significant bit (bit 0) (Figure 17). Figure 17. Serial Pointer Direction for Serial Read For split-register operation, serial data can be read out from the active half of SAM by clocking SC starting at the tap point loaded by the preceding split-register transfer cycle. The serial pointer will then proceed sequentially to the most significant bit of the half, bit 127 or bit 255. If there is a split-register read transfer to the inactive half during this period, the serial pointer will point next to the tap point location loaded by that split register transfer (Figure 18). Figure 18. Serial Pointer for Split-Register Read - Case I If there is no split-register read transfer to the inactive half during this period, the serial pointer will point next to bit 128 or bit 0 respectively (Figure 19). Figure 19. Serial Pointer for Split-Register Read - Case II #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ is required after power-up, followed by a minimum of eight RAS cycles or eight CAS-before-RAS cycles to initialize the DRAM port. A read transfer cycle and two SC cycles are required to initialize the SAM port. After initialization, the internal state of the TMS55165 is as follows: | | State After Initialization | |--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | QSF Write mode Write mask register Color register Serial register tap point SAM port | Defined by the transfer cycle during initialization Non-persistent mode Undefined Undefined Defined by the transfer cycle during initialization Output mode | #### absolute maximum ratings over operating free-air temperature† | Supply voltage range on any pin except D | Q and SQ (see Note 1) | <br>1 V to 7 V | |-----------------------------------------------|-----------------------|----------------| | Voltage range on DQ and SQ (see Note 1) | ) | <br>1 V to 7 V | | Voltage range on V <sub>CC</sub> (see Note 1) | | | | Short-circuit output current | | | | Power dissipation | | | | Operating free-air temperature range | | | | Storage temperature range | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | Vss | Supply voltage | | 0 | | V | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | - 1 | | 8.0 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. #### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | 1 | TEST SAM | | TMS55165-80 | UNIT | |-------------------|-------------------------------------|------------------------------------------------------------------------------------------------|----------|---------|-------------|------| | | | CONDITIONS | PORT | MIN MAX | MIN MAX | UNII | | Vон | High-level output voltage | I <sub>OH</sub> = - 1 mA | | 2.4 | 2.4 | ٧ | | VoL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | 0.4 | 0.4 | ٧ | | t <sub>i</sub> | Input current (leakage) | V <sub>I</sub> = 0 to 5.8 V, V <sub>CC</sub> = 5.5 V<br>All other pins at 0 to V <sub>CC</sub> | | ±10 | ±10 | μА | | ю | Output leakage current (see Note 3) | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>V <sub>CC</sub> = 5.5 V | | ±10 | ±10 | μА | | lCC1 | Operating current | See Note 4 | Standby | 165 | 160 | | | ICC1A | Operating current | t <sub>c(SC)</sub> = MIN | Active | 205 | 195 | 1 | | ICC2 | Standby current | All clocks = VCC | Standby | 5 | 5 | ] | | ICC2A | Standby current | t <sub>c(SC)</sub> = MIN | Active | 50 | 45 | ] | | ICC3 | RAS-only refresh current | See Note 4 | Standby | 165 | 160 | | | ICC3A | RAS-only refresh current | t <sub>c(SC)</sub> = MIN | Active | 195 | . 185 | mA | | ICC4 | Page-mode current | t <sub>C(P)</sub> = MIN (see Note 5) | Standby | 100 | 95 | IIIA | | ICC4A | Page-mode current | t <sub>C(SC)</sub> = MIN | Active | 130 | 120 | ] | | I <sub>CC5</sub> | CAS-before-RAS current | See Note 4 | Standby | 165 | 160 | ] | | <sup>I</sup> CC5A | CAS-before-RAS current | t <sub>c(SC)</sub> = MIN | Active | 205 | 195 | | | ICC6 | Data transfer current | See Note 4 | Standby | 165 | 160 | ]. | | ICC6A | Data transfer current | t <sub>c(SC)</sub> = MIN | Active | 205 | 195 | | NOTES: 3. SE is disabled for SQ output leakage tests. - Measured with one address change while RAS = V<sub>IL</sub>; t<sub>C(rd)</sub>, t<sub>C(W)</sub>, t<sub>C(TRD)</sub> = MIN. - 5. Measured with one address change while $\overline{CAS} = V_{1H}$ NOTE 1: All voltage values in this data sheet are with respect to VSS. ## capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 6) | | PARAMETER | MIN | MAX | UNIT | |---------------------|--------------------------------------------|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | 6 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write enable input | | 7 | pF | | C <sub>i(SC)</sub> | Input capacitance, serial clock | | 7 | pF | | C <sub>i(SE)</sub> | Input capacitance, serial enable | | 7 | pF | | C <sub>i(DSF)</sub> | Input capacitance, special function | | 7 | pF | | C <sub>i(TRG)</sub> | Input capacitance, transfer register input | | 7 | pF | | C <sub>o(O)</sub> | Output capacitance, SQ and DQ | | 7 | pF | | Co(QSF) | Output capacitance, QSF | | . 9 | pF | NOTE 6: V<sub>CC</sub> equal to $5 \text{ V} \pm 0.5 \text{ V}$ and the bias on pins under test is 0 V. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 7) | | PARAMETER | TEST | ALT. | ALT. TMS55165-70 | | TMS55165-80 | | UNIT | |----------------------|---------------------------------------------------------------------------------|------------------------|------------------|------------------|-----|-------------|-----|------| | COOMETER | | CONDITIONS SYMBOL | | MIN | MAX | MIN | MAX | UNIT | | ta(C) | Access time from CAS (see Note 7) | td(RLCL) = Max | tCAC | | 20 | | 20 | ns | | ta(CA) | Access time from column address (see Note 7) | td(RLCL) = Max | tAA | | 35 | | 40 | ns | | ta(CP) | Access time from CAS high (see Note 7) | td(RLCL) = Max | tCPA | | 40 | | 45 | ns | | ta(R) | Access time from RAS (see Note 7) | td(RLCL) = Max | tRAC | | 70 | | 80 | ns | | ta(G) | Access time of Q from TRG low (see Note 7) | | †OEA | | 20 | | 20 | ns | | ta(SQ) | Access time of SQ from SC high (see Note 7) | C <sub>L</sub> = 30 pF | tSCA | | 20 | | 25 | ns | | ta(SE) | Access time of SQ or QSF from SE low (see Note 7) | C <sub>L</sub> = 30 pF | <sup>t</sup> SEA | | 15 | | 20 | ns | | <sup>t</sup> dis(CH) | Random output disable time from CAS high (see Note 8) | C <sub>L</sub> = 50 pF | tOFF | 0 | 20 | 0 | 20 | ns | | <sup>t</sup> dis(G) | Random output disable time from TRG high (see Note 8) | C <sub>L</sub> = 50 pF | tOEZ | . 0 | 20 | 0 | 20 | ns | | <sup>t</sup> dis(SE) | Serial output or QSF disable time from $\overline{\text{SE}}$ high (see Note 8) | C <sub>L</sub> = 30 pF | tSEZ | 0 | 15 | 0 | 20 | ns | NOTES: 7. Switching times for RAM port output are measured with a load equivalent to 1 TTL load and 50 pF. Data out reference level: VOH / VOL = 2 V/0.8 V. Switching times for SAM port output are measured with a load equivalent to 1 TTL load and 30 pF. Serial data out reference level: VOH / VOL = 2 V/0.8 V. 8. tdis(CH), tdis(G), and tdis(SE) are specified when the output is no longer driven. # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | TMS55165-70 | | TMS55165-80 | | UNIT | |-----------------------|----------------------------------------------------------------|------------------|-------------|---------|-------------|---------|------| | | | | MIN | MAX | MIN | MAX | UNII | | tc(rd) | Read cycle time (see Note 9) | tRC | 130 | | 150 | | ns | | t <sub>c</sub> (W) | Write cycle time | twc | 130 | | 150 | | ns | | tc(rdW) | Read-modify-write cycle time | tRMW | 170 | | 195 | | ns | | t <sub>c(P)</sub> | Page-mode read, write cycle time | tPC | 45 | | 50 | | ns | | tc(RDWP) | Page-mode read-modify-write cycle time | tPRMW | 85 | | 90 | | ns | | tc(TRD) | Transfer read cycle time | tRC | 130 | | 150 | | ns | | <sup>t</sup> c(SC) | Serial clock cycle time (see Note 9) | tscc | 22 | | 30 | | ns | | tw(CH) | Pulse duration, CAS high | tCPN | 10 | | 10 | , | ns | | tw(CL) | Pulse duration, CAS low (see Note 10) | tCAS | 20 | 10 000 | 20 | 10 000 | ns | | tw(RH) | Pulse duration, RAS high | tRP | 50 | | 60 | | ns | | tw(RL) | Pulse duration, RAS low (see Note 11) | tRAS | 70 | 10 000 | 80 | 10 000 | ns | | tw(WL) | Pulse duration, WEx low | twp | 10 | | 15 | | ns | | tw(TRG) | Pulse duration, TRG low | | 20 | | 20 | | ns | | tw(SCH) | Pulse duration, SC high (see Note 9) | tsc | 5 | | 10 | | ns | | tw(SCL) | Pulse duration, SC low (see Note 9) | tSCP | 5 | | 10 | | ns | | tw(GH) | Pulse duration, TRG high | tTP | 20 | | 20 | | ns | | tw(RL)P | Pulse duration, RAS low (page mode) | tRASP | 70 | 100 000 | 80 | 100 000 | ns | | t <sub>su(CA)</sub> | Setup time, column address before CAS low | tASC | 0 | | 0 | | ns | | t <sub>su(SFC)</sub> | Setup time, DSF before CAS low | tFSC | 0 | | 0 | | ns | | t <sub>su(RA)</sub> | Setup time, row address before RAS low | tASR | 0 | | 0 | | ns | | t <sub>su</sub> (WMR) | Setup time, WEx before RAS low | twsR | 0 | | 0 | | ns | | t <sub>su(DQR)</sub> | Setup time, DQ before RAS low | tMS | 0 | | 0 | | ns | | tsu(TRG) | Setup time, TRG high before RAS low | tTHS | 0 | | 0 | | ns | | t <sub>su(SE)</sub> | Setup time, SE high before RAS low | tSER | 0 | | 0 | | ns | | t <sub>su(SFR)</sub> | Setup time, DSF low before RAS low | tFSR | 0 | | 0 | | ns | | t <sub>su(DCL)</sub> | Setup time, data before CAS low | tDSC | 0 | | 0 | | ns | | t <sub>su(DWL)</sub> | Setup time, data before WEx low | tDSW | 0 | | . 0 | | ns | | t <sub>su(rd)</sub> | Setup time, read command WEx high before CAS low | tRCS | 0 | | 0 | | ns | | t <sub>su(WCL)</sub> | Setup time, early write command, WEx low before CAS low | twcs | 0 | | 0 | | ns | | t <sub>su(WCH)</sub> | Write setup time, WEx low before CAS high | tcwL | 15 | | 20 | | ns | | <sup>t</sup> su(WRH) | Write setup time, WEx low before RAS high with TRG = WEx = low | tRWL | 15 | | 20 | | ns | | <sup>t</sup> h(CLCA) | Hold time, column address after CAS low | t <sub>CAH</sub> | 10 | | 15 | | ns | | th(SFC) | Hold time, DSF after CAS low | <sup>t</sup> CFH | 10 | | 15 | | ns | Continued next page. <sup>†</sup> Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. NOTES: 9. All cycle times assume t<sub>1</sub> = 3 ns. 10. In a read-modify-write cycle, t<sub>d</sub>(CLWL) and t<sub>su(WCH)</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time [t<sub>W</sub>(CL)]. 11. In a read-modify-write cycle, t<sub>d</sub>(RLWL) and t<sub>su(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time [tw(RL)]. #### timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued)† | | | ALT. | TMS55 | 65-70 | TMS55 | 165-80 | UNIT | |--------------|-----------------------------------------------------------------------------|-----------------|-------|-------|-------|--------|------| | | | SYMBOL | MIN | MAX | MIN | MAX | IINU | | th(RA) | Hold time, row address after RAS low | tRAH | 10 | | 10 | | ns | | th(TRG) | Hold time, TRG after RAS low | tтнн | 10 | | 15 | | ns | | th(RWM) | Hold time, write mask, transfer enable after RAS low | tRWH | 10 | | 10 | | ns | | th(RDQ) | Hold time, DQ after RAS low (write mask operation) | tMH | 10 | | 10 | | ns | | th(SFR) | Hold time, DSF after RAS low | tRFH | 10 | | 10 | | ns | | th(RLCA) | Hold time, column-address after RAS low (see Note 12) | t <sub>AR</sub> | 30 | | 35 | | ns | | th(CLD) | Hold time, data after CAS low | tDH | 15 | | 15 | | ns | | th(RLD) | hold time, data after RAS low (see Note 12) | tDHR | 35 | | 35 | | ns | | th(WLD) | Hold time, data after WEx low | t <sub>DH</sub> | 15 | | 15 | | ns | | th(CHrd) | Hold time, read, WEx low after CAS high (see Note 13) | tRCH | 0 | | 0 | | ns | | th(RHrd) | Hold time, read, WEx high after RAS high (see Note 13) | tRRH | 0 | | 0 | | ns | | th(CLW) | Hold time, write, WEx low after CAS low | tWCH | 15 | | 15 | | ns | | th(RLW) | Hold time, write, WEx low after RAS low (see Note 12) | twcn | 35 | | 35 | | ns | | th(WLG) | Hold time, TRG high after WEx low (see Note 14) | tOEH | 10 | | 10 | | ns | | th(SHSQ) | Hold time, SQ after SC high | tsoH | 5 | | 5 | | ns | | th(RSF) | Hold time, DSF after RAS low | tFHR | 30 | | 35 | | ns | | td(RLCH) | Delay time, RAS low to CAS high | tcsh | 70 | | 80 | | ns | | td(CHRL) | Delay time, CAS high to RAS low | tCRP | 0 | | 0 | | ns | | td(CLRH) | Delay time, CAS low to RAS high | tRSH | 20 | | 20 | | ns | | td(CLWL) | Delay time, CAS low to WEx low (see Notes 15 and 16) | tCWD | 45 | | 45 | | ns | | td(RLCL) | Delay time, RAS low to CAS low (see Note 17) | tRCD | 20 | 50 | 20 | 60 | ns | | td(CARH) | Delay time, column address to RAS high | tRAL | 35 | | 40 | | ns | | td(CACH) | Delay time, column address to CAS high | tCAL | 35 | | 40 | | ns | | td(RLWL) | Delay time, RAS low to WEx low (see Note 15) | tRWD | 95 | | 105 | | . ns | | td(CAWL) | Delay time, column address to WEx low (see Note 15) | tAWD | 60 | | 65 | | ns | | td(RLCH) | Delay time, RAS low to CAS high (see Note 18) | tCHR | 10 | | 15 | | ns | | td(CLRL) | Delay time, CAS low to RAS low (see Note 18) | tCSR | 0 | | 10 | | ns | | td(RHCL) | Delay time, RAS high to CAS low (see Note 18) | tRPC | 0 | | 0 | | ns | | td(CLGH) | Delay time, CAS low to TRG high for DRAM read cycles | 1 5 | 20 | | 20 | | ns | | td(GHD) | Delay time, TRG high before data applied at DQ | tOED | 15 | | 15 | | ns | | td(RLTH) | Delay time, RAS low to TRG high (real-time reload read transfer cycle only) | tRTH | 55 | | 60 | | ns | | td(RLSH) | Delay time, RAS low to first SC high after TRG high (see Note 19) | tRSD | 70 | | 80 | | ns | | td(RLCA) | Delay time, RAS low to column address (see Note 17) | tRAD | 15 | 35 | 15 | 40 | ns | | td(GLRH) | Delay time, TRG low to RAS high | tROH | 15 | | 15 | | ns | | Continued ne | <u>-</u> | 1 HOLL | | | | | | Continued next page. $\fi$ Timing measurements are referenced to VIL max and VIH min. NOTES: 12. The minimum value is measured when $t_{d(RLCL)}$ is set to $t_{d(RLCL)}$ min as a reference. Either th(RHrd) or t(CHrd) must be satisfied for a read cycle. Output-enable-controlled write. Output remains in the high-impedance state for the entire cycle. 15. Read-modify-write operation only. 16. TRG must disable the output buffers prior to applying data to the DQ pins. 17. The maximum value is specified only to assure RAS access time. 18. CAS-before-RAS refresh operation only. 19. Early-load read transfer cycle only. ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded)<sup>†</sup> | | | ALT. | TMS5516 | 55-70 | TMS5516 | 5-80 | UNIT | |----------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------|---------|-------|---------|------|------| | | · | SYMBOL | MIN | MAX | MIN | MAX | UNII | | td(CLSH) | Delay time, CAS low to first SC high after TRG high (see Note 21) | tCSD | 20 | | 25 | | ns | | td(SCTR) | Delay time, SC high to TRG high (see Notes 20 and 21) | tTSL | 5 | | 5 | | ns | | td(THRH) | Delay time, TRG high to RAS high (see Notes 20 and 23) | tTRD | -10 | | -10 | | ns | | td(THRL) | Delay time, TRG high to RAS low (see Note 22) | tTRP | tw(RH) | | tw(RH) | | ns | | td(THSC) | Delay time, TRG high to SC high (see Note 20) | tTSD | 10 | | 15 | | ns | | td(RHMS) | Delay time, RAS high to last (most significant) rising edge of SC before boundary switch during split read transfer cycles | | 20 | | 20 | | ns | | td(CLTH) | Delay time, CAS low to TRG high in real-time transfer read cycles | t <sub>CTH</sub> | 5 | | 5 | | ns | | td(CASH) | Delay time, column address to first SC in early load read transfer cycles | <sup>t</sup> ASD | 25 | | 30 | | ns | | <sup>t</sup> d(CAGH) | Delay time, column address to TRG high in real-time transfer read cycles | tATH | 10 | | 10 | | ns | | td(DCL) | Delay time, data to CAS low | tDZC | 0 | | 0 | | ns | | td(DGL) | Delay time, data to TRG low | <sup>t</sup> DZO | 0 | | 0 | | ns | | <sup>t</sup> d(MSRL) | Delay time, last (most significant) rising edge of SC to RAS low before boundary switch during split read transfer cycles | | 20 | | 20 | | ns | | td(SCQSF) | Delay time, last (127 or 255) rising edge of SC to QSF switching at the boundary during split read transfer cycles (see Note 24) | tsQD | | 25 | | 30 | ns | | td(CLQSF) | Delay time, CAS low to QSF switching in transfer read or write cycles (see Note 24) | tCQD | | 30 | | 35 | ns | | td(GHQSF) | Delay time, TRG high to QSF switching in transfer read or write cycles (see Note 24) | <sup>t</sup> TQD | | 25 | | 30 | ns | | td(RLQSF) | Delay time, RAS low to QSF switching in transfer read or write cycles (see Note 24) | †RQD | | 70 | | 75 | ns | | <sup>t</sup> rf(MA) | Refresh time interval, memory | tREF | | 8 | | 8 | ms | | t <sub>t</sub> | Transition time | ŧΤ | 3 | 50 | 3 | 50 | ns | $<sup>\</sup>dagger$ Timing measurements are referenced to $V_{IL}$ max and $V_{IH}$ min. - NOTES: 20. Real-time reload read transfer cycle only. - 21. Early-load read transfer cycle only. - 22. Memory to register (read) transfer cycles only. - 23. Late-load read transfer cycle only. - 24. Switching times for QSF output are measured with a load equivalent to 1 TTL load and 30 pF and output reference level is VOH / VOL = 2 V/0.8V. Figure 20. Read Cycle Timing Figure 21. Early Write Cycle Timing Table 5. Write Cycle State Table | CYCLE | STATE | | | | | | | |---------------------------------------------------|-------|------------|------------|--|--|--|--| | CYCLE | . 1 | 2 | 3 | | | | | | Write operation (non-masked) | Н | Don't care | Valid data | | | | | | Write operation with non-persistent write-per-bit | L | Write mask | Valid data | | | | | | Write operation with persistent write-per-bit | L | Don't care | Valid data | | | | | Figure 22. Late Write Cycle Timing (Output-Enable-Controlled Write) Table 6. Write Cycle State Table | CYCLE | STATE | | | | | | | |---------------------------------------------------|-------|------------|------------|--|--|--|--| | CYCLE | 1 | 2 | 3 | | | | | | Write operation (non-masked) | , Н | Don't care | Valid data | | | | | | Write operation with non-persistent write-per-bit | L | Write mask | Valid data | | | | | | Write operation with persistent write-per-bit | · L | Don't care | Valid data | | | | | <sup>†</sup> Load mask register cycle will put the device into the persistent write-per-bit mode. Figure 23. Load Mask Register Timing (Early Write Load)† <sup>†</sup> Load mask register cycle will put the device into the persistent write-per-bit mode. Figure 24. Load Mask Register Timing (Late Write Load)† Figure 25. Read-Write/Read-Modify-Write Cycle Timing Table 7. Write Cycle State Table | CYCLE | STATE | | | | | | | |---------------------------------------------------|-------|------------|------------|--|--|--|--| | CYCLE | 1 | 2 | 3 | | | | | | Write operation (non-masked) | . н | Don't care | Valid data | | | | | | Write operation with non-persistent write-per-bit | L | Write mask | Valid data | | | | | | Write operation with persistent write-per-bit | L | Don't care | Valid data | | | | | Figure 26. Enhanced Page-Mode Read Cycle Timing $<sup>^\</sup>dagger$ Access time is $t_{a(CP)}$ or $t_{a(CA)}$ dependent. $^\ddagger$ Output may go from the high-impedance state to an invalid data state prior to the specified access time. NOTE A: A write cycle or a read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated and the proper polarity of DSF is selected on the falling edge of RAS and CAS to select the desired write mode (normal, block write, etc.) <sup>†</sup> Referenced to the first WEx falling edge or the falling edge of CAS, whichever occurs later. NOTE A: A read cycle or a read-modify-write cycle can be intermixed with write cycles, observing read and read-modify-write timing specifications. To assure page-mode cycle time, TRG must remain high throughout the entire page-mode operation if the late write features is used. If the early write cycle timing is used, the state of TRG is a don't care after the minimum period th(TRG) from the falling edge of RAS. Figure 27. Enhanced Page-Mode Write Cycle Timing Table 8. Write Cycle State Table | CYCLE | STATE | | | | | | | | |-----------------------------------------------------------------------------------------------------------|-------|---|---|------------|------------|--|--|--| | CYCLE | 1 | 2 | 3 | 4 | 5 | | | | | Write operation (non-masked) | L | L | Н | Don't care | Valid data | | | | | Write operation with non-persistent write-per-bit | L | L | L | Write mask | Valid data | | | | | Write operation with persistent write-per-bit | L | L | L | Don't care | Valid data | | | | | Load write mask on either the first WEx falling edge or the falling edge of CAS, whichever occurs later.‡ | Н | L | Н | Don't care | Write mask | | | | <sup>‡</sup> Load write mask cycle will set the device to the persistent write-per-bit mode. Column address at the falling edge of CAS is don't care during this cycle. <sup>†</sup> Output may go from the high-impedance state to an invalid data state prior to the specified access time. NOTE A: A read or a write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 28. Enhanced Page-Mode Read-Modify-Write Cycle Timing Table 9. Write Cycle State Table | 0.01.5 | STATE | | | | | | | | |----------------------------------------------------------------------------------------------------------|-------|---|---|------------|------------|--|--|--| | CYCLE | 1 | 2 | 3 | 4 | 5 | | | | | Write operation (non-masked) | L | L | Н | Don't care | Valid data | | | | | Write operation with non-persistent write-per-bit | L | L | L | Write mask | Valid data | | | | | Write operation with persistent write-per-bit | L | L | L | Don't care | Valid data | | | | | Load write mask on either the first WEx falling edge or the falling edge of CAS whichever occurs later.‡ | н | L | н | Don't care | Write mask | | | | Load write mask cycle will set the device to the persistent write-per-bit mode. Column address at the falling edge of CAS is don't care during this cycle. Figure 29. Load Color Register Timing (Early-Write Load) Figure 30. Load Color Register Timing (Late Write Load) Figure 31. Block Write Timing (Early Write) Table 10. Block Write Cycle State Table | | | STATE | | |---------------------------------------------------------|----|------------|-------------| | CYCLE | 1 | 2 | 3 | | Block write operation (non-masked) | Н | Don't care | Column mask | | Block write operation with non-persistent write-per-bit | L. | Write mask | Column mask | | Block write operation with persistent write-per-bit | L | Don't care | Column mask | Write mask data 0: I/O write disable 1: I/O write enable Column mask data $DQ_i - DQ_{i+3}0$ : column write disable (i = 0, 4, 8, 12) 1: column write enable $DQ_0$ — column 0 (address $A_1 = 0$ , $A_0 = 0$ ) $DQ_1$ — column 1 (address $A_1 = 0$ , $A_0 = 1$ ) $DQ_2$ — column 2 (address $A_1 = 1$ , $A_0 = 0$ ) $DQ_3$ — column 3 (address $A_1 = 1$ , $A_0 = 1$ ) Figure 32. Block Write Timing (Late Write) Table 11. Block Write Cycle State Table | | STATE | | | | | | | |---------------------------------------------------------|-------|------------|-------------|--|--|--|--| | CYCLE | 1 | 2 | 3 | | | | | | Block write operation (non-masked) | Н | Don't care | Column mask | | | | | | Block write operation with non-persistent write-per-bit | L | Write mask | Column mask | | | | | | Block write operation with persistent write-per-bit | L | Don't care | Column mask | | | | | Write mask data 0: I/O write disable 1: I/O write enable Column mask data $\mathsf{DQ}_i - \mathsf{DQ}_{i+3}0$ : column write disable (i = 0, 4, 8, 12) 1: column write enable $DQ_0$ — column 0 (address $A_1 = 0$ , $A_0 = 0$ ) $DQ_1$ — column 1 (address $A_1 = 0$ , $A_0 = 1$ ) $DQ_2$ — column 2 (address $A_1 = 1$ , $A_0 = 0$ ) $DQ_3$ — column 3 (address $A_1 = 1$ , $A_0 = 1$ ) † Referenced the first WEx falling edge or the falling edge of CAS, whichever occurs later. NOTE A: To assure page-mode cycle time, TRG must remain high throughout the entire page-mode operation if the late write features is used. If the early write cycle timing is used, the state of TRG is a don't care after the minimum period th(TRG) from the falling edge of RAS. Figure 33. Enhanced Page-Mode Block Write Cycle Timing Table 12. Block Write Cycle State Table | | | STATE | | |---------------------------------------------------------|---|------------|-------------| | CYCLE | 1 | 2 | 3 | | Block write operation (non-masked) | Н | Don't care | Column mask | | Block write operation with non-persistent write-per-bit | L | Write mask | Column mask | | Block write operation with persistent write-per-bit | L | Don't care | Column mask | Write mask data 0: I/O write disable 1: I/O write enable Column mask data DQ<sub>i</sub> – DQ<sub>i+3</sub>0: column write disable (i = 0, 4, 8, 12) 1: column write enable Example: $DQ_0$ — column 0 (address $A_1 = 0$ , $A_0 = 0$ ) $DQ_1$ — column 1 (address $A_1 = 0$ , $A_0 = 1$ ) $DQ_2$ — column 2 (address $A_1 = 1$ , $A_0 = 0$ ) DQ3 -- column 3 (address A<sub>1</sub> = 1, A<sub>0</sub> = 1) Figure 34. RAS-Only Refresh Timing - HI-Z - DQ Figure 35. CAS-Before-RAS Refresh Table 13. CBR Cycle State Table | | STATE | |------------------------------------------|-------| | CYCLE | 1 | | CAS-before-RAS refresh with option reset | 0 | | CAS-before-RAS refresh with no reset | 1 | Figure 36. Hidden Refresh Cycle Timing NOTE A: CAS-before-RAS refresh (option reset) mode will end persistent write-per-bit mode. Hidden refresh will also end the persistent write-per-bit mode regardless of the state of DSF at RAS. #### SMVS165B-AUGUST 1992-REVISED JANUARY 1993 #### tc(TRD) tw(RL) td(RLCL) RAS tw(RH) td(RLCH) td(CHRL) tw(CL) td(CARH) —Ы CAS td(RLCA) th(RLCA) th(CLCA) tsu(RA) th(RA) → tsu(CA) Tap Point 8A-0A Row 8A--0A tsu(SFR) DSF t<sub>su(TRG)</sub> ₱ th(TRG) TRG tw(GH) • t<sub>su(WMR)</sub> 🔫 td(CASH) Don't Care WEX DQ HI-Z - td(SCTR) → td(CLSH) tw(SCH) td(RLSH) tw(SCL) SC - tw(SCH) ≯ - ta(SQ) tc(SC) ta(SQ) th(SHSQ) th(SHSQ) SQ **Old Data** Old Data **New Data** td(GHQSF) QSF Tap Point bit A7 td(CLQSF) Н SE td(RLQSF) PARAMETER MEASUREMENT INFORMATION $\dagger$ Early-load operation is defined as $t_{h}(TRG)$ min < $t_{h}(TRG)$ < $t_{d}(RLTH)$ min. - NOTES: A. Random mode (DQ outputs) remain in the high-impedance state for the entire memory to data register transfer cycle. The memory to data register transfer cycle is used to load the data registers in parallel from the memory array. The 256 locations in each data register are written into from the 256 corresponding columns of the selected row. - B. Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., the SQ is enabled), thus allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG has gone high must be activated by a positive transition of SC. - C. A0-A7: Register tap point, A8: which half of the transferred row. Figure 37. Read Transfer Timing, Early Load Operation<sup>†</sup> $^\dagger$ Late load operation is defined as $t_{d(THRH)}$ < 0 ns. - NOTES: A. Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., the SQ is enabled), thus allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG has gone high must be activated by a positive transition of SC. - B. Random mode (DQ outputs) remain in the high-impedance state for the entire memory to data register transfer cycle. The memory to data register transfer cycle is used to load the data registers in parallel from the memory array. The 256 locations in each data register are written into from the 256 corresponding columns of the selected row. - C. A0-A7: Register tap point, A8: which half of the transferred row. Figure 38. Read Transfer Timing, Real-Time Reload Operation/Late Load Operation<sup>†</sup> NOTES: A. There is minimum requirement of one rising edge of SC clock between two split register transfer cycles. B. A0-A6: Tap point of the given half, A7: Don't care, A8: DRAM row half. Figure 39. Split-Register Read Transfer Timing - NOTES: A. While reading data through the serial data register, the state of TRG is a don't care as long as TRG is held high when RAS goes low. This is to avoid the initiation of a register to memory to register data transfer operation. - B. The serial data-out cycle is used to read data out of the data registers. Before data can be read via SQ, the device must be put into the read mode by performing a transfer read cycle. Figure 40. Serial Read Timing SMVS165B-AUGUST 1992-REVISED JANUARY 1993 - NOTES: A. While reading data through the serial data register, the state of TRG is a don't care as long as TRG is held high when RAS goes low. This is to avoid the initiation of a register to memory to register data transfer operation. - B. The serial data-out cycle is used to read data out of the data registers. Before data can be read via SQ, the device must be put into the read mode by performing a transfer read cycle. Figure 41. Serial Read Timing (SE Controlled Read) ### **OPERATING SEQUENCE INFORMATION** - NOTES: A. In order to achieve proper split-register operation, a normal read transfer should be performed before the first split-register transfer cycle. This is necessary to initialize the data register and the starting tap location. First serial access can then begin either after the normal read transfer cycle (CASE I), during the first split-register transfer cycle (CASE II), or even after the first split-register transfer cycle (CASE III). There is no minimum requirement of SC clock between the normal read transfer cycle and the first split-register cycle. - B. Asplitregister transfer into the inactive half is not allowed until t<sub>d(MSRL)</sub> is met. t<sub>d(MSRL)</sub> is the minimum delay time between the rising edge of the serial clock of the last bit (bit 127 or 255) and the falling edge of RAS of the split-register transfer cycle into the inactive half. After the t<sub>d(MSRL)</sub> is met, the split-register transfer into the inactive half must also satisfy the minimum t<sub>d(RHMS)</sub> requirement. t<sub>d(RHMS)</sub> is the minimum delay time between the rising edge of RAS of the split-register transfer cycle into the inactive half and the rising edge of the serial clock of the last bit (bit 127 or 255). There is a minimum requirement of one rising edge of SC clock between two split-register transfer cycles. Figure 42. Split-Register Operating Sequence ## device symbolization - Organization . . . 262 264 × 4 - Single 5-V Power Supply (± 10% Tolerance) - Fast FIFO (First-In First-Out) Operation - Full Word Continuous Read/Write - Asynchronous Read/Write - Fully-Static (Refresh Free) - High-Speed Read/Write Operation | | | CYCLE | CYCLE | |---------------|---------|-------|-------| | | ACCESS | TIME | TIME | | | TIME | READ | WRITE | | | (MAX) | (MIN) | (MIN) | | TMS4C1050B-30 | 25 ns | 30 ns | 30 ns | | TMS4C1050B-40 | 30 ns | 40 ns | 40 ns | | TMS4C1050B-60 | . 50 ns | 60 ns | 60 ns | - Low Power Dissipation (Average IDD = 50 mA at Minimum Cycle) - Plastic 16-Pin 300-mil-Wide DIP, 20-Pin 400-mil ZIP, or 20/26-Lead Surface-Mount (SOJ) Package - Texas Instruments EPIC<sup>™</sup> (Enhanced Performance Implanted CMOS) Technology - Operating Free-Air Temperature 0°C to 70°C - Fully Compatible With TMS4C1050 ### description The TMS4C1050B is a Field Memory (FMEM) which reads and writes data exclusively through serial ports, 4 bits wide. Maximum storage capacity is 262 264 words by four bits each. Addressing is controlled by write address and read address pointers which must be reset to zero before memory access begins. Read and write access may occur asynchronously. When read access is delayed relative to write access, the TMS4C1050B functions like a First-In First-Out (FIFO) register. The amount of delay determines the length of the FIFO register. Unlike a conventional FIFO register, data may be read as many times as desired after it is written into the storage array. <sup>†</sup>The packages are shown for pinout reference only. | PIN | NOMENCLATURE | |-------|------------------------| | D0-D3 | Data-In | | Q0-Q3 | Data-Out | | R | Read Enable | | RSTR | Reset Read | | RSTW | Reset Write | | SRCK | Serial Read Clock | | SWCK | Serial Write Clock | | w | Write Enable | | NC | No Internal Connection | | Vcc | 5-V Power Supply | | Vss | Ground | Minimum delay between writing into the device and reading out data is 600 SWCK cycles. Maximum delay is one full field (262 264 write cycles). The TMS4C1050B employs state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. EPIC is a trademark of Texas Instruments Incorporated. Texas VI SMGS050E-JANUARY 1988-REVISED DECEMBER 1992 ### description (continued) To achieve high density, dynamic data storage cells are employed as the main data memory. Self-refresh and arbitration logic are implemented in the TMS4C1050B, supplying a refresh-free system. This logic prevents any conflict between data-saving/data-loading/memory-refresh requests. If the memory is to be used as a delay element only, it is not necessary to reset the address pointers. After the memory has been completely filled and the write address pointer reaches its maximum value, it will wrap around again to the first address of the main array (address 120). The read address pointer behaves in the same manner. The TMS4C1050B is offered in a 16-pin dual-in-line plastic package (N suffix) designed for insertion in mounting hole rows on 7,62-mm (300-mil) centers. This device is also offered in a 20-pin 400-mil ZIP package (SD suffix) and a 300-mil 20/26 J-lead plastic surface mount SOJ package (DJ suffix). The SOJ package is still in development, and the ADVANCE INFORMATION notice in this data sheet applies to this package. The TMS4C1050B is characterized for operation from 0°C to 70°C. ### operation ### write operation The write operation is controlled by W and two clocks, SWCK and RSTW. It is accomplished by cycling SWCK and holding W high after the write address pointer reset operation (RSTW). Each write operation, beginning with RSTW, must contain at least 120 active write cycles (SWCK cycles while W is high). To transfer the last data written into the device (which at that time is still stored in the write line buffer) to the memory array, an RSTW operation is required after the last SWCK cycle. ## reset write (RSTW) The first positive transition of SWCK after RSTW going high, resets the write address pointers to zero. RSTW setup and hold times are referenced to the rising edge of SWCK. The state of W may be high or low during any reset operation. Before RSTW may be brought high again for a further reset operation, it must have been low for at least two SWCK cycles. ### data inputs (D0-D3) and write clock (SWCK) The SWCK input latches the data inputs on chip when W is high and also increments the internal write address pointer. Data-in setup and hold times $(t_{su(D)}, t_{h(D)})$ are referenced to the rising edge of SWCK. #### write enable (W) W is used as a data-in enable/disable. A logic high on the W input enables the input, and a logic low disables the input and holds the internal write address pointer. Note that W setup and hold times are referenced to the rising edge of SWCK. ### read operation The read operation is controlled by R and two clocks, SRCK and RSTR. It is accomplished by cycling SRCK and holding R high after a read address pointer reset operation (RSTR). Each read operation, which begins with RSTR, must contain at least 120 active read cycles (SRCK cycles while R is high). ### reset read (RSTR) The first positive transition of SRCK after RSTR goes high resets the read address pointers to zero. RSTR setup and hold times are referenced to the rising edge of SRCK. The state of R may be high or low during any reset operation. Before RSTR may be brought high again for a further reset operation, it must have been low for at least two SRCK cycles. SMGS050E-JANUARY 1988-REVISED DECEMBER 1992 ## data out (Q0-Q3) and read clock (SRCK) Data is shifted out of the data registers on the rising edge of SRCK when R is high during a read operation. The SRCK input increments the internal read address pointer when R is high. The three-state output buffer provides direct TTL compatibility (no pullup resistor required). Data out is the same polarity as data in. The output becomes valid after the access time interval t<sub>AC</sub> that begins with the positive transition of SRCK. Output valid time $[t_{V(OUT)}]$ is referenced to the rising edge of SRCK in the next cycle. ### output enabling and disabling When R changes state, the outputs will become enabled or disabled. However, SRCK must go low also, before a change of the state of R can be noticed at the outputs. The state of SRCK influences the outputs only during the first SRCK cycle following each change of state of R. In order for the outputs to become enabled, R must go high and SRCK must go low. Enable time is determined by whichever transition (R going high or SRCK going low) occurs last. In order for the outputs to become disabled, R must go low and SRCK must go low. Disable time is determined by whichever transition (R going low or SRCK going low) occurs last. See the timing diagrams under read cycle timing (output enable and disable) for an illustration of enable and disable timing. ### read enable (R) R performs a double function. First, R gates the SRCK clock for incrementing the read pointer. When R is high before the rising edge of SRCK, the read pointer is incremented. When R is low, the read pointer is not incremented. R setup times ( $t_{su(RH)}$ ) and $t_{su(RL)}$ ) and R hold times [ $t_{h(R)}$ ] are referenced to the rising edge of the SRCK clock. The second function of R is to enable and disable the outputs. See the appropriate section on output enabling and disabling. ### power up and initialization When powering up, the device is designed to begin proper operation after at least 100 $\mu$ s after $V_{CC}$ has stabilized to a value within the range of recommended operating conditions. This time is defined as $t_{POWER-OK}$ . While it is acceptable to start the initialization sequence during $V_{CC}$ ramp-up (before $t_{POWER-OK}$ ), the full sequence must be repeated at least once after $t_{POWER-OK}$ . The required initialization sequence for the write pointers is as follows: At least one SWCK clock cycle, followed by a reset write operation, followed by at least 130 dummy write operations with W at high level, followed by another reset write operation. All timing parameters must be within specifications for the initialization sequence. After initialization, the write address pointers are set to zero, and writing may begin. The initialization sequence for the read pointers is analogous to write pointer initialization, and must be performed at least once after tpower.OK. #### old/new data access There must be a minimum delay of 600 SWCK cycles between writing into memory and reading out from memory. If reading from the first field starts with an RSTR operation, before the start of writing the second field, (before the next RSTW operation), then the data just written in will be read out. The start of reading out the first field of data may be delayed past the beginning of writing in the second field of data for as many as 119 SWCK cycles. If the RSTR operation for the first field read-out occurs less than 120 SWCK cycles after the RSTW operation for the second field write-in, then the internal buffering of the device assures that the first field will still be read out. The first field of data that is read out while the second field of data is written is called old data. ## TMS4C1050B 262 264-WORD BY 4-BIT FIELD MEMORY SMGS050E-JANUARY 1988-REVISED DECEMBER 1992 In order to read out new data, i.e., the second field written in, the delay between an RSTW operation and an RSTR operation must be at least 600 SRCK cycles. If the delay between RSTW and RSTR operations is more than 120 but less than 600 cycles, then the data read out will be undetermined. It may be old data or new data or a combination of old and new data. Such a timing should be avoided. ## internal operation ### writing into memory The first 120 words of data following the initial RSTW operation after power-up are written into a cache buffer (A) initially, and will never be stored elsewhere, to allow read-out of data later without the delay involved in retrieving it from the main memory array. Starting from address 120, data is written into the write line buffer, top block, until this block (256 words long) is full. Further writing then occurs to the bottom block of the write line buffer, while the top block is transferred to the main memory array. By the time the bottom block is full, the top block has been transferred to memory and can be used again to receive new incoming data. The channeling of input data into the top or bottom block is controlled internally by the device and is transparent to the user. After the 120-word long cache buffer has been filled with incoming data, the input line selector switches the connection of the input port over to the B line buffer to assure that the next field of data, which will arrive later after a subsequent RSTW operation, does not over write the content of the cache buffer. Each subsequent filling of the cache buffer toggles the connection of the input port between the A and the B line buffers with the 121st SWCK pulse. The A and B line buffers, as well as the input line selector, are static registers. The connection of the output port will also be toggled between A and B line buffers by the 121st SWCK pulse, providing no read operation from a cache buffer is in progress at this time. The output port will always be connected to the line buffers opposite to the one connected to the input port. In case a read operation from a cache buffer is in progress when the 121st SWCK occurs, the toggling of the output port connection will be delayed until the cache buffer has been read out completely. The requirement stated on page 2 that each write operation must contain at least 120 active SWCK cycles, exists in order to assure that the toggling of the input and output ports between the A line buffer and the B line buffer functions without errors as described above. The serial write pointer stores the (column) address of the last input data word received, while the write counter stores the row address. After the last word of a full write cycle has been latched in (with a positive transition of the SWCK clock), the write line buffer most likely will be partially filled without having been transferred to the main memory array. To assure that the information contained in the write line buffer is stored and cannot be lost, it is required that an RSTW operation be performed when write clocking has stopped. In addition to transferring the partially filled write line buffer into the main memory array, this RSTW operation will also reset the write addresses (serial write pointer) to zero. Regardless of how much later a new write cycle starts, it is not necessary to perform another RSTW operation again at that time. ### reading from memory After an RSTR operation, data from the main memory array (starting at address 120) will be transferred to a read line buffer. Because this transfer requires some time, the first 120 words will be read out of the A or B line buffers, where they had been previously stored (see writing into memory above). If the first RSTR operation occurs after the first RSTW operation but before the second RSTW operation, read access will be to the same buffer that data had been written into during the first write cycle. Thus old data will be read out. ## TMS4C1050B 262 264-WORD BY 4-BIT FIELD MEMORY SMGS050E-JANUARY 1988-REVISED DECEMBER 1992 If the first RSTR operation occurs after the second RSTW operation, i.e. after the writing in of new data has already started, then the delay between the second RSTW and the first RSTR operation determines whether old data or new data will be read out. If this delay is less than 120 SWCK cycles, data will be read out from the line buffer that was written into during the previous write cycle; i.e., old data will be read out. A delay of less than 120 SWCK cycles also assures that all following data bits are old data, because replacement of old data by new data in the main memory array will occur later than the respective read access to each address in the array. If this delay is more than 600 SWCK cycles, data will be read out from the line buffer that it was written into during the current write cycle; i.e., new data will be read out. A delay of more than 600 SWCK cycles also assures that all following data bits are new data, because replacement of old data by new data in the main memory array will occur before the respective read access to each address in the array. If this delay is more than 120 words, words, but less than 600 SWCK cycles, data read out can be either old or new or a mixture of old and new data, because it cannot be predicted accurately whether a word accessed for reading has already been replaced by new data or not. Such a situation should be avoided. After the first 120 words are read out of the A or B line buffer, read transfer from the main memory array to the read line buffer is finished, and subsequent reading will occur from this buffer. Similar to the write operation, while one half of this buffer is being read out, the other half will be filled again by a new read transfer from the main memory array. The serial read pointer stores the (column) address of the last data word read out, while the read counter stores the row address. ### self-refresh and arbitration logic The self-refresh and arbitration logic will keep the main memory information refreshed automatically without requiring any user action, control the address pointers for both read and write, and control the flow of information both into and out of the main memory. ### functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | – 1 V to 7 V | |----------------------------------------------|-----------------| | Supply voltage range on V <sub>CC</sub> | 0 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | – 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. ### recommended operating conditions | | PARAMETER | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|--------------------|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | | | VIH | High-level input voltage | 2.4 | | V <sub>CC</sub> +1 | V | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: V<sub>IL</sub> = -1.5 V undershoot is allowed when device is operated in the range of recommended supply voltage. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | '4C1050B-30<br>MIN MAX | | '4C1050B-40 | | '4C1050B-60 | | UNIT | |------------------|---------------------------|--------------------------------------------------------------------------------------------------|------------------------|-----|-------------|-----|-------------|-----|------| | | | TEST CONDITIONS | | | MIN | MAX | MIN | MAX | UNII | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | 11 | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ±10 | | ±10 | | ±10 | μА | | Ю | Output current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>O</sub> = 0 to V <sub>CC</sub> , R low | | ±10 | | ±10 | | ±10 | μА | | I <sub>DD1</sub> | Average operating current | Minimum write/read cycle, output open | | 50 | | 45 | | 35 | mA | | I <sub>DD2</sub> | Standby current | After 1 RSTW/RSTR cycle, W and R low | | 10 | | 10 | | 10 | mA | # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\dagger}$ | PARAMETER TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |---------------------------|--------------------|-------------------------------|-----|-----|------|----| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | | 7 | pF | | Co | Output capacitance | V <sub>I</sub> = 0, f = 1 MHz | | | 10 | pF | $<sup>^{\</sup>dagger}$ V<sub>CC</sub> equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | TEST | '4C1050B-30 | | '4C1050B-40 | | '4C1050B-60 | | UNIT | |----------------------|------------------------------------|--------------|-------------|-----|-------------|-----|-------------|-----|------| | 1 | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tAC | Access time from SRCK high | (see Note 3) | | 25 | | 30 | | 50 | ns | | t <sub>V</sub> (OUT) | Output valid time after SRCK high | (see Note 3) | 6 | | 6 | | 6 | | ns | | tdis(CK) | Output disable time after SRCK low | (see Note 4) | 4 | 15 | 4 | 15 | 4 | 15 | ns | | ten(CK) | Output enable time after SRCK low | (see Note 3) | 0 | 15 | 0 - | 15 | 0 | 15 | ns | | ten(RH) | Output enable time after R high | (see Note 3) | 0 | 15 | 0 | 15 | 0 | 15 | ns | | tdis(RL) | Output disable time after R low | (see Note 4) | 4 | 15 | 4 | 15 | 4 | 15 | ns | NOTES: 3. The load connected to each output is a 50-pF capacitor to ground, in parallel with a 218-Ω resistor to 1.31 V as illustrated by Figure 1. <sup>4.</sup> Disable times are specified from the initiating timing edge until the output is no longer driven by the memory. If disable times are to be measured by observing output voltage waveforms, sufficiently low load resistors and capacitors have to be used, and the RC time constants of the load have to be taken into account. ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | | | '4C1050B-30 | | '4C105 | 0B-40 | '4C105 | 0B-60 | UNIT | |-----------------------|------------------------------------|-------------|-----|--------|-------|--------|-------|------| | _ | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>c</sub> (W) | Write cycle time (see Note 6) | 30 | | 40 | | 60 | | ns | | t <sub>c(R)</sub> | Read cycle time (see Note 6) | 30 | | 40 | | 60 | | ns | | tw(R) | Pulse duration, R low | 10 | | 10 | | 10 | | ns | | t <sub>w(W)</sub> | Pulse duration, W low | 10 | | 10 | | 10 | | ns | | tw(RH) | Pulse duration, SRCK high | 12 | | 17 | | 20 | | ns | | <sup>t</sup> w(RL) | Pulse duration, SRCK low | 12 | | 17 | | 20 | | ns | | tw(WH) | Pulse duration, SWCK high | 12 | | 17 | | 20 | | ns | | tw(WL) | Pulse duration, SWCK low | 12 | | 17 | | 20 | | ns | | t <sub>su(D)</sub> | Data setup time before SWCK high | 5 | | 5 | | 5 | | ns | | t <sub>su(RH)</sub> | R-high setup time before SRCK high | 0 | | 0 | | 0 | | ns | | tsu(RL) | R-low setup time before SRCK high | 0 | | 0 | | 0 | | ns | | t <sub>su(WH)</sub> | W-high setup time before SWCK high | 0 | | 0 | | 0 | | ns | | t <sub>su(WL)</sub> | W-low setup time before SWCK high | 0 | | 0 | | 0 | | ns | | t <sub>su(RSTR)</sub> | RSTR setup time before SRCK high | 3 | | 3 | | 3 | | ns | | t <sub>su(RSTW)</sub> | RSTW setup time before SWCK high | 3 | | 3 | | 3 | , | ns | | th(D) | Data hold time after SWCK high | 6 | | 6 | | 6 | | ns | | t <sub>h(R)</sub> | R-hold time after SRCK high | 6 | | 6 | | 6 | | ns | | th(W) | W-hold time after SWCK high | 6 | | 6 | | 6 | | ns | | th(RSTR) | RSTR hold time after SRCK high | 6 | | 6 | | 6 | | ns | | th(RSTW) | RSTW hold time after SWCK high | 6 | | 6 | | 6 | | ns | | tΤ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTES: 5. Timing measurements are referenced to V<sub>IH</sub> (MIN) = 2.4V and V<sub>IL</sub> (MAX) = 0.8 V. t<sub>T</sub> is measured between V<sub>IH</sub> (MIN) and V<sub>IL</sub> (MAX). 6. All cycle times assume $t_T = 3$ ns. Figure 1. Load Circuit for Timing Parameters Figure 2. Write Cycle Timing (Reset Write) Figure 3. Write Cycle Timing (Write Enable) Figure 4. Read Cycle Timing (Reset Read) Figure 5. Read Cycle Timing (Read Enable) 599 600 601 602 SWCK **RSTW** DATA New 599 New 600 New 0 New 601 New 602 New 1 New 2 New 3 SRCK R RSTR DATA OUT New 0 New 1 Figure 7. New Data Access Mode Figure 8. Old Data Access Mode - Organization . . . 262 264 × 4 - Single 5-V Power Supply (± 10% Tolerance) - Fast FIFO (First-In First-Out) Operation - Full Word Continuous Read/Write - Asynchronous Read/Write - Fully Static (Refresh Free) - High-Speed Read/Write Operation - Cascade Connection Capability - Max Access / Min Cycle Time | | | CYCLE | CYCLE | |---------------|--------|-------|-------| | | ACCESS | TIME | TIME | | | TIME | READ | WRITE | | | (MAX) | (MIN) | (MIN) | | TMS4C1060B-30 | 25 ns | 30 ns | 30 ns | | TMS4C1060B-40 | 30 ns | 40 ns | 40 ns | | TMS4C1060B-60 | 50 ns | 60 ns | 60 ns | - Low Power Dissipation (Average I<sub>DD</sub> = 50 mA at Minimum Cycle) - Plastic 16-Pin 300-mil-Wide DIP, 20-Pin 400-mil ZIP, or 20/26-Lead Surface-Mount (SOJ) Package - Texas Instruments EPIC<sup>™</sup> (Enhanced Performance Implanted CMOS) Technology - Operating Free-Air Temperature 0°C to 70°C - Fully Compatible With TMS4C1060 ### description The TMS4C1060B is a Field Memory (FMEM) which reads and writes data exclusively through serial ports, 4 bits wide. Maximum storage capacity is 262 264 words by four bits each. Addressing is controlled by write address and read address pointers which must be reset to zero before memory access begins. Read and write access may occur asynchronously. When read access is delayed relative to write access, the TMS4C1060B functions like a First-In First-Out (FIFO) register. The amount of delay determines the length of the FIFO register. † The packages are shown for pinout reference only. | PIN | NOMENCLATURE | |-----------------------------------|------------------------------------------------------------------------------------------| | D0-D3 Q0-Q3 R RSTR RSTW SRCK SWCK | Data-In Data-Out Read Enable Reset Read Reset Write Serial Read Clock Serial Write Clock | | W<br>NC<br>VCC<br>VSS | Write Enable No Internal Connection 5-V Power Supply Ground | Unlike a conventional FIFO register, data may be read as many times as desired after it is written into the storage array. Minimum delay between writing into the device and reading out data is 600 SWCK cycles. Maximum delay is one full field (262 264 write cycles). The TMS4C1060B employs state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. EPIC is a trademark of Texas Instruments Incorporated. Texas VI ### description (continued) Dynamic data storage cells are employed as the main data memory to achieve high density. Self-refresh and arbitration logic are implemented within the TMS4C1060B, supplying a refresh-free system. This logic prevents any conflict between data-saving/data-loading/memory-refresh requests. The write address counting scheme of the TMS4C1060B has been modified, relative to its read address counting scheme, to allow easy cascading of several memory devices. The timing of output enabling and disabling is clock edge controlled. If the memory is to be used as a delay element only, it is not necessary to reset the address pointers. After the memory has been completely filled and the write address pointer reaches its maximum value, it will wrap around again to the first address of the main array (address 120). The read address pointer behaves in the same manner. The TMS4C1060B is offered in a 16-pin dual-in-line plastic package (N suffix) designed for insertion in mounting hole rows on 7,62-mm (300-mil) centers. The device is also offered in a 20-pin 400-mil ZIP package (SD suffix) and a 300-mil 20/26 J-lead plastic surface mount SOJ package (DJ suffix). The TMS4C1060B is characterized for operation from 0°C to 70°C. ### operation ### write operation The write operation is controlled by W and two clocks, SWCK and RSTW. It is accomplished by cycling SWCK and holding W high after the write address pointer reset operation (RSTW). Each write operation, beginning with RSTW, must contain at least 120 active write cycles (SWCK cycles while W is high). To transfer the last data written into the device (which at that time is still stored in the write line buffer) to the memory array, an RSTW operation is required after the last SWCK cycle. ### reset write (RSTW) The first positive transition of SWCK after RSTW going high resets the write address pointers to zero. RSTW setup and hold times are referenced to the rising edge of SWCK. The state of W may be high or low during any reset operation. Before RSTW may be brought high again for a further reset operation, it must have been low for at least two SWCK cycles. ### data inputs (D0-D3) and write clock (SWCK) The SWCK input latches the data inputs on chip when W is high and also increments the internal write address pointer. Data-in setup and hold times $(t_{SU(D)}, t_{h(D)})$ are referenced to the rising edge of SWCK. ### write enable (W) W is used as a data-in enable/disable. A logic high on the W input enables the input, and a logic low disables the input and holds the internal write address pointer. Note that W setup and hold times are referenced to the rising edge of SWCK. ### read operation The read operation is controlled by R and two clocks, SRCK and RSTR. It is accomplished by cycling SRCK and holding R high after a read address pointer reset operation (RSTR). Each read operation, which begins with RSTR, must contain at least 120 active read cycles (SRCK cycles while R is high). ### reset read (RSTR) The first positive transition of SRCK after RSTR goes high resets the read address pointers to zero. RSTR setup and hold times are referenced to the rising edge of SRCK. The state of R may be high or low during any reset operation. Before RSTR may be brought high again for a further reset operation, it must have been low for at least two SRCK cycles. SMGS060A-JANUARY 1988-REVISED DECEMBER 1992 ### data out (Q0-Q3) and read clock (SRCK) Data is shifted out of the data registers on the rising edge of SRCK when R is high during a read operation. The SRCK input increments the internal read address pointer when R is high. The three-state output buffer provides direct TTL compatibility (no pullup resistor required). Data out is the same polarity as data in. The output becomes valid after the access time interval $t_{AC}$ that begins with the positive transition of SRCK. Output valid time $[t_{V(OUT)}]$ is referenced to the rising edge of SRCK in the next cycle. ### output enabling and disabling The state of R is latched in by the read clock. SRCK determines whether the outputs will be enabled or disabled. If R is high at the rising edge of SRCK, the outputs will be enabled. If R is low at the rising edge of SRCK, the outputs will be disabled. R setup and hold times are referenced to the rising edge of SRCK. ### read enable (R) R performs a double function. First, R gates the SRCK clock for incrementing the read pointer. When R is high before the rising edge of SRCK, the read pointer is incremented. When R is low, the read pointer is not incremented. R setup times $[(t_{su(RH)}) \text{ and } t_{su(RL)}]$ and R hold times $[t_{h(R)}]$ are referenced to the rising edge of the SRCK clock. The second function of R is to enable and disable the outputs. See the appropriate section on output enabling and disabling. ### power-up and initialization When powering up, the device is designed to begin proper operation after at least 100 $\mu$ s after $V_{CC}$ has stabilized to a value within the range of recommended operating conditions. This time is defined as $t_{POWER-OK}$ . While it is acceptable to start the initialization sequence during $V_{CC}$ ramp-up (before $t_{POWER-OK}$ ), the full sequence must be repeated at least once after $t_{POWER-OK}$ . The required initialization sequence for the write pointers is as follows: At least one SWCK clock cycle, followed by a reset write operation, followed by at least 130 dummy write operations with W at high level, followed by another reset write operation. All timing parameters must be within specifications for the initialization sequence. After initialization, the write address pointers are set to zero, and writing may begin. The initialization sequence for the read pointers is analogous to write pointer initialization, and must be performed at least once after tpowers.ok. #### old/new data access There must be minimum delay of 600 SWCK cycles between writing into memory and reading out from memory. If reading from the first field starts with an RSTR operation, before the start of writing the second field, (before the next RSTW operation), then the data just written in will be read out. The start of reading out the first field of data may be delayed past the beginning of writing in the second field of data for as many as 119 SWCK cycles. If the RSTR operation for the first field read-out occurs less than 120 SWCK cycles after the RSTW operation for the second field write-in, then the internal buffering of the device assures that the first field will still be read out. The first field of data that is read out while the second field of data is written is called old data. In order to read out new data, i.e., the second field written in, the delay between an RSTW operation and an RSTR operation must be at least 600 SRCK cycles. If the delay between RSTW and RSTR operations is more than 120 but less than 600 cycles, then the data read out will be undetermined. It may be old data or new data or a combination of old and new data. Such a timing should be avoided. ## TMS4C1060B 262 264-WORD BY 4-BIT FIELD MEMORY SMGS060A-JANUARY 1988-REVISED DECEMBER 1992 #### cascade operation The TMS4C1060B has been designed to allow easy cascading of multiple memory devices, in order to obtain a higher storage depth or a longer delay than can be achieved with only one memory device. See the interconnection diagram on page 11 for details. As illustrated in the timing diagram on page 11, the positive SRCK/SWCK edge at the beginning of a clock cycle serves to initiate read-out, whereas writing in is initiated by the positive SWCK/SRCK edge at the end of a cycle. This differs from the functionality of the TMS4C1050B, in which both the read-out and the write-in are initiated at the beginning of a clock cycle. ### internal operation ### writing into memory The first 120 words of data following the initial RSTW operation after power-up are written into a cache line buffer (A) initially, and will never be stored elsewhere, to allow read-out of data later without the delay involved in retrieving it from the main memory array. Starting from address 120, data is written into the write line buffer, top block, until this block (256 words long) is full. Further writing then occurs to the bottom block of the write line buffer, while the top block is transferred to the main memory array. By the time the bottom block is full, the top block has been transferred to memory and can be used again to receive new incoming data. The channeling of input data into the top or bottom block is controlled internally by the device and is transparent to the user. After the 120-word long cache buffer has been filled with incoming data, the input line selector switches the connection of the input port over to the B line buffer to assure that the next field of data, which will arrive later after a subsequent RSTW operation, does not overwrite the content of the cache buffer. Each subsequent filling of the cache buffer toggles the connection of the input port between the A and the B line buffers with the 121st SWCK pulse. The A and B line buffers, as well as the input line selector, are static registers. The connection of the output port will also be toggled between A and B line buffers by the 121st SWCK pulse, providing no read operation from a cache buffer is in progress at this time. The output port will always be connected to the line buffers opposite to the one connected to the input port. In case a read operation from a cache buffer is in progress when the 121st SWCK occurs, the toggling of the output port connection will be delayed until the cache buffer has been read out completely. The requirement stated on page 2 that each write operation must contain at least 120 active SWCK cycles, exists in order to assure that the toggling of the input and output ports between the A line buffer and the B line buffer functions without errors as described above. The serial write pointer stores the (column) address of the last input data word received, while the write counter stores the row address. After the last word of a full write cycle has been latched in (with a positive transition of the SWCK clock), the write line buffer most likely will be partially filled without having been transferred to the main memory array. To assure that the information contained in the write line buffer is stored and cannot be lost, it is required that an RSTW operation be performed when write clocking has stopped. In addition to transferring the partially filled write line buffer into the main memory array, this RSTW operation will also reset the write addresses (serial write pointer) to zero. Regardless of how much later a new write cycle starts, it is not necessary to perform another RSTW operation again at that time. ### reading from memory After an RSTR operation, data from the main memory array (starting at address 120) will be transferred to a read line buffer. Because this transfer requires some time, the first 120 words will be read out of the A or B line buffers, where they had been previously stored (see writing into memory above). ## TMS4C1060B 262 264-WORD BY 4-BIT FIELD MEMORY SMGS060A-JANUARY 1988-REVISED DECEMBER 1992 If the first RSTR operation occurs after the first RSTW operation but before the second RSTW operation, read access will be to the same buffer that data had been written into during the first write cycle. Thus old data will be read out. If the first RSTR operation occurs after the second RSTW operation (i.e., after the writing in of new data has already started), then the delay between the second RSTW and the first RSTR operation determines whether old data or new data will be read out. If this delay is less than 120 SWCK cycles, data will be read out from the line buffer that was written into during the previous write cycle; i.e., old data will be read out. A delay of less than 120 SWCK cycles also assures that all following data bits are old data, because replacement of old data by new data in the main memory array will occur later than the respective read access to each address in the array. If this delay is more than 600 SWCK cycles, data will be read out from the line buffer that it was written into during the current write cycle; i.e., new data will be read out. A delay of more than 600 SWCK cycles also assures that all following data bits are new data, because replacement of old data by new data in the main memory array will occur before the respective read access to each address in the array. If this delay is more than 120 but less than 600 SWCK cycles, data read out can be either old or new or a mixture of old and new data, because it cannot be predicted accurately whether a word accessed for reading has already been replaced by new data or not. Such a situation should be avoided. After the first 120 words are read out of the A or B line buffer, read transfer from the main memory array to the read line buffer is finished, and subsequent reading will occur from this buffer. Similar to the write operation, while one half of this buffer is being read out, the other half will be filled again by a new read transfer from the main memory array. The serial read pointer stores the (column) address of the last data word read out, while the read counter stores the row address. ### self-refresh and arbitration logic The self-refresh and arbitration logic will keep the main memory information refreshed automatically without requiring any user action, control the address pointers for both read and write, and control the flow of information both into and out of the main memory. ## functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | · · · · · · · · · · · · · · · · · · · | • | | |----------------------------------------------|--------------|---| | Supply voltage range on any pin (see Note 1) | - 1 V to 7 \ | ٧ | | Supply voltage range on V <sub>CC</sub> | 0 V to 7 ' | ٧ | | Short circuit output current | 50 m/ | Α | | Power dissipation | 1 V | Ν | | Operating free-air temperature range | 0°C to 70°0 | С | | Storage temperature range – 6 | 5°C to 150°0 | С | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. ## recommended operating conditions | | PARAMETER | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|--------------------|------| | Vcc | Supply voltage + | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | V <sub>CC</sub> +1 | V | | VIL | Low-level input voltage (see Note 2) | - 1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: V<sub>IL</sub> = -1.5 V undershoot is allowed when device is operated in the range of recommended supply voltage. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | '4C1060B-30 | | '4C1060B-40 | | '4C1060B-60 | | UNIT | |------------------|---------------------------|--------------------------------------------------------------------------------------------------|-------------|-----|-------------|-----|-------------|------|------| | | | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | ONII | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ٧ | | h | Input current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ±10 | | ±10 | | ±10 | μА | | Ю | Output current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>O</sub> = 0 to V <sub>CC</sub> , R low | | ±10 | | ±10 | | ±10 | μΑ | | I <sub>DD1</sub> | Average operating current | Minimum write/read cycle, output open | | 50 | | 45 | | . 35 | mA | | I <sub>DD2</sub> | Standby current | After 1 RSTW/RSTR cycle,<br>W and R low | | 10 | | 10 | | 10 | mA | ## capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\dagger}$ | PARAMETER TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |---------------------------|--------------------|-------------------------------|-----|-----|------|----| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | | 7 | pF | | Co | Output capacitance | V <sub>I</sub> = 0, f = 1 MHz | | | 10 | pF | <sup>†</sup> $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | TEST | '4C1060B-30 | | '4C1060B-40 | | '4C1060B-60 | | UNIT | |----------------------|-------------------------------------|------------|-------------|-----|-------------|-----|-------------|-----|------| | | | CONDITIONS | MIN | MAX | MiN | MAX | MIN | MAX | J | | tAC | Access time from SRCK high | see Note 3 | İ | 25 | | 30 | | 50 | ns | | t <sub>V</sub> (OUT) | Output valid time after SRCK high | see Note 3 | 6 | | 6 | | 6 | | ns | | <sup>t</sup> dis(CK) | Output disable time after SRCK high | see Note 4 | 4 | 15 | 4 | 15 | 4 | 15 | ns | | <sup>t</sup> en(CK) | Output enable time after SRCK high | see Note 3 | 0 | 15 | 0 | 15 | 0 | 15 | ns | NOTES: 3. The load connected to each output is a 50-pF capacitor to ground in parallel with a 218-Ω resistor to 1.31 V as illustrated by Figure 1. 4. Disable times are specified from the initiating timing edge until the output is no longer driven by the memory. If disable times are to be measured by observing output voltage waveforms, sufficiently low load resistors and capacitors have to be used, and the RC time constants of the load have to be taken into account. Figure 1. Load Circuit for Timing Parameters # timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | | | '4C106 | '4C1060B-30 | | '4C1060B-40 | | '4C1060B-60 | | |------------------------|------------------------------------|--------|-------------|------|-------------|-----|-------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> c(W) | Write cycle time (see Note 6) | 30 | | 40 | | 60 | | ns | | <sup>t</sup> c(R) | Read cycle time (see Note 6) | 30 | | 40 | | 60 | | ns | | tw(R) | Pulse duration, R low | 10 | | 10 | | 10 | | ns | | tw(W) | Pulse duration, W low | 10 | | . 10 | | 10 | | ns | | <sup>t</sup> w(RH) | Pulse duration, SRCK high | 12 | | 17 | | 20 | | ns | | tw(RL) | Pulse duration, SRCK low | 12 | | 17 | | 20 | | ns | | tw(WH) | Pulse duration, SWCK high | 12 | | 17 | | 20 | | ns | | tw(WL) | Pulse duration, SWCK low | 12 | | 17 | | 20 | | ns | | t <sub>su(D)</sub> | Data setup time before SWCK high | . 5 | | 5 | | 5 | | ns | | t <sub>su(RH)</sub> | R-high setup time before SRCK high | 0 | | 0 | | 0 | | ns | | t <sub>su(RL)</sub> | R-low setup time before SRCK high | 0 | | 0 | | 0 | | ns | | t <sub>su(WH)</sub> | W-high setup time before SWCK high | 0 | | 0 | | 0 | | ns | | t <sub>su(WL)</sub> | W-low setup time before SWCK high | 0 | | 0 | | 0 | | ns | | <sup>t</sup> su(RSTR) | RSTR setup time before SRCK high | 3 | , | 3 | | 3 | | ns | | t <sub>su</sub> (RSTW) | RSTW setup time before SWCK high | 3 | | 3 | | 3 | | ns | | t <sub>h(D)</sub> | Data hold time after SWCK high | 6 | | 6 | | 6 | | ns | | t <sub>h(R)</sub> | R-hold time after SRCK high | 6 | | 6 | | 6 | | ns | | th(W) | W-hold time after SWCK high | 6 | | 6 | | 6 | | ns | | th(RSTR) | RSTR hold time after SRCK high | 6 | | 6 | | 6 | | ns | | th(RSTW) | RSTW hold time after SWCK high | . 6 | | 6 | | 6 | | ns | | tŢ | Transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTES: 5. Timing measurements are referenced to V<sub>IH</sub> (MIN) = 2.4 V and V<sub>IL</sub> (MAX) = 0.8 V. t<sub>T</sub> is measured between V<sub>IH</sub> (MIN) and V<sub>IL</sub> (MAX). All cycle times assume t<sub>T</sub> = 3 ns. SMGS060A-JANUARY 1988-REVISED DECEMBER 1992 Figure 2. Write Cycle Timing (Reset Write) Figure 3. Write Cycle Timing (Write Enable) Figure 4. Read Cycle Timing (Reset Read) Figure 5. Read Cycle Timing (Read Enable) #### SMGS060A-JANUARY 1988-REVISED DECEMBER 1992 Figure 6. Cascade Mode Figure 7. Cascade Operation—Signal Connections Figure 8. New Data Access Mode Figure 9. Old Data Access Mode - Organization . . . 262 264 × 4 - Single 5-V Power Supply (±10% Tolerance) - Fast FIFO (First-In First-Out) Operation - Full Word Continuous Read/Write - Asynchronous Read/Write - Fully Static (Refresh Free) - **High Speed Read/Write Operation** - Cascade Connection Capability - Max Access / Min Cycle Time | | CCESS<br>TIME<br>(MAX) | READ<br>CYCLE<br>TIME<br>(MIN) | WRITE<br>CYCLE<br>TIME<br>(MIN) | |---------------|------------------------|--------------------------------|---------------------------------| | TMS4C1070B-30 | 25 ns | 30 ns | 30 ns | | TMS4C1070B-40 | 30 ns | 40 ns | 40 ns | | TMS4C1070B-60 | 50 ns | 60 ns | 60 ns | - Write Mask Function By Input Enable - Low Power Dissipation (Average $I_{DD} = 50 \text{ mA}$ at Minimum Cycle) - 18-Pin 300-MIL DIP - Texas Instruments EPIC™ (Enhanced Performance Implanted CMOS) Technology - Operating Free-Air Temperature 0°C to 70°C - 1-Megabit DRAM Compatible Process Technology - Fully Compatible With TMS4C1070 #### ΙE 18 VCC W 17 OE **RSTW** 16 1 R 3 15 RSTR SWCK 14 SRCK D01 13 Q0 D1 i ī Q1 D2 12 D3 Q2 11 8 Q3 N PACKAGE† (TOP VIEW) † The package is shown for pinout reference only. 10∏ $V_{SS}$ | PIN NOMENCLATURE | | | | | | | |------------------|--------------------|--|--|--|--|--| | D0-D3 | Data Inputs | | | | | | | Q0-Q3 | Data Outputs | | | | | | | R | Read Enable | | | | | | | OE | Output Enable | | | | | | | RSTR | Reset Read | | | | | | | RSTW | Reset Write | | | | | | | SRCK | Serial Read Clock | | | | | | | SWCK | Serial Write Clock | | | | | | | w | Write Enable | | | | | | | IE | Input Enable | | | | | | | Vcc | 5-V Power Supply | | | | | | | V <sub>SS</sub> | Ground | | | | | | #### description The TMS4C1070B is a Field Memory (FMEM) that reads and writes data exclusively through serial ports, 4 bits wide. Maximum storage capacity is 262 264 words by four bits each. Addressing is controlled by write address and read address pointers which must be reset to zero before memory access begins. Read and write access may occur asynchronously. When read access is delayed ralative to write access, the TMS4C1070B functions like a First-In First-Out (FIFO) register. The amount of delay determines the length of the FIFO register. Unlike a conventional FIFO register, data may be read as many times as desired after it is written into the storage array. Minimum delay between writing into the device and reading out data is 600 SWCK cycles. Maximum delay is one full field (262 264 write cycles). The TMS4C1070B employs state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. Dynamic data storage cells are employed as the main data memory to achieve high density. Self-refresh and arbitration logic is implemented in the TMS4C1070B, supplying a refresh-free system. This logic prevents any conflict between data-saving/data-loading/memory-refresh requests. EPIC is a trademark of Texas Instruments Incorporated. #### description (continued) The TMS4C1070B is similar in operation and functionality to the TMS4C1050B. Compared to TMS4C1050B, the TMS4C1070B has the following additional functions and features: - a. The input enable function of the TMS4C1070B allows the user to write into selected locations of the memory only, leaving the rest of the contents unchanged. - b. The write address counting scheme of the TMS4C1070B has been modified relative to its read address counting scheme to allow easy cascading of several memory devices. If the memory is to be used as a delay element only, it is not necessary to reset the address pointers. After the memory has been completely filled and the write address pointer reaches its maximum value, it will wrap around again to the first address of the main array (address 120). The read address pointer behaves in the same manner. The TMS4C1070B is offered in a 18-pin dual-in-line plastic package (N suffix). This device is characterized for operation from 0°C to 70°C. #### operation #### write operation The write operation is controlled by W, IE and two clocks, SWCK and RSTW. The write operation is accomplished by cycling SWCK and holding W and IE high after the write address pointer reset operation (RSTW). Each write operation, beginning with RSTW, must contain at least 120 write cycles (SWCK cycles while W is high). To transfer the last data written into the device (which at that time is still stored in the write line buffer) to the memory array, an RSTW operation is required after the last SWCK cycle. #### reset write (RSTW) ADVANCE INFORMATION The first positive transition of SWCK after RSTW going high resets the write address pointers to zero. RSTW setup and hold times are referenced to the rising edge of SWCK. The state of W may be high or low during any reset operation. Before RSTW may be brought high again for a further reset operation, it must have been low for at least two SWCK cycles. #### data inputs (D0-D3) and write clock (SWCK) The SWCK input latches the data inputs on chip when W and IE are high and also increments the internal write address pointer, when W is high, regardless of the state of IE. Data-in setup and hold times $[t_{su(D)}, t_{h(D)}]$ are referenced to the rising edge of SWCK. #### write enable (W) W is used as a data-in enable/diasble. A logic high on the W input enables the input, and a logic low disables the input and holds the internal write address pointer. Note that W setup and hold times are referenced to the rising edge of SWCK. #### input enable (IE) IE is used to enable/disable writing into memory. A logic high on the IE enables writing, and a logic low disables writing. The internal write address pointer is always incremented by cycling SWCK when W is high, regardless of IE logic level. Note that IE setup and hold times are referenced to the rising edge of SWCK. #### Write Cycle Function Table | | | SWCK RISING EDGE | | |---|----|---------------------------|------------| | W | IE | Write Address Pointer | D0-D3 | | Н | Н | Add Britania | Store Data | | Н | L | Address Pointer Increment | Not Store | | L | X | Address Pointer Stop | Not Store | X = Don't Care #### read operation The read operation is controlled by four clocks, SRCK, RSTR, R, and OE. It is accomplished by cycling SRCK and holding R and OE high after a read address pointer reset operation (RSTR). Each read operation, which begins with RSTR, must contain at least 120 read cycles (SRCK cycles while R is high). #### **Read Cycle Function Table** | | | SRCK RISING EDGE | | |---|----|---------------------------|----------| | R | OE | Read Address Pointer | Q0Q3 | | Н | Ή | Address Pointer Increment | Data Out | | Н | L | Address Fointer increment | HI-Z | | L | Н | Address Deinter Stee | Data Out | | L | L | Address Pointer Stop | HI-Z | #### reset read (RSTR) The first positive transition of SRCK after RSTR goes high resets the read address pointers to zero. RSTR setup and hold times are referenced to the rising edge of SRCK. The state of R may be high or low during any reset operation. Before RSTR may be brought high again for a further reset operation, it must have been low for at least two SRCK cycles. #### data outputs (Q0-Q3) and read clock (SRCK) Data is shifted out of the data registers on the rising edge of SRCK when R and OE are high during a read operation. The SRCK input increments the internal read address pointer when R is high. The three-state output buffer provides direct TTL compatibility (no pullup resistor required). Data out is the same polarity as data in. The output becomes valid after the access time interval ( $t_{AC}$ ) that begins with the positive transition of SRCK. Output valid time [ $t_{V(OUT)}$ ] is referenced to the rising edge of SRCK in the next cycle. #### read enable (R) R is used to enable/disable incrementing the internal read address pointer. A logic high on the R input enables pointer incrementing by the next following positive SRCK transition, and a logic low disables pointer incrementing. R setup and hold times are referenced to the rising edge of SRCK. The data at the outputs will be the data read out during the SRCK cycle prior to R going low. SMGS070A-NOVEMBER 1990-REVISED DECEMBER 1992 #### output enable (OE) OE is used as a data out enable/disable. A logic high on the OE input enables the output, and a logic low disables the output. The internal read address pointer is always incremented by cycling SRCK when R is high, regardless of OE logic level. The outputs will be clocked into the high-impedance (floating) state by the next positive SRCK transition following OE being low. The disable time $[t_{dis}(CK)]$ applies. The outputs will be enabled by the next positive SRCK transition following OE being high. The enable time $[t_{en(CK)}]$ applies. #### power-up and initialization When powering up, the device is designed to begin proper operation after at least 100 $\mu$ s after $V_{CC}$ has stabilized to a value within the range of recommended operating conditions. This time is defined as $t_{POWER-OK}$ . While it is acceptable to start the initialization sequence during $V_{CC}$ ramp-up (before $t_{POWER-OK}$ ), the full sequence must be repeated at least once after $t_{POWER-OK}$ . The required initialization sequence for the write pointers is as follows: At least one SWCK clock cycle, followed by a reset write operation, followed by at least 130 dummy write operations with W and IE at high level, followed by another reset write operation. All timing parameters must be within specifications for the initialization sequence. After initialization, the write address pointers are set to zero, and writing may begin. The initialization sequence for the read pointers is analogous to write pointer initialization, and must be performed at least once after tpowers.OK. #### old/new data access There must be a minimum delay of 600 SWCK cycles between writing into memory and reading out from memory. If reading from the first field starts with an RSTR operation before the start of writing the second field, (before the next RSTW operation), then the data just written in will be read out. The start of reading out the first field of data may be delayed past the beginning of writing in the second field of data for as many as 119 SWCK cycles. If the RSTR operation for the first field read-out occurs less than 120 SWCK cycles after the RSTW operation for the second field write-in, then the internal buffering of the device assures that the first field will still be read out. The first field of data that is read out while the second field of data is written is called old data. In order to read out new data, i.e., the second field written in, the delay between RSTW operation and RSTR operation must be at least 600 SWCK cycles. If the delay between RSTW and RSTR operations is more than 120 but less than 600 cycles, then the data read out will be undetermined; it may be old data, or new data, or a combination of old and new data. Such a timing should be avoided. An additional condition must be obeyed to read out new data when the SRCK frequency is much lower than SWCK (SRCK cycle time > 4 x SWCK cycle time). In this special case, at least 123 SRCK cycles followed by 123 SWCK cycles are necessary before the next RSTR is issued and the reading of new data may begin. #### cascade operation The TMS4C1070B has been designed to allow easy cascading of several memory devices in order to obtain a higher storage depth or a longer delay than can be achieved with only one memory device. See the interconnection diagram on page 14 for details. As illustrated in the timing diagram on page 13, Figure 9, the positive SRCK/SWCK edge at the beginning of a clock cycle serves to initiate read-out, whereas writing in is initiated by the positive SWCK/SRCK edge at the end of a clock cycle. This differs from the functionality of the TMS4C1050B, in which both the read-out and the write-in are initiated at the beginning of a clock cycle. #### internal operation #### writing into memory The first 120 words of data following the initial RSTW operation after power-up are written into a cache line buffer, (A) initially, and will never be stored elsewhere, to allow read-out of data later without the delay involved in retrieving it from the main memory array. Starting from address 120, data is written into the write line buffer, top block, until this block (256 words long) is full. Further writing then occurs to the bottom block of the write line buffer, while the top block is transferred to the main memory array. By the time the bottom block is full, the top block has been transferred to memory and can be used again to receive new incoming data. The channelling of input data into the top or bottom block is controlled internally by the device and is transparent to the user. After the 120-word long cache buffer has been filled with incoming data, the input line selector switches the connection of the input port over to the B line buffer, to assure that the next field of data which will arrive later, after a subsequent RSTW operation, does not over-write the content of the cache buffer. Each subsequent filling of the cache buffer toggles the connection of the input port between the A and the B line buffers with the 121st SWCK pulse. The A and B line buffers, as well as the input line selector, are static registers. The connection of the output port will also be toggled between the A and B line buffers by the 121st SWCK pulse, providing no read operation from a cache buffer is in progress at this time. The output port will always be connected to the line buffer opposite to the one connected to the input port. In case a read operation from a cache buffer is in progress when the 121st SWCK occurs, the toggling of the output port connection will be delayed until the cache buffer has been read out completely. The requirement stated on page 2 that each write operation must contain at least 120 active SWCK cycles, exists in order to assure that the toggling of the input and the output ports between the Aline buffer and the Bline buffer functions without errors as described above. The serial write pointer stores the (column) address of the last input data word received, while the write counter stores the row address. After the last word of a full write cycle has been latched in (with a positive transition of the SWCK clock), the write line buffer most likely will be partially filled without having been transferred to the main memory array. To assure that the information contained in the write line buffer is stored and can not be lost, it is required that an RSTW operation be performed when write clocking has stopped. In addition to transferring the partially filled write line buffer into the main memory array, this RSTW operation will also reset the write address (serial write pointer) to zero. Regardless of how much later a new write cycle starts, it is not necessary to perform another RSTW operation again at that time. #### reading from memory After an RSTR operation, data from the main memory array (starting at address 120) will be transferred to the read line buffer. Because this transfer requires some time, the first 120 words will be read out of the A or B line buffer, where they had been previously stored (see writing into memory). If the first RSTR operation occurs after the first RSTW operation but before the second RSTW operation, read access will be to the same buffer that data had been written into during the first write cycle. Thus old data will be read out. If this delay is less than 120 SWCK cycles, data will be read out from the line buffer that it was written into during the previous write cycle, i.e. old data will be read out. A delay of less than 120 SWCK cycles will also assure that all following data words are old data, because replacement of old data by new data in the main memory array will occur later than the respective read access to each address in the array. #### TMS4C1070B 262 264-WORD BY 4-BIT FIELD MEMORY SMGS070A-NOVEMBER 1990-REVISED DECEMBER 1992 If this delay is more than 600 SWCK cycles, then the data will be read out from the line buffer that it was written into during the current write cycle, i.e. new data will be read out. A delay of more than 600 SWCK cycles will also assure that all following data words are new data, because replacement of old data by new data in the main memory array will occur before the respective read access to each address in the array. If this delay is more than 120 but less than 600 SWCK cycles, then the data read out can be either old or new or a mixture of old and new data, because it cannot be predicted accurately, whether a word accessed for reading has already been replaced by new data or not. Such a situation should be avoided. After the first 120 words are read out of the A or B line buffer, read transfer from the main memory array to the read line buffer is finished, and subsequent reading will occur from this buffer. Similar to the write operation, while one half of this buffer is being read out, the other half will be filled again by a new read transfer from the main memory array. The serial read pointer stores the (column) address of the last data word read out, while the read counter stores the row address. #### self-refresh and arbitration logic The self-refresh and arbitration logic will keep the main memory information refreshed automatically without requiring any user action, control the address pointers for both read and write, and control the flow of information both into and out of the main memory. # ADVANCE INFORMATION | absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | |----------------------------------------------------------------------------------------------| | Supply voltage range on any pin (see Note 1) | | Supply voltage range on V <sub>CC</sub> 0 V to 7 V | | Short circuit output current 50 mA | | Power dissipation | | Operating free-air temperature range | | Storage temperature range – 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | PARAMETER | MIN | TYP | MAX | UNIT | |-----|--------------------------------------|-----|-----|--------------------|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | V <sub>CC</sub> +1 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | . 0 | | 70 | °C | NOTE 2: V<sub>II</sub> = -1.5 V undershoot is allowed when device is operated in the range of recommended supply voltage. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST COMPLETIONS | '4C1070B-30 | | '4C1070B-40 | | '4C1070B-60 | | LINIT | |------------------|---------------------------|------------------------------------------------------------------------------------------------|-------------------------|-----|-------------|-----|-------------|-----|-------| | | | TEST CONDITIONS | TEST CONDITIONS MIN MAX | | MIN | MAX | MIN | MAX | UNIT | | Voн | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | Vol | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ٧ | | łį | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ±10 | | ±10 | | ±10 | μΑ | | Ю | Output current (leakage) | Vo = 0 to Vcc, Vcc = 5.5 V, OE low | | ±10 | | ±10 | | ±10 | μΑ | | lDD1 | Average operating current | Minimum write/read cycle, output open | | 50 | | 45 | | 35 | mA | | I <sub>DD2</sub> | Average standby current | After 1 RSTW/RSTR cycle,<br>W, R, OE low | | 10 | | 10 | | 10 | mA | #### TMS4C1070B 262 264-WORD BY 4-BIT FIELD MEMORY SMGS070A-NOVEMBER 1990-REVISED DECEMBER 1992 # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1~\text{MHz}^\dagger$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|--------------------|-------------------------------|-----|-----|-----|------| | Cı | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | | 7 | pF | | Co | Output capacitance | V <sub>I</sub> = 0, f = 1 MHz | | | 10 | pF | $<sup>\</sup>dagger$ V<sub>CC</sub> equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | TEST | '4C1070B-30 | | '4C1070B-40 | | '4C1070B-60 | | | |----------------------|-------------------------------------|------------|-------------|-----|-------------|-----|-------------|-----|------| | | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tAC | Access time from SRCK high | see Note 3 | | 25 | | 30 | | 50 | ns | | <sup>t</sup> dis(CK) | Output disable time after SRCK high | see Note 4 | 4 | 15 | 4 | 15 | 4 | 15 | ns | | ten(CK) | Output enable time after SRCK high | see Note 3 | 0 | 15 | 0 | 15 | 0 | 15 | ns | | t <sub>V</sub> (OUT) | Output valid time after SRCK high | see Note 3 | 6 | | 6 | | 6 | | ns | NOTES: 3. The load connected to each output is a 50-pF capacitor to ground, in parallel with a 218-Ω resistor to 1.31 V. (See Figure 1.) 4. Disable times are specified from the initiating timing edge until the output is no longer driven by the memory. If disable times are to be measured by observing output voltage waveforms, sufficiently low load resistors and capacitors have to be used, and the RC time constants of the load have to be taken into account. Q<sub>0</sub>–Q<sub>3</sub> (Outputs) $$R = 218 \Omega$$ $$C_L = 50 \text{ pF}$$ Figure 1. Load Circuit for Timing Parameters timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Notes 5 and 6) | | | '4C107 | '4C1070B-30 | | '4C1070B-40 | | '4C1070B-60 | | |------------------------|-------------------------------------|--------|-------------|-----|-------------|-----|-------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>c</sub> (W) | Write cycle time | 30 | | 40 | | 60 | | ns | | t <sub>c(R)</sub> | Read cycle time | 30 | | 40 | | 60 | | ns | | t <sub>w(R)</sub> | Pulse duration, R-low | 10 | | 10 | | 10 | | ns | | tw(VV) | Pulse duration, W-low | 10 | | 10 | | 10 | | ns | | tw(IE) | Pulse duration, IE low | 10 | | 10 | | 10 | | ns | | tw(OE) | Pulse duration, OE low | 10 | | 10 | | 10 | | ns | | tw(RH) | Pulse duration, SRCK high | 12 | | 17 | | 20 | | ns | | tw(RL) | Pulse duration, SRCK low | 12 | | 17 | | 20 | | ns | | tw(WH) | Pulse duration, SWCK high | 12 | | 17 | | 20 | | ns | | tw(WL) | Pulse duration, SWCK low | 12 | | 17 | | 20 | | ns | | t <sub>su(D)</sub> | Data setup time before SWCK high | 5 | | 5 | 1 | 5 | | ns | | t <sub>su(RH)</sub> | R-high setup time before SRCK high | 0 | | 0 | | 0 | | ns | | t <sub>su(RL)</sub> | R-low setup time before SRCK high | 0 | | 0 - | | 0 | | ns | | t <sub>su(WH)</sub> | W-high setup time before SWCK high | 0 | | 0 | | 0 | | ns | | tsu(WL) | W-low setup time before SWCK high | 0 | | 0 | | 0 | | ns | | t <sub>su(IEH)</sub> | IE high setup time before SWCK high | 0 | | 0 | | 0 | | ns | | t <sub>su(IEL)</sub> | IE low setup time before SWCK high | 0 | | 0 | | 0 | | ns | | t <sub>su</sub> (OEH) | OE high setup time before SRCK high | 0. | | 0 | | 0 | | ns | | t <sub>su</sub> (OEL) | OE low setup time before SRCK high | 0 | | 0 | | 0 | | ns | | t <sub>su(RSTR)</sub> | RSTR setup time before SRCK high | 3 | | 3 | | 3 | | ns | | t <sub>su</sub> (RSTW) | RSTW setup time before SWCK high | 3 | | 3 | | 3 | | ns | | th(D) | Data hold time after SWCK high | 6 | | 6 | | 6 - | | ns | | th(R) | R hold time after SRCK high | 6 | | 6 | | 6 | | ns | | th(W) | W hold time after SWCK high | 6 | | 6 | | 6 | | ns | | th(IE) | IE hold time after SWCK high | 6 | | 6 | | 6 | | ns | | th(OE) | OE hold time after SRCK high | 6 | | 6 | | 6 | | ns | | th(RSTR) | RSTR hold time after SRCK high | 6 | | 6 | | 6 | | ns | | th(RSTW) | RSTW hold time after SWCK high | 6 | | 6 | | 6 | | ns | | tŢ | Input transition time | 3 | 30 | 3 | 30 | 3 | 30 | ns | NOTES: 5. Timing measurements are referenced to VIH (MIN) = 2.4 V and VIL (MAX) = 0.8 V. tT is measured between VIH (MIN) and VIL (MAX). 6. All cycle times assume t<sub>T</sub> = 3 ns. Figure 2. Write Cycle Timing (Reset Write) Figure 3. Write Cycle Timing (Write Enable) Figure 4. Write Cycle Timing (Input Enable = Write Mask Operation) Figure 5. Read Cycle Timing (Reset Read) Figure 6. Read Cycle Timing (Read Enable) Figure 7. Read Cycle Timing (Output Enable) Figure 8. Write Mask Operation Figure 9. Cascade Mode Figure 10. Cascade Operation—Signal Connections # TMS4C1070B 262 264-WORD BY 4-BIT FIELD MEMORY SMGS070A-NOVEMBER 1990-REVISED DECEMBER 1992 | General Information | |----------------------------------------| | Selection Guide 2 | | Definition of Terms/Timing Conventions | | Dynamic RAMs | | Dynamic RAM Modules | | EPROMs/OTP PROMs/Flash EEPROMs | | Video RAMs/Field Memories | | Memory Cards 8 | | Military Products | | Logic Symbols 10 | | Quality and Reliability | | Electrostatic Discharge Guldelines | | Mechanical Data | # Contents | CHAPTER 8. | MEMORY CA | ARDS | |-------------|---------------|--------------------------------------------------| | CMS405 | 4 194 304-bit | (2048K × 18) DRAM Memory Card 8-3 | | CMS406 | 4 194 304-bit | (2048K × 16) DRAM Memory Card 8-3 | | CMS407 | 2 097 152-bit | (1024K × 18) DRAM Memory Card 8-3 | | CMS408 | 2 097 152-bit | (1024 x 16) DRAM Memory Card 8-3 | | CMS409 | 8 388 608-bit | (4096K × 18) DRAM Memory Card 8-17 | | CMS410 | 8 388 608-bit | (4096K × 16) DRAM Memory Card 8-17 | | CMS88D8MB36 | 8 388 608-bit | (2048K x 36) DRAM Memory Card 8-27 | | CMS88D4MB36 | 4 194 304-bit | (1024K × 36) DRAM Memory Card 8-27 | | CMS68P256 | 262 144-bit | (256K × 8 or 128K × 16)<br>OTP PROM Memory Card | | CMS68P256N | 262 144-bit | (256K × 8 or 128K × 16)<br>OTP PROM Memory Card | | CMS68P512 | 524 288-bit | (512K × 8 or 256K × 16)<br>OTP PROM Memory Card | | CMS68P512N | 524 288-bit | (512K × 8 or 256K × 16)<br>OTP PROM Memory Card | | CMS68P1MB | 1 048 576-bit | (1024K × 8 or 512K × 16)<br>OTP PROM Memory Card | | CMS68P1MBN | 1 048 576-bit | (1024K × 8 or 512K × 16)<br>OTP PROM Memory Card | | CMS68F256 | 262 144-bit | (256K × 8 or 128K × 16) Flash Memory Card | | CMS68F512 | 524 288-bit | (512K × 8 or 256K × 16) Flash Memory Card 8-45 | | CMS68F1MB | 1 048 576-bit | (1024K × 8 or 512K × 16) Flash Memory Card 8-45 | | CMS68F2MB | 2 097 152-bit | (2048K x 8or 1024K x 16) Flash Memory Card 8-45 | | CMS209 | 1 048 576-bit | (64K × 16) OTP PROM Memory Card 8-65 | | CMS210 | 2 097 152-bit | (128K × 16) OTP PROM Memory Card 8-65 | | CMS213 | 524 288-bit | (64K × 8) OTP PROM Memory Card 8-65 | | CMS214 | 1 048 576-bit | (128K × 8) OTP PROM Memory Card 8-65 | | CMS216 | 2 097 152-bit | (256K × 8) OTP PROM Memory Card 8-65 | #### CMS405, CMS406 4 MEGABYTE CMS407, CMS408 2 MEGABYTE DRAM MEMORY CARDS SMNS405A-JUNE 1991-REVISED JANUARY 1993 | Credit Ca | rd Size | | |-----------|---------|-----------| | (85.6 mm | × 54 mm | × 3.4 mm) | - Single 5-V Power Supply (±5% Tolerance) - Enhanced Page Mode Operation - CMS405 2M × 18/2RAS/2CAS CMS406 2M × 16/2RAS/2CAS CMS407 1M × 18/1RAS/2CAS CMS408 1M × 16/1RAS/2CAS - Operating Temperature . . . 0°C to 55°C - Standard 60-Pin Two-Piece Connector - CMOS Buffered Inputs on All Inputs Except RAS and DQ - 3-State Unlatched Output - Low Power Dissipation - Performance Ranges: | | ACCESS | ACCESS | READ | |----------|--------|--------|----------| | | TIME | TIME | OR WRITE | | | trac | †CAC | tRC | | CMS40x-7 | 70 ns | 25 ns | 130 ns | | CMS40x-8 | 80 ns | 27 ns | 150 ns | #### description The CMS405/6/7/8 series are dynamic randomaccess memory cards designed to be used as internal system memory or as external add-on memory. These cards have CMOS buffers added to the CAS, W, and address inputs to minimize loading caused by the module. RAS and data in/out remain compatible with Series 74 TTL. The cards can operate in enhanced page mode. All address lines and data are latched on chip to simplify system design. Data out is unlatched to allow greater system flexibility. The common I/O features of the CMS405/6/7/8 dictate the use of early write cycles. | | MEMORY CARD<br>ECTOR VIEW) | |-----|----------------------------| | . 1 | 7 | | | | | ] | × . | |------------------|----|---|----|------------------| | PD3 | 2 | | 1 | $V_{SS}$ | | PD2 | 4 | | 3 | PD1 | | Vcc | 6 | | 5 | $\overline{w}$ | | NC | 8 | | 7 | NC | | A0 | 10 | | 9 | Vss | | . NC | 12 | | 11 | NC | | Vcc | 14 | | 13 | A1 | | A3 | 16 | | 15 | A2 | | A4 | 18 | | 17 | V <sub>SS</sub> | | NC/DQ17 | 20 | | 19 | DQ8/NC | | Vcc | 22 | | 21 | DQ0 | | DQ9 | 24 | | 23 | DQ1 | | DQ10 | 26 | | 25 | $V_{SS}$ | | DQ11 | 28 | | 27 | DQ2 | | $v_{cc}$ | 30 | | 29 | DQ3 | | DQ12 | 32 | | 31 | DQ4 | | DQ13 | 34 | | 33 | $V_{SS}$ | | DQ14 | 36 | | 35 | DQ5 | | ·V <sub>CC</sub> | 38 | | 37 | DQ6 | | DQ15 | 40 | | 39 | DQ7 | | DQ16 | 42 | | 41 | V <sub>SS</sub> | | A5 | 44 | | 43 | CASO | | Vcc | 46 | | 45 | A6 | | A8 | 48 | | 47 | A7 | | A9 | 50 | | 49 | V <sub>SS</sub> | | RAS2/NC | 52 | | 51 | RAS0 | | NC | 54 | | 53 | NC | | Vcc | 56 | | 55 | CAS <sub>1</sub> | | PD4 | 58 | | 57 | PD5 | | ŊĊ | 60 | | 59 | $V_{SS}$ | | | | 5 | i | | | PIN N | OMENCLATURE | |----------------|------------------------| | A0-A9 | Address Inputs | | CASO, CAST | Column-Address Strobe | | DQ0-DQ17 | Data Inputs/Outputs | | PD1-PD5 | Presence Detect | | RASO, RAS2 | Row-Address Strobe | | Vcc | 5-V Power Supply | | Vss | Ground | | $\overline{W}$ | Write Enable | | NC | No Internal Connection | SMNS405A-JUNE 1991-REVISED JANUARY 1993 #### operation The CMS405/6/7/8 cards are divided into separate banks of memory as shown in the functional block diagrams. Each bank is selectable using $\overline{RASx}$ and $\overline{CASx}$ as shown in the table below. $\overline{RAS0}$ and $\overline{RAS2}$ control which side of the DRAM banks are connected to the memory card DQ pins. Therefore, only one $\overline{RAS}$ signal may be active during any read or write cycle. **Table 1. Memory Bank Definition** | DATA BLOCK | RA | NSx | CASx | |-----------------|--------------|--------------|--------------| | DAIA BLOCK | Side 1 | Side 2 | CASX | | DQ0-DQ7, DQ8† | RASO<br>RASO | RAS2<br>RAS2 | CASO<br>CAS1 | | DQ9-DG16, DQ17† | | HAS2 | CASI | <sup>†</sup>DQ8 and DQ17 are not available on CMS406 and CMS408; only side one is available on CMS407 and CMS408. #### power up To achieve proper device operation, an initial pause of 200 $\mu$ s followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. The eight initialization cycles need to include at least one refresh (RAS-only or $\overline{CAS}$ -before- $\overline{RAS}$ ) cycle. #### specifications Refresh period is extended to 16 ms. During this period, each of the 1024 rows must be strobed with $\overline{RAS}$ to retain data. The nine least significant row addresses (A0–A8) must be refreshed every 8 ms. #### memory card components - Meets JEDEC standard - UL approved materials - Plugs into molex connector part number 53213-6011 or equivalent SMNS405A-JUNE 1991-REVISED JANUARY 1993 #### CMS405 functional block diagram #### CMS406 functional block diagram #### CMS407 functional block diagram # CMS405, CMS406 4 MEGABYTE CMS407, CMS408 2 MEGABYTE DRAM MEMORY CARDS SMNS405A-JUNE 1991-REVISED JANUARY 1993 #### CMS408 functional block diagram SMNS405A-JUNE 1991-REVISED JANUARY 1993 #### Table 2. Pin Definition for Presence Detect | | | CONFIGURATION | SPEED | | | |-----------|--------|---------------|--------|-----------------|-----------------| | | PD1(3) | PD2(4) | PD3(2) | PD4(58) | PD5(57) | | CMS405-8† | NC | Vss | VSS | V <sub>SS</sub> | V <sub>SS</sub> | <sup>†</sup> Presence detect is defined only for 80 ns version of the CMS405. #### Table 3. Pin Definition | DEVICE | RAS2/NC (52) | DQ8/NC (19) | DQ17/NC (20) | |--------|--------------|-------------|--------------| | CMS405 | RAS2 | DQ8 | DQ17 | | CMS406 | RAS2 | NC NC | NC | | CMS407 | NC | DQ8 | DQ17 | | CMS408 | l NC | l NC | NC NC | #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range on any pin (see Note 1) Voltage range on VCC | | |--------------------------------------------------------------------|----------------| | Short circuit output current | | | Power dissipation (CMS405) | | | Power dissipation (CMS406) | 9.5 W | | Power dissipation (CMS407) | 6.5 W | | Power dissipation (CMS408) | 5.5 W | | Operating free-air temperature | | | Storage temperature | 40 °C to 85 °C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. #### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |------------------------------------------|--------------------------------------|-----------------------|---------------------|-----|--------------------|------| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | ٧ | | V <sub>IH</sub> High-level input voltage | | CAS, W, address lines | 0.7 V <sub>CC</sub> | | | V | | | High-level input voltage | RAS and DQ lines | 2.4 | | 6.5 | | | VIL | Low-level input voltage (see Note 2) | CAS, W, address lines | | 0 | .3 V <sub>CC</sub> | V | | | | RAS and DQ lines | -1 | | 0.8 | , v | | TA | Operating free air tempera | ture | 0 | | 55 | ·°C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. | PARAMETER | | TECT COMPLETIONS | | CMS405 | | | |-----------|------------------------------------------|-------------------------------------------------------------------------------------------------|-----|--------|-----|------| | | | TEST CONDITIONS | | NOM | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = -5 mA | | | 2.4 | ٧ | | VOL | Low-level output voltage | I <sub>IL</sub> = 4.2 mA | 0.4 | | | ٧ | | lı | Input current for addresses, CASx, and W | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±10 | μΑ | | lį | Input current RASx (leakage) | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±60 | μΑ | | Ю | Output current (leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> , V <sub>CC</sub> = 5.25 V, <del>CASx</del> high | | | ±20 | μА | #### electrical characteristics over full range of recommended operating conditions (see Note 3) | PARAMETER | | TEST CONDITIONS | CMS4 | CMS405-7 CMS405-8 | | UNIT | | |-----------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------|-----|------|------| | | PARAMETER | TEST CONDITIONS | MIN MAX | | MIN | MAX | UNIT | | ICC1 | Read or write cycle current | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle. Only one RAS active at any time. | | 602 | | 542 | mA | | ICC2 | Standby current | After 1 memory cycle, $\overline{RAS}$ and $\overline{CAS}$ high, All other signals stable, $V_{CC} = 5.25 \text{ V}$ . | | 25 | | 25 | mA | | ICC3 | Average refresh current (RAS only or CBR) | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle, RAS active, CAS high. | | 1130 | | 1010 | mA | | ICC4 | Average page current | tpc = minimum, Vcc = 5.25 V, Maximum of 2 address transitions per memory cycle. Only one RAS active at any time, RAS low, CAS cycling. | | 542 | | 482 | mA | NOTE 3: $V_{IH} = V_{CC} - 0.2 \text{ V}$ and $V_{IL} = 0 \text{ V}$ for all operating currents. # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ | | ut capacitance, RAS inputs<br>ut capacitance, CAS inputs | | CMS405 | | UNIT | |--------------------|----------------------------------------------------------|---|--------|-----|------| | | PARAMETER | | MIN | MAX | INI | | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 15 | pF | | Ci(RAS) | Input capacitance, RAS inputs | | | 42 | рF | | Ci(CAS) | Input capacitance, CAS inputs | , | | 15 | pF | | C <sub>i(W)</sub> | Input capacitance, W input | | | 15 | рF | | C <sub>i(DQ)</sub> | Input/output capacitance of DQ pins (DQ0-DQ7, DQ9-DQ16) | | | 14 | pF | | C <sub>i(DQ)</sub> | Input/output capacitance of DQ pins (DQ8, DQ17) | | | 24 | pF | | PARAMETER | | TEST CONDITIONS | | CMS406 | | UNIT | |----------------|---------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-------------|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | MIN NOM MAX | | UNIT | | Voн | High-level output voltage | I <sub>OH</sub> = -5 mA | | | 2.4 | ٧ | | VOL | Low-level output voltage | ! <sub>}</sub> ∟ = 4.2 mA | 0.4 | | | V | | lį | Input current for addresses,<br>CASx, and W | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±10 | μΑ | | l <sub>l</sub> | Input current RASx (leakage) | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±40 | μА | | lo | Output current (leakage) | VO = 0 to VCC, VCC = 5.25 V, CASx high | | | ±20 | μΑ | #### electrical characteristics over full range of recommended operating conditions (see Note 3) | | PARAMETER | TEST CONDITIONS | CMS4 | 06-7 | -7 CMS406-8 | | UNIT | |------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------------|-----|------| | | PANAMEIEN | TEST CONDITIONS | MIN MAX | | MIN | MAX | ONIT | | ICC1 | Read or write cycle current | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle. Only one RAS active at any time. | | 418 | | 378 | mA | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high. All other signals stable, V <sub>CC</sub> = 5.25 V. | | 17 | | 17 | mA | | ССЗ | Average refresh current (RAS only or CBR) | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle, RAS active, CAS high. | | 770 | | 690 | mA | | ICC4 | Average page current | tp <sub>C</sub> = minimum, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle. Only one RAS active at any time, RAS low, CAS cycling. | | 378 | | 338 | mA | NOTE 3. $V_{IH} = V_{CC} - 0.2 \text{ V}$ and $V_{IL} = 0 \text{ V}$ for all operating currents. # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ | | PARAMETER | CMS406 | UNIT | |--------------------|-------------------------------------|---------|------| | | PARAMETER | MIN MAX | וואט | | C <sub>i(A)</sub> | Input capacitance, address inputs | 15 | pF | | Ci(RAS) | Input capacitance, RAS inputs | 28 | pF | | Ci(CAS) | Input capacitance, CAS inputs | . 15 | pF | | C <sub>i(W)</sub> | Input capacitance, W input | 15 | pF | | C <sub>i(DQ)</sub> | Input/output capacitance of DQ pins | 14 | pF | | PARAMETER | | TEST CONDITIONS | CMS407 | | | LINUT | |-----------|------------------------------------------|-------------------------------------------------------------------------------------------------|------------|--|-----|-------| | | PARAMETER | TEST CONDITIONS | MIN NOM MA | | MAX | UNIT | | Voн | High-level output voltage | I <sub>OH</sub> = -5 mA | | | 2.4 | ٧ | | VoL | Low-level output voltage | I <sub>IL</sub> = 4.2 mA | 0.4 | | | ٧ | | lj | Input current for addresses, CASx, and W | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±10 | μА | | ļi | Input current RASx (leakage) | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±60 | μА | | lo | Output current (leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> , V <sub>CC</sub> = 5.25 V, CASx high | | | ±10 | μА | #### electrical characteristics over full range of recommended operating conditions (see Note 3) | | PARAMETER | TEST CONDITIONS | CMS407-7<br>MIN MAX | | CMS407-8 | | LINUT | |------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|----------|-----|-------| | | PARAMETER | TEST CONDITIONS | | | MIN | MAX | UNIT | | lCC1 | Read or write cycle current | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle. Only one RAS active at any time. | | 590 | | 530 | mA | | lCC2 | Standby current | After 1 memory cycle, RAS and CAS high, All other signals stable, V <sub>CC</sub> = 5.25 V. | | 13 | | 13 | mA | | 1CC3 | Average refresh current (RAS only or CBR) | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle, RAS active, CAS high. | | 590 | | 530 | mA | | ICC4 | Average page current | tp <sub>C</sub> = minimum, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle. Only one RAS active at any time, RAS low, CAS cycling. | | 530 | | 470 | mA | NOTE 3: $V_{IH} = V_{CC} - 0.2 \text{ V}$ and $V_{IL} = 0 \text{ V}$ for all operating currents. # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ | | DADAMETED | CMS407 | | UNIT | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|------| | | AS) Input capacitance, AS inputs AS) Input capacitance, AS inputs Input capacitance, W input Input capacitance, W input Input/output capacitance of DQ pins (DQ0-DQ7, DQ9-DQ16) | MIN | MAX | ONII | | C <sub>i(A)</sub> | Input capacitance, address inputs | | 15 | pF | | C <sub>i(RAS)</sub> | Input capacitance, RAS inputs | | 42 | pF | | C <sub>i(CAS)</sub> | Input capacitance, CAS inputs | | 15 | pF | | C <sub>i(W)</sub> | Input capacitance, W input | | 15 | pF | | C <sub>i(DQ)</sub> | Input/output capacitance of DQ pins (DQ0-DQ7, DQ9-DQ16) | | 14 | pF | | C <sub>i(DQ)</sub> | Input/output capacitance of DQ pins (DQ8, DQ17) | | 12 | pF | | PARAMETER | | TEST CONDITIONS | CMS408<br>MIN NOM MAX | | | UNIT | |-----------|------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------|--|-----|------| | | | TEST CONDITIONS | | | MAX | UNIT | | Voн | High-level output voltage | I <sub>OH</sub> = -5 mA | | | 2.4 | ٧ | | VOL | Low-level output voltage | I <sub>IL</sub> = 4.2 mA | 0.4 | | | ٧ | | ij | Input current for addresses, CASx, and W | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±10 | μΑ | | ij | Input current RASx (leakage) | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±40 | μΆ | | Ю | Output current (leakage) | VO = 0 to VCC, VCC = 5.25 V, CASx high | | | ±10 | μΑ | #### electrical characteristics over full range of recommended operating conditions (see Note 3) | | PARAMETER | TEST CONDITIONS | CMS408-7<br>MIN MAX | | CMS408-8 | | UNIT | |------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|----------|-----|------| | | PARAMETER | TEST CONDITIONS | | | MIN | MAX | ONII | | ICC1 | Read or write cycle current | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle. Only one RAS active any time. | | 410 | | 370 | mA | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high. All other signals stable, V <sub>CC</sub> = 5.25 V. | | 9 | | ø | mA | | ССЗ | Average refresh current (RAS only or CBR) | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle, RAS active, CAS high. | | 410 | | 370 | mA | | ICC4 | Average page current | tpc = minimum, Vcc = 5.25 V, Maximum of 2 address transitions per memory cycle. Only one RAS active any time, RAS low, CAS cycling. | | 370 | | 330 | mA | NOTE 3. $V_{IH} = V_{CC} - 0.2 \text{ V}$ and $V_{IL} = 0 \text{ V}$ for all operating currents. ### capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz | | PARAMETER | CMS408 | 3 | JNIT | |---------------------|-------------------------------------|-------------------------------|-----|------| | | PARAMETER | CMS408 MIN MAX 15 28 15 15 14 | IAX | MII | | C <sub>i(A)</sub> | Input capacitance, address inputs | | 15 | pF | | C <sub>i(RAS)</sub> | Input capacitance, RAS inputs | | 28 | pF | | Ci(CAS) | Input capacitance, CAS inputs | | 15 | pF | | C <sub>i(W)</sub> | Input capacitance, W input | | 15 | pF | | C <sub>i(DQ)</sub> | Input/output capacitance of DQ pins | | 14 | рF | #### CMS405, CMS406 4 MEGABYTE CMS407, CMS408 2 MEGABYTE DRAM MEMORY CARDS SMNS405A-JUNE 1991-REVISED JANUARY 1993 A low-power battery-backup refresh mode is available. Data integrity is maintained using $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh with a period of 125 $\mu$ s, holding $\overline{\text{RAS}}$ low for less than 1 $\mu$ s. To minimize current consumption, all other input levels need to be kept stable at CMOS input levels. All values remain the same as the standard memory card except the following: | | PARAMETER | TEST CONDITIONS | CMS405L | CMS406L | CMS407L | CMS408L | |------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|---------| | ICC2 | Standby current | RAS and CAS high, V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V, V <sub>IL</sub> = 0 V All other signals stable at V <sub>IH</sub> or V <sub>IL</sub> | 5 mA | 4 mA | 3 mA | 2 mA | | ICC10 | Battery backup current | t <sub>RC</sub> = 125 µs, t <sub>RAS</sub> < 1 µs,<br>V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V, V <sub>IL</sub> = 0 V<br>All other signals stable at V <sub>IH</sub> or V <sub>IL</sub> | 7 mA | 5 mA | 4 mA | 3 mA | | t <sub>REF</sub> | Refresh | 1024 Cycle | 128 ms | 128 ms | 128 ms | 128 ms | ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | CMS40x-7 | СМЅ | CMS40x-8 | | |------------------|-------------------------------------------------|----------|-----|----------|------| | | PARAMETER | MIN MAX | MIN | MAX | UNIT | | tCAC | Access time from CAS low | 25 | | 27 | ns | | tCAA | Access time from column-address | 42 | ! | 47 | ns | | t <sub>RAC</sub> | Access time from RAS low | 70 | | 80 | ns | | tCAP | Access time from column precharge | 47 | | 52 | ns | | <sup>t</sup> CLZ | CAS low to output in low Z | 0 | 0 | | ns | | <sup>t</sup> OFF | Output disable time after CAS high (see Note 4) | 0 25 | 0 | 27 | ns | NOTE 4: topp is specified when the output is no longer driven. # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | DADAMETED | CMS | CMS40x-7 | | CMS40x-8 | | |------------------|-------------------------------------------------|-----|----------|-----|----------|------| | PARAMETER | | MIN | MAX | MIN | MAX | UNIT | | tRC | Read cycle time | 130 | | 150 | | ns | | twc | Write cycle time | 130 | | 150 | | ns | | tPC | Page mode read or write cycle time (see Note 5) | 52 | | 57 | | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | ns | | tCAS | Pulse duration, CAS low | 25 | 10 000 | 27 | 10 000 | ns | | tRP | Pulse duration, RAS high | 50 | | 60 | | ns | | t <sub>RAS</sub> | Pulse duration, RAS low | 70 | 10 000 | 80 | 10 000 | ns | | tRASP | Page mode, pulse duration, RAS low | 70 | 100 000 | 80 | 100 000 | ns | | tASC | Column address setup time before CAS low | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row address setup time before RAS low | 7 | | 7 | | ns | | tDS | Data setup time before CAS low | 0 | | 0 | | ns | Continued next page NOTE 5: To assure tpc min, tASC should be greater than or equal to 5 ns. timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | PADAMETED | CMS40x-7 | | CMS40x-8 | | | |-----------------|-----------------------------------------------------|----------|-----|----------|------|----| | PARAMETER | MIN | MAX | MIN | MAX | UNIT | | | tRCS | Read setup time before CAS low | 0 | | 0 | | ns | | twcs | W low setup before CAS low | 0 | | 0 | | ns | | tcwL | W low setup before CAS high | 18 | | 20 | | ns | | tRWL | W low setup before RAS high | 25 | | 27 | | ns | | twsR | W high setup (CAS-before-RAS refresh only) | 17 | | 17 | | ns | | tCAH | Column address hold time after CAS low | 15 | | 15 | | ns | | tRAH | Row address hold time after RAS low | 10 | | 12 | | ns | | tAR | Column address hold time after RAS low (see note 6) | 55 | | 60 | | ns | | t <sub>DH</sub> | Data hold time after CAS low | 15 | | 15 | | ns | | tDHR | Data hold time after RAS low | 55 | | 60 | | ns | | tRCH | Read hold time after CAS high (see Note 7) | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 7) | 0 | | 0 | | ns | | tWCH | Write hold time after CAS low | 15 | | 15 | | ns | | twcr | Write hold time after RAS low (see Note 6) | 55 | | 60 | | ns | | twhr | W high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | ns | | tCSH | Delay time, RAS low to CAS high | 70 | | 80 | | ns | | tCRP | Delay time, CAS high to RAS low | .7 | | 7 | | ns | | tRSH | Delay time, CAS low to RAS high | 25 | | 27 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 8) | 20 | 47 | 22 | 53 | ns | | tRAD | Delay time, RAS low to column address (see Note 8) | 15 | 28 | 17 | 33 | ns | | tRAL | Delay time, column address to RAS high | 42 | | 47 | | ns | | tCAL | Delay time, column address to CAS high | 35 | | 40 | | ns | | tCHR | Delay time, RAS low to CAS high (see Note 9) | 15 | | 20 | | ns | | tCSR | Delay time, CAS low to RAS low (see Note 9) | 17 | | 17 | | ns | | tRPC | Delay time, RAS high to CAS low (see Note 9) | 0 | | 0 | | ns | | tREF | Refresh time interval (distributed) | | 16 | | 16 | ns | | tŢ | Transition time (see Note 10) | 3 | 50 | 3 | 50 | ns | NOTES: 6. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub> (min) as a reference. 7. Either tRCH or tRRH must be satisfied for a read cycle. 8. Maximum values specified to assure access times. 9. CAS-before-RAS refresh only. 10. All cycle times assume $t_T = 5$ ns. SMNS409A-JULY 1991-REVISED JANUARY 1993 | • | Credit Card Size | |---|----------------------------| | | (85.6 mm × 54 mm × 3.4 mm) | - Single 5-V Power Supply (±5% Tolerance) - Enhanced Page Mode Operation - CMS409 4M x 18/1 RAS/2 CAS CMS410 4M x 16/1 RAS/2 CAS - Operating Temperature 0°C to 55°C - Standard 60-Pin Two-Piece Connector - CMOS Buffered Inputs on All Inputs Except RAS and DQ - 3-State Unlatched Output - Low Power Dissipation - Performance Ranges: | | ACCESS<br>TIME | ACCESS<br>TIME | READ<br>OR WRITE<br>CYCLE | |----------|----------------|----------------|---------------------------| | | tRAC. | tCAC | tRC | | CMS4xx-7 | 70 ns | 25 ns | 130 ns | | CMS4xx-8 | 80 ns | 27 ns | 150 ns | #### description The CMS409/10 series are dynamic randomaccess memory cards designed to be used as internal system memory or as external add-on memory. These cards have CMOS buffers added to the $\overline{\text{CAS}}$ , $\overline{\text{W}}$ , and address inputs to minimize loading caused by the module. $\overline{\text{RAS}}$ and data in/out remain compatible with Series 74 TTL. The cards can operate in enhanced page mode. All address lines and data are latched on chip to simplify system design. Data out is unlatched to allow greater system flexibility. The common I/O features of the CMS409/10 dictate the use of early write cycles. | 0-PIN MEMORY CARD | | |-------------------|--| | (CONNECTOR VIEW) | | | | | | | | <br> | • | | |----------|-----|------|----|------------------| | | | | j | | | PD3 | . 2 | | 1 | $V_{SS}$ | | PD2 | 4 | | 3 | PD1 | | Vcc | 6 | | 5 | $\overline{w}$ | | NC | 8 | | 7 | NC | | - A0 | 10 | | 9 | $V_{SS}$ | | NC | 12 | | 11 | NC | | $v_{cc}$ | 14 | | 13 | A1 | | A3 | 16 | | 15 | A2 | | A4 | 18 | | 17 | $V_{SS}$ | | IC/DQ17 | 20 | | 19 | DQ8/NC | | $v_{cc}$ | 22 | | 21 | DQ0 | | DQ9 | 24 | | 23 | DQ1 | | DQ10 | 26 | | 25 | $V_{SS}$ | | DQ11 | 28 | | 27 | DQ2 | | $v_{cc}$ | 30 | | 29 | DQ3 | | DQ12 | 32 | | 31 | DQ4 | | DQ13 | 34 | | 33 | $V_{SS}$ | | DQ14 | 36 | | 35 | DQ5 | | $v_{cc}$ | 38 | | 37 | DQ6 | | DQ15 | 40 | | 39 | DQ7 | | DQ16 | 42 | | 41 | V <sub>SS</sub> | | A5 | 44 | | 43 | CASO | | $v_{cc}$ | 46 | | 45 | A6 | | A8 | 48 | | 47 | A7 | | A9 | 50 | | 49 | $V_{SS}$ | | NC | 52 | | 51 | RAS0 | | NC | 54 | | 53 | A10 | | $v_{cc}$ | 56 | | 55 | CAS <sub>1</sub> | | PD4 | 58 | | 57 | PD5 | | NC | 60 | | 59 | $V_{SS}$ | | | | | ì | | | PIN | NOMENCLATURE | |------|--------------| | <br> | | A0-A10 Address Inputs CASO, CAST Column-Address Strobe DQ0-DQ17 Data Inputs/Outputs PD1-PD5 Presence Detect RAS0 Row-Address Strobe Vcc 5-V Power Supply ٧ss Ground w Write Enable NC No Internal Connection SMNS409A-JULY 1991-REVISED JANUARY 1993 #### operation The CMS409/10 cards are divided into separate banks of memory as shown in the functional block diagrams. Each bank is selectable using CASx as shown in the table below. **Table 1. Memory Bank Definition** | DATA BLOCK | RAS | CASx | |----------------------------------|--------------|--------------| | DQ0-DQ7, DQ8†<br>DQ9-DQ16, DQ17† | RASO<br>RASO | CASO<br>CAS1 | <sup>†</sup> DQ8 and DQ17 are not available on CMS410. #### power up To achieve proper device operation, an initial pause of 200 $\mu$ s followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. The eight initialization cycles need to include at least one refresh (RAS-only or $\overline{CAS}$ -before- $\overline{RAS}$ ) cycle. #### specifications Refresh period is extended to 16 ms. During this period, each of the 1024 rows selected by A0–A9 must be strobed with $\overline{\text{RAS}}$ to retain data. #### memory card components - Meets JEDEC standard - UL approved materials - Plugs into molex connector part number 53213-6011 or equivalent #### CMS409 functional block diagram #### CMS410 functional block diagram SMNS409A-JULY 1991-REVISED JANUARY 1993 #### Table 2. Pin Definition | DEVICE | DQ8/NC (19) | DQ17/NC (20) | |--------|-------------|--------------| | CMS409 | DQ8 | DQ17 | | CMS410 | NC | NC | #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | 0.5 V to V <sub>CC</sub> + 0.5 V | |----------------------------------------------|----------------------------------| | Voltage range on V <sub>CC</sub> | 0.5 V to 6 V | | Short circuit output current | 50 mA | | Power dissipation (CMS409) | 20 W | | Power dissipation (CMS410) | 18 W | | Operating free-air temperature | 0°C to 55°C | | | -40 °C to 85 °C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. #### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |------------------------------------------------------|---------------------------|-----------------------|---------------------|-----|---------------------|------| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | ٧ | | V <sub>IH</sub> High-level input voltage | | CAS, W, address lines | 0.7 V <sub>CC</sub> | | | | | | | RAS and DQ lines | 2.4 | | 6.5 | 1 | | V <sub>IL</sub> Low-level input voltage (See Note 2) | | CAS, W, address lines | | | 0.3 V <sub>CC</sub> | | | | | RAS and DQ lines | <del>-1</del> | | 0.8 | 1 | | TA | Operating free-air temper | ature | 0 | | 55 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. SMNS409A-JULY 1991-REVISED JANUARY 1993 #### electrical characteristics over full range of recommended operating conditions | PARAMETER | | TEST COMPLETIONS | CMS409 | | | | |-----------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------|--|------|------| | | | TEST CONDITIONS | MIN NOM | | MAX | UNIT | | Vон | High-level output voltage | 1 <sub>OH</sub> = - 5 mA | | | 2.4 | ٧ | | VoL | Low-level output voltage | I <sub>IL</sub> = 4.2 mA | 0.4 | | | ٧ | | lį . | Input current for addresses, $\overline{\text{CASx}}$ , and $\overline{\text{W}}$ | V <sub>CC</sub> = 5 V, V <sub>I</sub> = 0 to 5.25 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±10 | μА | | 11 | Input current RASx (leakage) | V <sub>CC</sub> = 5 V, V <sub>I</sub> = 0 to 5.25 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±180 | μΑ | | Ю | Output current (leakage) | VCC = 5.25 V, VO = 0 to VCC, CASx high | | | ±20 | μΑ | #### electrical characteristics over full range of recommended operating conditions | | DADAMETED | TEST COMPITIONS | CMS409-7 | | CMS409-8 | | | | |-----------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|------|----------|------|---------|--| | PARAMETER | | TEST CONDITIONS | MIN MAX | | MIN MAX | | TINU | | | lcc1 | Read or write cycle current | V <sub>CC</sub> = 5.25 V, Minimum cycle, Maximum of 2 address transitions per memory cycle (see Note 3). | | 1670 | | 1490 | mA | | | ICC2 | Standby current | V <sub>CC</sub> = 5.25 V, After 1 memory cycle, RAS and CAS high, All other signals stable (see Note 3). | | 37 | | 37 | mA | | | ІССЗ | Average refresh current (RAS only or CBR) | V <sub>CC</sub> = 5.25 V, Minimum cycle, Maximum of 2 address transitions per memory cycle, RAS active, CAS high (see Note 3). | | 1670 | | 1490 | mA | | | ICC4 | Average page current | V <sub>CC</sub> = 5.25 V, t <sub>PC</sub> = minimum, Maximum of 2 address transitions per memory cycle, RAS low, CAS cycling (see Note 3). | | 1490 | | 1310 | mA<br>· | | NOTE 3: $V_{IH} = V_{CC} - 0.2 \text{ V}$ and $V_{IL} = 0 \text{ V}$ for all operating currents. ## capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ | | DADAMETED | | CMS409 | | | |---------------------|-------------------------------------|--|--------|-----|------| | | PARAMETER | | MIN | MAX | UNIT | | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 15 | pF | | C <sub>i(RAS)</sub> | Input capacitance, RAS inputs | | | 126 | pF | | Ci(CAS) | Input capacitance, CAS inputs | | | 15 | pF | | C <sub>i(W)</sub> | Input capacitance, W input | | | 15 | pF | | C <sub>i(DQ)</sub> | Input/output capacitance of DQ pins | | | 14 | pF | SMNS409A-JULY 1991-REVISED JANUARY 1993 #### electrical characteristics over full range of recommended operating conditions | PARAMETER | | TEST CONDITIONS | CMS410 | | | | |-----------|------------------------------------------|-------------------------------------------------------------------------------------------------|---------|--|------|------| | | | TEST CONDITIONS | MIN NOM | | MAX | UNIT | | Vон | High-level output voltage | IOH = - 5 mA | 1 | | 2.4 | V | | VoL | Low-level output voltage | I <sub>IL</sub> = 4.2 mA | 0.4 | | | V | | lį · | Input current for addresses, CASx, and W | V <sub>CC</sub> = 5 V, V <sub>I</sub> = 0 to 5.25 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±10 | μΑ | | ij | Input current RASx (leakage) | V <sub>CC</sub> = 5 V, V <sub>I</sub> = 0 to 5.25 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±160 | μА | | 10 | Output current (leakage) | V <sub>CC</sub> = 5.25 V, V <sub>O</sub> = 0 to V <sub>CC</sub> , CASx high | | | ±20 | μA | #### electrical characteristics over full range of recommended operating conditions | PARAMETER | | TEST COMPLETIONS | CMS410-7 | | CMS410-8 | | 415117 | |------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|----------|------|--------| | | PAHAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | UNIT | | I <sub>CC1</sub> | Read or write cycle current | V <sub>CC</sub> = 5.25 V, Minimum cycle, Maximum of 2 address transitions per memory cycle (see Note 3). | | 1490 | | 1330 | mA | | lCC2 | Standby current | VCC = 5.25 V After 1 memory cycle, RAS and CAS high. All other signals stable, (see Note 3). | | 33 | | 33 | mA | | ССЗ | Average refresh current (RAS only or CBR) | V <sub>CC</sub> = 5.25 V, Minimum cycle, Maximum of 2 address transitions per memory cycle, RAS active, CAS high (see Note 3). | | 1490 | | 1330 | mA | | ICC4 | Average page current | V <sub>CC</sub> = 5.25 V, t <sub>PC</sub> = minimum, Maximum of 2 address transitions per memory cycle, <del>RAS</del> low, <del>CAS</del> cycling (see Note 3). | | 1330 | | 1170 | mA | NOTE 3: $V_{IH} = V_{CC} - 0.2 \text{ V}$ and $V_{IL} = 0 \text{ V}$ for all operating currents. ### capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ MHz$ | | DADAMETED | CMS410 | LINUT | |---------------------|-------------------------------------|---------|-------| | | PARAMETER | MIN MAX | UNIT | | C <sub>i(A)</sub> | Input capacitance, address inputs | 15 | pF | | Ci(RAS) | Input capacitance, RAS inputs | 112 | pF | | C <sub>i(CAS)</sub> | Input capacitance, CAS inputs | 15 | pF | | C <sub>i(W)</sub> | Input capacitance, W input | 15 | pF | | C <sub>i(DQ)</sub> | Input/output capacitance of DQ pins | 14 | рF | SMNS409A-JULY 1991-REVISED JANUARY 1993 A low-power, battery-backup refresh mode is available. Data integrity is maintained using $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh with a period of 125 $\mu$ s, while holding $\overline{\text{RAS}}$ low for less than 1 $\mu$ s. To minimize current consumption, all other input levels need to be kept stable at CMOS input levels. All values remain the same as the standard memory card except those listed in the following table: | PARAMETER | | TEST CONDITIONS | CMS409L | CMS410L | |-----------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------| | ICC2 | Standby current | $\overline{RAS}$ and $\overline{CAS}$ high, $V_{IH} = V_{CC} - 0.2$ , $V, V_{IL} = 0$ $V$ All other signals stable at $V_{IH}$ or $V_{IL}$ | 7 mA | 6 mA | | CC10 | Battery backup current | t <sub>RC</sub> = 125 µs, t <sub>RAS</sub> < 1 µs,<br>V <sub>IH</sub> = V <sub>CC</sub> -0.2 V, V <sub>IL</sub> = 0 V<br>All other signals stable at V <sub>IH</sub> or V <sub>IL</sub> | 10 mA | 9 mA | | tREF | Refresh | 1024 cycle | 128 ms | 128 ms | ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | CMS | CMS4xx-7 | | CMS4xx-8 | | |------------------|-------------------------------------------------|-----|----------|-----|----------|-----| | | | MIN | MAX | MIN | MAX | | | <sup>t</sup> CAC | Access time from CAS low | | 25 | | 27 | ns | | t <sub>CAA</sub> | Access time from column-address | | 42 | | 47 | ns | | †RAC | Access time from RAS low | | 70 | | 80 | ns | | <sup>t</sup> CAP | Access time form column precharge | | 47 | | 52 | nis | | <sup>t</sup> CLZ | CAS low to output in low Z | 0 | | 0 | | ns | | <sup>t</sup> OFF | Output disable time after CAS high (see Note 4) | 0 | 25 | 0 | 27 | ns | NOTE 4: topp is specified when the output is no longer driven. SMNS409A-JULY 1991-REVISED JANUARY 1993 #### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | CM | S4xx-7 | CMS4xx-8 | | | |------------------|-----------------------------------------------------|-----|---------|----------|---------|----| | | PANAMEIEN | MIN | MAX | MIN | MAX | | | tRC | Read cycle time | 130 | | 150 | | ns | | twc | Write cycle time | 130 | | 150 | | ns | | t <sub>P</sub> C | Page mode read or write cycle time (see Note 5) | 52 | | 57 | | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | ns | | tCAS | Pulse duration, CAS low | 25 | 10 000 | 27 | 10 000 | ns | | tRP | Pulse duration, RAS high | 50 | | 60 | | ns | | tRAS | Pulse duration, RAS low | 70 | 10 000 | 80 | 10 000 | ns | | tRASP | Page mode, pulse duration, RAS low | 70 | 100 000 | 80 | 100 000 | ns | | tASC | Column address setup time before CAS low | 0 | | 0 | | ns | | tASR | Row address setup time before RAS low | 7 | | 7 | | ns | | tDS | Data setup time before CAS low | 0 | | .0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | ns | | twcs | W-low setup before CAS low | 0 | | 0 | | ns | | tCWL | W-low setup before CAS high | 18 | | 20 | | ns | | tRWL | W-low setup before RAS high | 25 | | 27 | | ns | | twsR | W-high setup (CAS-before-RAS refresh only) | 17 | | 17 | | ns | | tCAH | Column address hold time after CAS low | 15 | | 15 | | ns | | <sup>t</sup> RAH | Row address hold time after RAS low | 10 | | 10 | | ns | | tAR | Column address hold time after RAS low (see note 6) | 55 | | 60 | | ns | | <sup>t</sup> DH | Data hold time after CAS low | 15 | | 15 | | ns | | t <sub>DHR</sub> | Data hold time after RAS low | 55 | | 60 | | ns | | tRCH | Read hold time after CAS high (see Note 7) | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 7) | 0 | | 0 | | ns | | tWCH | Write hold time after CAS low | 15 | | 15 | | ns | | twcr | Write hold time after RAS low (see Note 6) | 55 | | 60 | | ns | | twhr | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | ns | | tcsH | Delay time, RAS low to CAS high | 70 | | 80 | | ns | | tCRP | Delay time, CAS high to RAS low | 7 | | 7 | | ns | | tRSH | Delay time, CAS low to RAS high | 25 | | 27 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 8) | 20 | 47 | 22 | 53 | ns | | tRAD | Delay time, RAS low to column address (see Note 8) | 15 | 28 | 15 | 33 | ns | | tRAL | Delay time, column address to RAS high | 42 | | 47 | | ns | | tCAL | Delay time, column address to CAS high | 35 | | 40 | | ns | | tCHR | Delay time, RAS low to CAS high (see Note 9) | 15 | | 20 | | ns | | tCSR | Delay time, CAS low to RAS low (see Note 9) | 17 | | 17 | | ns | | tRPC | Delay time, RAS high to CAS low (see Note 9) | 0 | | 0 | | ns | | tREF | Refresh time interval | | 16 | | 16 | ns | | t <sub>T</sub> | Transition time (see Note 10) | 3 | 50 | 3 | 50 | ns | NOTES: 5. To assure tpc min, tASC should be greater than or equal to 5 ns.. - 6. The minimum value is measured when $t_{\mbox{RCD}}$ is set to $t_{\mbox{RCD}}$ (min) as a reference. - Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for a read cycle. Maximum values specified to assure access times. - 9. CAS-before-RAS refresh only. - 10. All cycle times assume $t_T = 5$ ns. SMNS409A-JULY 1991-REVISED JANUARY 1993 #### TI memory card nomenclature SMNS409A-JULY 1991-REVISED JANUARY 1993 #### CMS88D8MB36 8-MEGABYTE CMS88D4MB36 4-MEGABYTE DRAM MEMORY CARDS SMNS421B-NOVEMBER 1991-REVISED JANUARY 1993 - Credit Card Size (85.6 mm × 54 mm × 3.4 mm) - Single 5-V Power Supply (±5% Tolerance) - Enhanced Page Mode Operation - CMS88D8MB36 2M x 36/4RAS/4CAS CMS88D4MB36 1M x 36/2RAS/4CAS - Operating Temperature . . . 0°C to 55°C - Standard 88-Pin Two-Piece Connector - CMOS Buffered Inputs on All Inputs Except RAS and DQ - 3-State Unlatched Output - Performance Ranges: | • | ACCESS<br>TIME | ACCESS<br>TIME | READ<br>OR WRITE<br>CYCLE | |---------------|------------------|----------------|---------------------------| | | <sup>t</sup> RAC | tCAC | tRC | | CMS88D8MB36-7 | 70 ns | 25 ns | 130 ns | | CMS88D8MB36-8 | 80 ns | 27 ns | 150 ns | | CMS88D4MB36-7 | 70 ns | 25 ns | 130 ns | | CMS88D4MB36-8 | 80 ns | 27 ns | 150 ns | #### description The CMS88D8MB36 and CMS88D4MB36 series are dynamic random-access memory cards designed to be used as internal system memory or as external add-on memory. These cards have CMOS buffers added to the $\overline{\text{CAS}}$ , $\overline{\text{W}}$ , and address inputs to minimize loading caused by the module. $\overline{\text{RAS}}$ and data in/out remain compatible with Series 74 TTL. The cards can operate in enhanced page mode. All address lines and data are latched on chip to simplify system design. Data out is unlatched to allow greater system flexibility. The common I/O features of the CMS88D8MB36 and CMS88D4MB36 dictate the use of early write cycles. | PIN NOMENCLATURE | | | | | | | | | | |------------------|------------------------|--|--|--|--|--|--|--|--| | A0-A9 | Address Inputs | | | | | | | | | | CASO-CAS3 | Column-Address Strobe | | | | | | | | | | DQ0-DQ35 | Data Inputs/Outputs | | | | | | | | | | PD1-PD8 | Presence Detect | | | | | | | | | | RASO-RAS3 | Row-Address Strobe | | | | | | | | | | Vcc | 5-V Power Supply | | | | | | | | | | V <sub>SS</sub> | Ground | | | | | | | | | | $\overline{w}$ | Write Enable | | | | | | | | | | NC | No Internal Connection | | | | | | | | | 88-PIN MEMORY CARD (CONNECTOR VIEW) | | I L | | | |-------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | DQ1 3<br>DQ2 4<br>DQ3 5<br>DQ4 6<br>DQ5 5 | | 45 GND 46 DQ18 47 DQ19 48 DQ20 49 DQ21 51 DQ23 52 DQ24 53 DQ25 54 DQ26 55 NC 56 GND 57 A1 58 A3 59 A5 60 A7 61 A9 62 NC 63 GND 64 NC 65 RAS1/NC 66 CAS2 67 GND 68 CAS3 69 RAS3/NC 70 W 71 PD1 72 PD3 73 GND 74 PD5 75 PD7 76 PD8 77 NC 78 NC 79 DQ35 80 DQ27 81 DQ28 82 DQ29 83 DQ30 84 DQ31 85 DQ32 86 DQ33 87 DQ34 88 GND | | | | | | | ADVANCE INFORMATION concerns new products in the sampling or preproduction phase of development. Characteristic data and other specifications are subject to change without notice. #### CMS88D8MB36 8-MEGABYTE CMS88D4MB36 4-MEGABYTE DRAM MEMORY CARDS SMNS421B-NOVEMBER 1991-REVISED JANUARY 1993 #### operation The CMS88D8MB36 and CMS88D4MB36 cards are divided into separate banks of memory. Each bank is selectable using RASx and CASx as shown in the table below. RAS0–RAS3 control which side of the DRAM banks are connected to the memory card DQ pins. Therefore, only two RAS signals may be active during any read or write cycle. **Table 1. Memory Bank Definition** | DATA BLOCK | R/ | .Sx | CASx | | | |------------|--------|--------|--------|--------|--| | DAIA BLOCK | Side 1 | Side 2 | Side 1 | Side 2 | | | DQ0-DQ8 | RAS0 | RAST | CAS0 | CASO | | | DQ9-DQ17 | RAS0 | RAST | CAS1 | CAS1 | | | DQ18-DQ26 | RAS2 | RAS3 | CAS2 | CAS2 | | | DQ27-DQ35 | RAS2 | RAS3 | CAS3 | CAS3 | | #### power up To achieve proper device operation, an initial pause of 200 $\mu$ s followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. The eight initialization cycles need to include at least one refresh (RAS-only or $\overline{CAS}$ -before- $\overline{RAS}$ ) cycle. #### specifications Refresh period is extended to 16 ms. During this period, each of the 1024 rows must be strobed with RAS to retain data. #### memory card components - Meets JEDEC standard - UL approved materials **Table 2. Pin Definition for Presence Detect** | DEVICE | CONFIGURATION | | | | | SPEED† | | | REFRESH CYCLET | | |-------------|---------------|---------|-----------------|-----------------|-----------------|--------|----------|----------|----------------|----------| | DEVICE | PD1(71) | PD2(28) | PD3(72) | PD4(29) | PD5(74) | | PD6 (30) | PD7 (75) | | PD8 (76) | | CMS88D8MB36 | Vss | NC | VSS | V <sub>SS</sub> | V <sub>SS</sub> | -70 ns | VSS | NC | SLOW | NC | | CMS88D4MB36 | VSS | NC | V <sub>SS</sub> | VSS | NC | -80 ns | NC | VSS | SELF | VSS | <sup>†</sup> Applies to both CMS88D8MB36 and CMS88D4MB36 devices. Table 3. Pin Definition | DEVICE | RAS1/NC (65) | RAS3/NC (69) | |-------------|--------------|--------------| | CMS88D8MB36 | RAS1 | RAS3 | | CMS88D4MB36 | NC | NC | | absolute maximum ratings over operating free-air temperature range (unless | s otherwise noted)† | |----------------------------------------------------------------------------|--------------------------------------------| | Supply voltage range on any pin (see Note 1) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Voltage range on V <sub>CC</sub> | 0.5 V to 6 V | | Short circuit output current | 50 mA | | Power dissipation (CMSSDSMP36) | 22 /// | Power dissipation (CMS8D8MB36) 22 W Power dissipation (CMS8D4MB36) 11 W Operating free-air temperature 0°C to 55°C Storage temperature range -40 °C to 85 °C #### recommended operating conditions | | | • | MIN | NOM | MAX | UNIT | |-----|---------------------------|-----------------------|---------------------|-----|-------|------------| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | ٧ | | V | High-level input voltage | CAS, W, address lines | 0.7 V <sub>CC</sub> | | | V | | VIH | nigh-level input voltage | RAS and DQ lines | 2.4 | | 6.5 | <b>*</b> · | | V | Low-level input voltage | CAS, W, address lines | | 0. | 3 VCC | V | | VIL | (see Note 2) | RAS and DQ lines | -1 | | 0.8 | | | TA | Operating free air temper | ature | 0 | | 55 | ů | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS. ## electrical characteristics over full range of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-----------|---------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Vон | High-level output voltage | I <sub>OH</sub> = -5 mA | | | 2.4 | V | | VoL | Low-level output voltage | I <sub>IL</sub> = 4.2 mA | 0.4 | | | ٧ | | lı | Input current for addresses,<br>CASx, and W | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±10 | μА | | | Input current RASx (leakage) | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±50 | μΑ΄ | | lo | Output current (leakage) | VO = 0 to VCC, VCC = 5.25 V, CASx high | | | ±20 | μА | ## electrical characteristics over full range of recommended operating conditions (unless otherwise noted) | DADAMETED | | PARAMETER TEST CONDITIONS | | '88D8MB36-7 | | B36-8 | LIMIT | |------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-------------|-----|-------|-------| | l | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | UNIT | | ICC1 | Read or write cycle current | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle (see Note 3) | | 961 | | 861 | mA | | I <sub>CC2</sub> | Standby current | After 1 memory cycle, RAS and CAS high, all other signals stable, V <sub>CC</sub> = 5.25 V (see Note 3) | | 21 | | 21 | mA | | ІССЗ | Average refresh current (RAS only or CBR) | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle, RAS active, CAS high (see Note 3) | | 1850 | | 1650 | mA | | ICC4 | Average page current | tpC = minimum, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle, RAS low, CAS cycling (see Note 3) | | 961 | | 861 | mA | NOTE 3: $V_{IH} = V_{CC} - 0.2 \text{ V}$ and $V_{IL} = 0 \text{ V}$ for all operating currents. ## capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ | | PARAMETER | MIN MAX | UNIT | |---------------------|-----------------------------------------|---------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 15 | pF | | C <sub>i(RAS)</sub> | Input capacitance, RAS inputs | 35 | pF | | Ci(CAS) | Input capacitance, CAS inputs | 15 | pF | | C <sub>i(W)</sub> | Input capacitance, $\overline{W}$ input | 15 | pF | | C <sub>i(DQ)</sub> | Input/output capacitance of DQ pins | . 14 | pF | # ADVANCE INFORMATION ## electrical characteristics over full range of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |-----|---------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Voн | High-level output voltage | I <sub>OH</sub> = -5 mA | | | 2.4 | ٧ | | Vol | Low-level output voltage | l <sub>IL</sub> = 4.2 mA | 0.4 | | | ٧ | | ı. | Input current for addresses,<br>CASx, and W | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±10 | μА | | 11 | Input current RASx (leakage) | V <sub>I</sub> = 0 to 5.25 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ±50 | μА | | Ю | Output current (leakage) | VO = 0 to VCC, VCC = 5.25 V, CASx high | - T | | ±10 | μΑ | ## electrical characteristics over full range of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | '88D4N | B36-7 | '88D4M | B36-8 | UNIT | |-----------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|------| | | | 1EST CONDITIONS | MIN | MAX | MIN | MAX | UNII | | lCC1 | Read or write cycle current | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle (see Note 3) | | 950 | | 850 | mA | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high. All other signals stable, V <sub>CC</sub> = 5.25 V (see Note 3) | | 11 | | 11 | mA | | ICC3 | Average refresh current (RAS only or CBR) | Minimum cycle, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle, RAS active, CAS high (see Note 3) | | 950 | | 850 | mA | | ICC4 | Average page current | tpC = minimum, V <sub>CC</sub> = 5.25 V, Maximum of 2 address transitions per memory cycle, RAS low, CAS cycling (see Note 3) | | 950 | | 850 | mA | NOTE 3: V<sub>IH</sub> = V<sub>CC</sub> - 0.2 V and V<sub>IL</sub> = 0 V for all operating currents. ### capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz | | PARAMETER | MIN M | IAX | UNIT | |---------------------|-------------------------------------|-------|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | 15 | pF | | C <sub>i(RAS)</sub> | Input capacitance, RAS inputs | | 35 | pF | | C <sub>i(CAS)</sub> | Input capacitance, CAS inputs | | 15 | pF | | C <sub>i(W)</sub> | Input capacitance, W input | | 15 | pF | | C <sub>i(DQ)</sub> | Input/output capacitance of DQ pins | | 7 | pF | #### CMS88D8MB36 8-MEGABYTE CMS88D4MB36 4-MEGABYTE DRAM MEMORY CARDS SMNS421B-NOVEMBER 1991-REVISED JANUARY 1993 #### switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | '88D8N<br>'88D4N | '88D8M<br>'88D4M | UNIT | | | |------------------|--------------------------------------------------|------------------|------------------|------|-----|----| | | | MIN | MAX | MIN | MAX | | | tCAC | Access time from CASx low | | 25 | | 27 | ns | | <sup>t</sup> CAA | Access time from column-address | | 42 | | 47 | ns | | †RAC | Access time from RAS low | | 70 | | 80 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 47 | | 52 | ns | | tCLZ | CASx low to output in low Z | 0 | | 0 | | ns | | <sup>t</sup> OFF | Output disable time after CASx high (see Note 4) | 0 | 25 | 0 | 27 | ns | NOTE 4: toff is specified when the output is no longer driven. # **ADVANCE INFORMATION** ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | '88D8MB36-7<br>'88D4MB36-7 | | '88D8MB36-8<br>'88D4MB36-8 | | UNIT | |------------------|-----------------------------------------------------|----------------------------|---------|----------------------------|---------|------| | l | • | MIN | MAX | MIN | MAX | | | tRC | Read cycle time | 130 | | 150 | | ns | | twc | Write cycle time | 130 | | 150 | | ns | | tPC | Page mode read or write cycle time (see Note 5) | 52 | | 57 | | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | ns | | tCAS | Pulse duration, CAS low | 25 | 10 000 | 27 | 10 000 | ns | | tRP | Pulse duration, RAS high | 50 | | 60 | | ns | | t <sub>RAS</sub> | Pulse duration, RAS low | 70 | 10 000 | 80 | 10 000 | ns | | tRASP | Page mode, pulse duration, RAS low | 70 | 100 000 | 80 | 100 000 | ns | | t <sub>wp</sub> | Write pulse duration | 22 | | 22 | | ns | | tASC | Column address setup time before CAS low | 0 | | 0 | | ns | | tASR | Row address setup time before RAS low | 7 | | . 7 | | ns | | tDS | Data setup time before CAS low | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | ns | | twcs | W low setup before CAS low | 0 | | 0 | | ns | | tcwL | W low setup before CAS high | 18 | | 20 | | ns | | tRWL | W low setup before RAS high | 25 | | 27 | | ns | | twsR | W high setup (CAS-before-RAS refresh only) | 17 | | 17 | | ns | | tCAH | Column address hold time after CAS low | 15 | | 15 | | ns | | tRAH | Row address hold time after RAS low | 10 | | 12 | | ns | | tAR | Column address hold time after RAS low (see note 6) | 55 | | 60 | | ns | | tCLCH | Hold time, CAS low to CAS high | 12 | | 12 | | ns | | <sup>t</sup> DH | Data hold time after CAS low | 15 | | 15 | | ns | | tDHR | Data hold time after RAS low | 55 | | 60 | | ns | | tRCH | Read hold time after CAS high (see Note 7) | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 7) | 0 | | 0 | | ns | | twch | Write hold time after CAS low | 15 | | 15 | | ns | | twcn | Write hold time after RAS low (see Note 6) | 55 | | 60 | | ns | | twhr | W high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | ns | | tCSH | Delay time, RAS low to CAS high | 70 | | 80 | | ns | | tCRP | Delay time, CAS high to RAS low | 7 | | 7 | | ns | | tRSH | Delay time, CAS low to RAS high | 25 | | 27 | | ns | NOTES: 5. To assure tpc min, tASC should be greater than or equal to 5 ns. 6. The minimum value is measured when t<sub>RCD</sub> is set to t<sub>RCD</sub>(min) as a reference. 7. Either tRCH or tRRH must be satisfied for a read cycle. #### CMS88D8MB36 8-MEGABYTE CMS88D4MB36 4-MEGABYTE DRAM MEMORY CARDS SMNS421B-NOVEMBER 1991-REVISED JANUARY 1993 timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) | | PARAMETER | '88D8N<br>'88D4N | '88D8MB36-8<br>'88D4MB36-8 | | UNIT | | |------------------|----------------------------------------------------|------------------|----------------------------|-----|------|----| | | | MIN | MAX | MIN | MAX | 1 | | tRCD | Delay time, RAS low to CAS low (see Note 8) | 20 | 47 | 22 | 53 | ns | | tRAD | Delay time, RAS low to column address (see Note 8) | 15 | 28 | 17 | 33 | ns | | <sup>t</sup> RAL | Delay time, column address to RAS high | 42 | | 47 | | ns | | tCAL | Delay time, column address to CAS high | 35 | | 40 | | ns | | tCHR | Delay time, RAS low to CAS high (see Note 9) | 15 | | 20 | | ns | | tCSR | Delay time, CAS low to RAS low (see Note 9) | 17 | | 17 | | ns | | tRPC | Delay time, RAS high to CAS low (see Note 9) | . 0 | | 0 | | ns | | tREF | Refresh time interval | | 16 | | 16 | ms | | tŢ | Transition time (see Note 10) | 3 | 50 | 3 | 50 | ns | - NOTES: 8. Maximum values specified to assure access times. - 9. CAS-before-RAS refresh only. - 10. All cycle times assume $t_T = 5$ ns. ## CMS68P256, CMS68P512, CMS68P1MB ONE TIME PROGRAMMABLE READ-ONLY MEMORY MEMORY CARDS SMNS201E-JUNE 1992-REVISED DECEMBER 1992 | | Industry Standard PCMCIA Cards Standard Card Size (85.6 mm × 54.0 mm × 3.3 mm) | 68-PIN MEMORY CARDT<br>(CONNECTOR VIEW) | | | | |------|---------------------------------------------------------------------------------------------------|-------------------------------------------|-------|----------------|-------------------------------------| | • | Single 5-V Power Supply (± 5% Tolerance) | | | | | | • | Utilize TSOP (Thin Small Outline Package) OTP PROM (One Time Programmable Read-Only Memory) | GND 1<br>D3 2<br>D4 3 | | 35<br>36<br>37 | GND<br>CD1<br>D11 | | • | 68-Pin PCMCIA (Rev. 2.0) / JEIDA (Rev. 4.1) Compatible | D5 4<br>D6 5 | | 38<br>39 | D12<br>D13 | | • | 8-Bit or 16-Bit User-Configurable<br>Organizations | D7 6<br>CE1 7 | | 40<br>41 | D14<br>D15 | | • | Low Power Dissipation | A10 8 | | 42 | CE2 | | • | Operating Free-Air Temperature Range<br>0°C to 55°C | OE 9<br>A11 10 | | 43<br>44 | NC<br>NC | | • | Standard 68 Pin Two-Piece Connector | A9 11<br>A8 12 | l | 45<br>46 | NC<br>A17 | | • | All Inputs and Outputs are Fully TTL | A13 13 | H H | 47 | A18 | | | Compatible | A14 14 | | 48 | A19 | | • | 3-State Output | PGM 15 | | 49 | NC | | | | NC 16 | | 50 | NC | | | · | V <sub>CC</sub> 17<br>V <sub>PP1</sub> 18 | 1님님 | 51<br>52 | V <sub>CC</sub><br>V <sub>PP2</sub> | | | | VPP1 10<br>A16 19 | | 53 | VPP2<br>NC | | | | A15 20 | IHH | 54 | NC | | | | A12 21 | | 55 | NC | | desc | cription | A7 22 | | 56 | NC | | | The CMS68Pxxx series are TI Standard Memory | A6 23 | | 57 | NC | | | Cards designed to be used either as an internal | A5 24<br>A4 25 | | 58 | NC<br>NC | | | memory system or as external add-on memory | A4 25<br>A3 26 | | 59<br>60 | NC | | | according to PCMCIA/JEIDA industry standard | A2 27 | 1 H H | 61 | REG | | | card specifications. These cards are offered with a memory size from 256K bytes to 1024K bytes of | A1 28 | lĦĦ | 62 | NC | | | one time electrically programmable read only | A0 29 | | 63 | NC | | | memory, and the card organization (×8 or ×16) is | D0 30 | | 64 | D8 | | | directly user-configurable. The cards comprise 2, | D1 31 | | 65 | D9 | | | 4, or 8 TMS27PC010As, each in a 32-lead plastic | D2 32<br>WP 33 | | 66<br>67 | D10<br>CD2 | | | thin small outline package (TSOP). Refer to the TMS27PC010A data sheet for more information. | GND 34 | | 67<br>68 | GND | NC = No internal connection. † Pinout shown is for maximum density card. See pin assignment table for specifics. #### available organizations | PART NUMBER | ORGANIZATION | ACCESS TIME | TOTAL DENSITY | CONNECTOR | |--------------------------------|-----------------------|-------------|---------------|-------------------| | CMS68P256-200, CMS68P256N-200‡ | 256K × 8 / 128K × 16 | 200 ns | 256K-Bytes | Two-piece, 68 pin | | CMS68P512-200, CMS68P512N-200‡ | 512K × 8 / 256K × 16 | 200 ns | 512K-Bytes | Two-piece, 68 pin | | CMS68P1MB-200, CMS68P1MBN-200‡ | 1 MEG × 8 / 512K × 16 | 200 ns | 1024K-Bytes | Two-piece, 68 pin | <sup>‡</sup> CMS68PxxxN devices do not include attribute memory. #### pin assignments #### functional block diagram #### CMS68P256, CMS68P512, CMS68P1MB ONE TIME PROGRAMMABLE READ-ONLY MEMORY MEMORY CARDS SMNS201E-JUNE 1992-REVISED DECEMBER 1992 #### pin description | SYMBOL | FUNCTION | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A19 | Address inputs. Lines driven by the host which enable direct addressing of up to 1 megabyte of memory. Signal A0 is not used in word access mode. Signal A19 is the most significant bit. | | D0-D15 | Bidirectional data bus. The most significant bit is D15. Bit number and significance decrease downward to D0. | | CE1, CE2 | Active-low card. Enables signals driven by the host; CE1 is used to enable even bytes, CE2 to enable odd bytes. A multiplexing scheme based on A0, CE1, and CE2 allows 8-bit hosts to access all data on D0–D7 if desired. | | ŌE | Active-low signal. Driven by the host; used to gate memory-read data from the memory card. | | PGM | Programming enable signal. | | V <sub>PP1</sub> | Programming voltage 1. | | V <sub>PP2</sub> | Programming voltage 2. | | CD1, CD2 | Card detect. Signals for proper memory card insertion detection. The signals are connected to ground internally on the memory card. | | WP | Write protect. Status signal of write protect. Switch on the memory card. | | REG | When active access to the memory card is limited to Attribute Memory used to record capacity and other configuration and attribute information. | | Vcc | Power supply. | | GND | Ground. | | NC | No connection. | #### function table | FUNCTION MODE | REG | CE2 | CE1 | A0 | ŌĒ | PGM | V <sub>PP2</sub> | V <sub>PP1</sub> | D8-D15 | D0D7 | |---------------|-----|-----|--------|--------|-----|--------|------------------|------------------------------------|--------------|----------------| | Standby | Х | Н | Н | × | X | Х | Vcc | Vcc | HI-Z | HI-Z | | Read (x8) | H | H | L<br>L | L<br>H | · L | H<br>H | Vcc<br>Vcc | Vcc<br>Vcc | HI-Z<br>HI-Z | EV-BY<br>OD-BY | | Read (x16) | Н | L | L | × | L | Н | Vcc | Vcc | OD-BY | EV-BY | | OD-BY Read | Н | L | Н | × | L | Н | Vcc | Vcc | OD-BY | HI-Z | | Write (x8) | H | Н | L | L<br>H | H | L<br>L | VCC<br>VPP | V <sub>PP</sub><br>V <sub>CC</sub> | XXX | EV-BY<br>OD-BY | | Write (x16) | Н | L | L | × | Н | L | Vpp | Vpp | OD-BY | EV-BY | | OD-BY Write | Н | L | Н | X | Н | L | V <sub>PP</sub> | Vcc | OD-BY | XXX | EV-BY = Even Byte OD-BY = Odd Byte HI-Z = High Impedance X = V<sub>IL</sub> or V<sub>IH</sub> XXX = Don't Care #### attribute memory read function | FUNCTION MODE | REG | CE2 | CE1 | A0 | ŌĒ | WE | V <sub>PP2</sub> | V <sub>PP1</sub> | D8D15 | D0-D7 | |-----------------------|-----|-----|--------|--------|----|----|------------------|------------------|--------------|--------------------| | Standby Mode | X | Н | Н | X | х | Х | Vcc | Vcc | HI-Z | HI-Z | | Byte access (8 bits) | L | H | L<br>L | L<br>H | L | H | V <sub>CC</sub> | VCC<br>VCC | HI-Z<br>HI-Z | EV-BY<br>Not Valid | | Byte access (16 bits) | L | L | L | X | L | Н | Vcc | Vcc | Not Valid | EV-BY | | Odd-byte-only access | L | L | Н | Х | L | Н | Vcc | Vcc | Not Valid | HI-Z | #### CMS68P256, CMS68P512, CMS68P1MB ONE TIME PROGRAMMABLE READ-ONLY MEMORY MEMORY CARDS SMNS201E-JUNE 1992-REVISED DECEMBER 1992 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | - 0.6 V to 7 V | |----------------------------------------------------|------------------------| | Supply voltage range, VPP (see Note 1) | 0.5 to 14 V | | Input voltage range, (see Note 1) | 0.5 to 6.5 V | | Output voltage range, (see Note 1) | 0.5 to V <sub>CC</sub> | | Operating free-air temperature range | - 0°C to 55°C | | Storage temperature range | - 40°C to 70°C | | Connector insertion cycles | 10 000 | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: Under absolute maximum ratings, voltage values are with respect to GND. #### recommended operating conditions | | | | | MIN | TYP | MAX | UNIT | |-----|-------------------------------|-----------------------------------|-----------------------------------|-----------------------|-----------------------|-----------------------|------| | \/ | Cumphyvoltogo | Read mode (see Note 2) | | 4.75 | 5 | 5.25 | ٧ | | VCC | Supply voltage | SNAP! Pulse programming a | SNAP! Pulse programming algorithm | | 6.5 | 6.75 | ٧ | | \/ | Cunnitario | Read mode (see Note 3) | | V <sub>CC</sub> - 0.6 | Vcc | V <sub>CC</sub> + 0.6 | ٧ | | VPP | Supply voltage | SNAP! Pulse programming algorithm | | 12.75 | 13 | 13.25 | ٧ | | | | | ΠL | 2.0 | | V <sub>CC</sub> + 0.5 | ٧ | | VIH | High-level input voltage | | CMOS | V <sub>CC</sub> - 0.2 | V <sub>CC</sub> + 0.5 | | ٧ | | | Low lovel input voltage | | TTL | -0.5 | 0.8 | | ٧ | | VIL | Low-level input voltage | | CMOS | -0.5 | GND + 0.2 | | ٧ | | TA | Operating free-air temperatur | 9 | | 0 | | 55 | °C | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. Vpp can be connected to V<sub>CC</sub> directly (except in the program mode). V<sub>CC</sub> supply current in this case would be I<sub>CC</sub> + Ipp. During programming, Vpp must be maintained at 13 V ± 0.25 V. #### electrical characteristics over full range of operating conditions | | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |------|--------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|-------| | | Link level autout value (over NA/D) | | I <sub>OH</sub> = 12 mA, V <sub>I</sub> = 0.9 V <sub>CC</sub> | 3.7 | | V | | ∨он | High-level output voltage (except WP) | | I <sub>OH</sub> = 1.2 mA, V <sub>I</sub> = 0.9 V <sub>CC</sub> | 4.4 | | · • | | \\\ | Low lovel extent voltage (except CD4, CD9) | | I <sub>OL</sub> = 12 mA, V <sub>I</sub> = 0.1 V <sub>CC</sub> | | V | | | VOL | Low-level output voltage (except CD1, | CD2) | I <sub>OL</sub> = 1.2 mA, V <sub>I</sub> = 0.1 V <sub>CC</sub> | | 0.1 | V | | ŤI | Input current (leakage) | | V <sub>1</sub> = 0 to 5.25 V | | ±1 | μА | | 10 | Output current (leakage) | | Vo = 0 to Vcc | | ±1 | μА | | IPP1 | Vpp supply current | | VPP = VCC = 5.25 V | | 10 | μΑ | | lpp2 | Vpp supply current (during program pu | lse) | Vpp = 13 V | | 50 | mA | | 1 | Var august august (standby) | TTL-input level | V <sub>CC</sub> = 5.25 V, <del>CEx</del> = V <sub>IH</sub> | | 10 | . m A | | ICC1 | VCC supply current (standby) | CMOS-input level | V <sub>CC</sub> = 5.25 V, <del>CEx</del> = V <sub>CC</sub> ± 0.2 V | | 2 | mA | | ICC2 | VCC supply current (active) | | V <sub>CC</sub> = 5.25 V, <del>CEx</del> = V <sub>IL</sub><br>t <sub>cycle</sub> = Minimum cycle time†,<br>outputs open | | 100 | mA | <sup>†</sup> Minimum cycle time = maximum access time. #### CMS68P256, CMS68P512, CMS68P1MB ONE TIME PROGRAMMABLE READ-ONLY MEMORY MEMORY CARDS SMNS201E-JUNE 1992-REVISED DECEMBER 1992 #### capacitance over recommended ranges of supply voltage and free-air temperature, f = 1 MHz† | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|--------------------|-------------------------------|-----|-----|-----|------| | CI | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | | 80 | pF | | CO | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | | 80 | рF | <sup>†</sup> Capacitance measurements are made on sample basis only. #### switching characteristics over full range of recommended operating conditions | | PARAMETER | TEST CONDITIONS<br>(SEE NOTES 4 & 5) | MIN | MAX | UNIT | |--------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------|-----|-----|------| | ta(A) | Access time from address | | | 200 | ns | | ta(E) | Access time from chip enable | | | 200 | ns | | ten(G) | Output enable time from OE | CL = 100 pF,<br>1 Series 74 TTL load, | | 75 | ns | | <sup>t</sup> dis | Output disable time from OE or CEx, whichever occurs first‡ | Input $t_r \le 20 \text{ ns}$ , Input $t_f \le 20 \text{ ns}$ | 0 | 60 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address CEx or OE whichever occurs first | | 0 | | ns | <sup>‡</sup> Value calculated from 0.5 V delta to measured output level. NOTES: 4. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (reference AC testing wave form). 5. Common test conditions apply for tdis except during programming. ## switching characteristics for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 4) | | PARAMETER | MIN | NOM | MAX | UNIT | |---------|-----------------------------|-----|-----|-----|------| | tdis(G) | Output disable time from OE | 0 | | 130 | ns | | ten(G) | Output enable time from OE | | | 150 | ns | # recommended timing requirements for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 4) | | | | MIN | TYP | MAX | UNIT | |----------------------|----------------------------|-------------------------------------|-----|-----|-----|------| | tw(GPM) | Program pulse duration | . SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | t <sub>su(A)</sub> | Address setup time | | 2 | | 10 | μs | | <sup>t</sup> su(E) | CE setup time | | 2 | | | μs | | t <sub>su(G)</sub> | OE setup time | | 2 | | | μS | | t <sub>su(D)</sub> | Data setup time | ` | 2 | | | μs | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | | μs | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | | 2 | | | μs | | th(A) | Address hold time | | 0 | | | μs | | th(D) | Data hold time | | 2 | | | μS | NOTE 4: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (reference AC testing wave form). #### PARAMETER MEASUREMENT INFORMATION Figure 1. AC Test Output Load Circuit #### AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. D8-D15 (CE1 = H, CE2 = H) or D0-D15 (CE1 = H, CE2 = L) or D0-D15 (CE1 = H, CE2 = L) Figure 2. Read Cycle Timing #### PARAMETER MEASUREMENT INFORMATION Figure 3. Attribute Memory Read Cycle Timing $<sup>^\</sup>dagger$ $t_{dis(G)}$ and $t_{en(G)}$ are characteristics of the device but must be accommodated by the programmer. $^\ddagger$ Vpp = 13 V and V<sub>CC</sub> = 6.5 V for SNAP! Pulse programming. Figure 4. Program Cycle Timing (SNAP! Pulse Programming) SMNS201E-JUNE 1992-REVISED DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION Figure 5. SNAP! Pulse Programming Flowchart ## CMS68P256, CMS68P512, CMS68P1MB ONE TIME PROGRAMMABLE READ-ONLY MEMORY MEMORY CARDS SMNS201E-JUNE 1992-REVISED DECEMBER 1992 #### CMS68F256, CMS68F512 CMS68F1MB, CMS68F2MB FLASH MEMORY CARDS SMNS301A-NOVEMBER 1992 | • | Industry Standard PCMCIA Cards | | | | MEMORY | | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--| | • | Standard Card Size<br>(85,6 mm × 54,0 mm × 3,3 mm) | | | `<br> | | ] | | | | • | Single 5-V Power Supply (± 5% Tolerance) | | | | | l | | | | • | Utilize TSOP-I (Thin Small Outline<br>Package-Type I) Flash Memory Devices | | GND<br>D3<br>D4 | 1<br>2<br>3 | | 35<br>36<br>37 | GND<br>CD1<br>D11 | | | | 68-Pin PCMCIA (Rev. 2.0) / JEIDA (Rev. 4.0) Compatible | | D5<br>D6<br>D7 | 4<br>5<br>6 | | 38<br>39<br>40 | D12<br>D13<br>D14 | | | • | 8-Bit or 16-Bit User Configurable<br>Organization | | CE1<br>A10 | 7<br>8 | | 41<br>42 | D15<br>CE2 | | | • | Low Power Dissipation | | ŌĒ | 9<br>10 | | 43<br>44 | NC<br>NC | | | • | Operating Free-Air Temperature Range 0°C to 55°C | | A11<br>A9<br>A8 | 11 | | 45<br>46 | NC<br>NC<br>A17 | | | • | Standard 68-Pin Two-Piece Connector | | A13 | | | 47 | A18 | | | • | All Input/Output Signals Fully TTL Compatible | | A14<br>WE/PGM<br>NC | 15 | | 48<br>49<br>50 | A19<br>A20<br>NC | | | • | 3-State Output | , | V <sub>CC</sub><br>V <sub>PP1</sub> | 17<br>18 | | 51<br>52 | V <sub>CC</sub><br>V <sub>PP2</sub> | | | des | cription | | A16 | | | 53<br>54 | NC<br>NC | | | | The CMS68Fxxx series are TI standard memory cards designed to be used either as an internal memory system or as external add-on memory according to PCMCIA/JEIDA industry standard card specifications. These cards are offered with a memory size from 256K bytes to 2048K bytes of Flash memory devices and the card organization (x 8 or x 16) is directly user configurable. The cards are comprised of 2, 4, or 8 1M-byte or 2M-byte Flash memory devices in 32-lead plastic Thin Small Outline Packages (TSOP-I). | | A15<br>A12<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0<br>D0<br>D1<br>D2<br>WP | 21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32<br>33 | | 54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65<br>66<br>67<br>68 | NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>NC<br>D8<br>D9<br>D10<br>CD2<br>GND | | | | | | | | | | | | NC - No internal connection #### available organizations | PART NUMBER | ORGANIZATION | ACCESS TIME | TOTAL DENSITY | CONNECTOR | |---------------|-----------------------|-------------|---------------|-------------------| | CMS68F256-250 | 256K × 8 / 128K × 16 | 250 ns | 256K-Bytes | Two-piece, 68 pin | | CMS68F512-250 | 512K × 8 / 256K × 16 | 250 ns | 512K-Bytes | Two-piece, 68 pin | | CMS68F1MB-250 | 1M × 8 / 512K × 16 | 250 ns | 1M-Bytes | Two-piece, 68 pin | | CMS68F2MB-250 | 2M × 8 / 1M-Byte × 16 | 250 ns | 2M-Bytes | Two-piece, 68 pin | PRODUCTION DATA Information is current as of publication date. Products conform to specifications per the terms of Texas instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 1992, Texas Instruments Incorporated <sup>†</sup> Pinout shown is for maximum density card. See pin assignment table for specifics. #### pin assignments | | | | | CMS6 | 8F256 | | - | | | |------------------|------------------|------------------|------------------|------|-------|------------------|------------------|------------------|------------------| | <u> </u> | 10077740 | 1007/117 | <u> </u> | | , | <u> </u> | <u> </u> | <del></del> | <del></del> | | '68F256<br>GND | '68F512<br>GND | '68F1MB<br>GND | '68F2MB<br>GND | PIN# | 9IN # | '68F2MB | '68F1MB | '68F512 | '68F256 | | D3 | D3 | D3 | D3 | 2 | 36 | GND<br>CD1 | GND<br>CD1 | GND<br>CD1 | GND<br>CD1 | | D3 | D3 | D3 | D3 | 3 | 37 | D11 | D11 | D11 | <del></del> | | D5 | D5 | D5 | D5 | 4 | 38 | D12 | D11 | D12 | D11 | | D6 | D6 | D6 | D6 | 5 | 39 | | D12 | | | | D7 | D7 | D7 | D7 | | | D13 | | D13 | D13 | | CE1 | CE1 | CE1 | CE1 | 7 | 40 | D14 | D14 | D14<br>D15 | D14 | | A10 | A10 | A10 | A10 | 8 | 41 | CE2 | CE2 | CE2 | D15<br>CE2 | | ŌĒ | OE OE | OE OE | OE | 9 | | NC NC | NC NC | NC NC | | | A11 | A11 | A11 | A11 | 10 | 43 | <del></del> | | | NC NC | | | | | | | 44 | NC | NC | NC NC | NC<br>NC | | A9 | A9 | A9 | A9 | 11 | 45 | NC NC | NC. | NC A | NC NC | | A8 | A8 | A8 | A8 | 12 | 46 | A17 | A17 | A17 | A17 | | A13 | A13 | A13 | A13 | 13 | 47 | A18 | A18 | A18 | NC | | A14 | A14 | A14 | A14 | 14 | 48 | A19 | A19 | NC | NC | | WE/PGM | WE/PGM | WE/PGM | WE/PGM | 15 | 49 | A20 | NC | NC | NC | | NC | NC | NC | NC | 16 | 50 | NC | NC | NC | NC | | Vcc | Vcc | Vcc | Vcc | ' 17 | 51 | Vcc | Vcc | Vcc | V <sub>CC</sub> | | V <sub>PP1</sub> | V <sub>PP1</sub> | V <sub>PP1</sub> | V <sub>PP1</sub> | 18 | 52 | V <sub>PP2</sub> | V <sub>PP2</sub> | V <sub>PP2</sub> | V <sub>PP2</sub> | | A16 | A16 | A16 | A16 | 19 | 53 | NC | NC | NC | NC | | A15 | A15 | A15 | A15 | 20 | 54 | NC | NC | NC | NC | | A12 | A12 | A12 | A12 | 21 | 55 | NC | NC | NC | NC | | A7 | A7 | A7 | A7 | 22 | 56 | NC | NC | NC | NC | | A6 | A6 | A6 | A6 | 23 | 57 | NC | NC | NC | NC NC | | A5 | A5 | A5 | A5 | 24 | 58 | NC | NC | . NC | NC | | A4 | A4 | A4 | A4 | 25 | 59 | NC | NC | NC | NC | | A3 | A3 | A3 | A3 | 26 | 60 | NC | NC | NC | NC | | A2 | A2 | A2 . | A2 | 27 | 61 | REG | REG | REG | REG | | A1 | A1 | A1 | A1 | 28 | 62 | NC | NC | NC | NC | | A0 | A0 | A0 | A0 | 29 | 63 | NC | NC | NC | NC | | D0 | D0 | D0 | D0 | 30 | 64 | D8 | D8 | D8 | D8 | | D1 | D1 | D1 | D1 | 31 | 65 | D9 | D9 | D9 | D9 | | D2 | D2 | D2 | D2 | 32 | 66 | D10 | D10 | D10 | D10 | | WP | WP | WP | WP | 33 | 67 | CD2 | CD2 | CD2 | CD2 | | GND | GND | GND | GND | 34 | 68 | GND | GND | GND | GND | #### functional block diagram #### CMS68F256, CMS68F512 CMS68F1MB, CMS68F2MB FLASH MEMORY CARDS SMNS301A-NOVEMBER 1992 #### operation There are seven modes of operation for the CMS68Fxxx described in the table below. The read mode requires a single 5-V supply. #### operation table | FUNCTIONAL MODE | REG | CE2 | CE1 | A0 | ŌE | WE / PGM | V <sub>PP2</sub> | V <sub>PP1</sub> | D15-D8 | D7-D0 | |-----------------|-----|-----|-----|--------|--------|----------|------------------|------------------------------------|--------------|----------------| | Standby | Х | Н | Н | Х | X | Х | Vcc | Vcc | HI-Z | HI-Z | | Read (x8) | H | H | L | L<br>H | L<br>L | H<br>H | VCC<br>VCC | Vcc<br>Vcc | HI-Z<br>HI-Z | EV-BY<br>OD-BY | | Read (x16) | Н | L | L | X | L | н | Vcc | Vcc | OD-BY | EV-BY | | OD-BY Read | н | L | Н | Х | L | Н | Vcc | Vcc | OD-BY | HI-Z | | Write (x8) | Н | H | L | L<br>H | H | L<br>L | VCC<br>VPP | V <sub>PP</sub><br>V <sub>CC</sub> | XXX | EV-BY<br>OD-BY | | Write (x16) | Н | L | L | Х | Н | L | Vpp | Vpp | OD-BY | EV-BY | | OD-BY Write | Н | L | Н | Х | Н | L | Vpp | Vcc | OD-BY | XXX | #### attribute memory read function | FUNCTIONAL MODE | REG | CE2 | CE1 | A0 | ŌĒ | WE / PGM | V <sub>PP2</sub> | V <sub>PP1</sub> | D15-D8 | D7-D0 | |-----------------------|--------|-----|-----|--------|--------|----------|------------------|------------------|--------------|--------------------| | Standby Mode | X | Н | Н | Х | X | Х | Vcc | Vcc | HI-Z | HI-Z | | Byte access (8 bits) | L<br>L | H | L | L<br>H | L<br>L | H<br>H | VCC<br>VCC | VCC<br>VCC | HI-Z<br>HI-Z | EV-BY<br>Not Valid | | Byte access (16 bits) | L | . L | L | Х | L | Н | Vcc | Vcc | Not Valid | EV-BY | | Odd-byte-only access | L | L | Н | Х | L | Н | Vcc | Vcc | Not Valid | HI-Z | EV-BY = Even Byte OD-BY = Odd Byte HI-Z = High Impedance X = V<sub>IL</sub> or V<sub>IH</sub> H = High L = Low #### pin description | SYMBOL | FUNCTION | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A20 | Address input lines, driven by the host, which enable direct addressing of up to 2 megabytes of memory. Signal A0 is not used in word access mode. Signal A20 is the most significant bit. | | D0-D15 | Bidirectional data bus The most significant bit is D15. Bit number and significance decrease downward to D0. | | CE1, CE2 | Active-low card enable signals driven by the host; $\overline{\text{CE1}}$ is used to enable even bytes, $\overline{\text{CE2}}$ for odd bytes. A multiplexing scheme based on A0, $\overline{\text{CE1}}$ , $\overline{\text{CE2}}$ allows 8-bit hosts to access all data on D0–D7 if desired. | | ŌĒ | Active-low signal, driven by the host, which is used to gate memory read data from the memory card. | | WE/PGM | Programming enable signal | | V <sub>PP1</sub> | Programming voltage 1 | | V <sub>PP2</sub> | Programming voltage 2 | | CD1, CD2 | Card detect signals for proper memory card insertion detection. The signals are connected to ground internally on the memory card. | | WP | Status signal of Write Protect switch on the memory card. | | REG | When active, access to the memory card is limited to Attribute Memory used to record capacity and other configura-<br>tion and attribute information. | | Vcc | Power supply | | GND | Ground | | NC | No internal connection | SMNS301A-NOVEMBER 1992 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, Vcc (see Note 1) | ) | -0.6 V to 7 V | |----------------------------------------|--------|----------------| | | ,<br>) | | | | | | | | | | | | | | | Operating free-air temperature range . | | – 0°C to 55°C | | Storage temperature range | | - 20°C to 65°C | | Connector insertion cycles | | 10 000 | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: Under absolute maximum ratings, voltage values are with respect to GND. #### recommended operating conditions | | | | MIN | TYP | MAX | UNIT | |----------------|------------------------------|-----------|-----------------------|-----|-----------------------------|------| | Vcc | Supply voltage | | 4.75 | 5 | 5.25 | V | | VPPH | Supply voltage | | 11.4 | | 12.6 | V | | VPPL | Supply voltage | Read Mode | 0 | | 6.5 | V | | | High level input voltage | TTL | 2.4 | Vo | C + 0.3 | V | | VIH | High-level input voltage | CMOS | V <sub>CC</sub> - 0.2 | ٧c | C + 0.5 | ľ | | | Low level input valtage | TTL | -0.5 | | 6.5<br>CC + 0.3<br>CC + 0.5 | V | | VIL | Low-level input voltage | CMOS | - 0.5 | GN | D + 0.2 | \ | | T <sub>A</sub> | Operating free-air temperate | re | 0 | | 55 | °C | #### electrical characteristics over full range of operating conditions | | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------------------------|----------------------------------|------------------|-----------------------------------------------------------------------------------------|-----|-----|-------| | 1/2 | | | I <sub>OH</sub> = 12 mA, V <sub>I</sub> = 0.9 V <sub>CC</sub> | 3.7 | | v | | Vон | High-level output voltage (excep | t WP) | I <sub>OH</sub> = 1.2 mA, V <sub>I</sub> = 0.9 V <sub>CC</sub> | 4.4 | | \ | | V2. | Low-level output voltage (except | CD1 CD2) | I <sub>OL</sub> = 12 mA, V <sub>I</sub> = 0.1 V <sub>CC</sub> | | 0.5 | V | | VOL | Low-level output voltage (except | | I <sub>OL</sub> = 1.2 mA, V <sub>I</sub> = 0.1 V <sub>CC</sub> | | 0.1 | \ \ \ | | lį | Input current (leakage) | | V <sub>I</sub> = 0 to 5.25 V | | ±10 | μΑ | | lo | Output current (leakage) | | VO = 0 to VCC | | ±10 | μΑ | | l <sub>PP1</sub> | Vpp supply current | | Vpp = V <sub>CC</sub> = 5.25 V | | 80 | mA | | Ipp2 | Vpp write current | | Vpp = Vppн, Write in progress | | 60 | mA | | IPP3 | Vpp write verify current | | Vpp = VppH, Erasure in progress | | 12 | μΑ | | Ірр4 | Vpp erase verify current | | Vpp = VppH, Erasure verify in progress | i | 12 | mA | | Ipp5 | Vpp leakage current | | Vpp ≤ VCC | | ±80 | μΑ | | | | TTL-input level | CEx = V <sub>IH</sub> , V <sub>CC</sub> = 5.25 V | | 25 | 4 | | ICC1 VCC supply current (standby) | | CMOS-input level | CEx = V <sub>CC</sub> ± 0.2 V, V <sub>CC</sub> = 5.25 V | | 20 | mA | | ICC2 | VCC supply current (active, outp | out open) | CEx = V <sub>IL</sub> , V <sub>CC</sub> = 5.25 V,<br>I <sub>OUT</sub> = 0 mA, f = 6 MHz | | 80 | mA | #### CMS68F256, CMS68F512 CMS68F1MB, CMS68F2MB FLASH MEMORY CARDS SMNS301A-NOVEMBER 1992 #### capacitance over recommended ranges of supply voltage and free-air temperature, f = 1 MHz<sup>†</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP‡ | MAX | UNIT | |----|--------------------|---------------------------------|-----|------|-----|------| | CI | Input capacitance | V <sub>I</sub> = 0 V, f = 1 MHz | | | 8 | pF | | CO | Output capacitance | V <sub>O</sub> = 0 V, f = 1 MHz | | | 16 | pF | <sup>†</sup> Capacitance measurements are made on sample basis only. ## switching characteristics for read-only operations for attribute memory over recommended ranges of supply voltage and operating free-air temperature (see Notes 2 and 3) | | PARAMETER | TEST CONDITIONS<br>(SEE NOTES 2 & 3) | MIN | MAX | UNIT | |--------------------|---------------------------------------------------------------------------------|---------------------------------------------------|-----|-----|------| | ta(A) | Access time from address | | | 200 | ns | | ta(E) | Access time ROM chip enable | | | 200 | ns | | ten(G) | Output enable time from OE | C <sub>L</sub> = 100 pF,<br>1 Series 74 TTL load, | | 100 | ns | | tdis | Output disable time from OE or CEx, whichever occurs first <sup>¶</sup> | Input $t_r \le 20$ ns, Input $t_f \le 20$ ns | 0 | 60 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address CEx or OE whichever occurs first | | 0 | | ns | <sup>¶</sup> Value calculated from 0.5-V delta to measured output level. NOTES: 2. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (reference input/output wave forms for timing parameters). 3. Common test conditions apply for tdis except during programming. ## timing requirements for read-only operations over recommended ranges of supply voltage and operating free-air temperature (see Note 4) | PARAMETER | CHARACTERISTICS | MIN | MAX | UNIT | |--------------------------------------|-------------------------------------------------------|-----|-----|------| | tavav / trc | Read cycle time | 250 | | ns | | t <sub>elqv</sub> / t <sub>ce</sub> | Chip enable access time | | 250 | ns | | tavqv / tacc | Address access time | | 250 | ns | | t <sub>glqv</sub> / t <sub>oe</sub> | Output enable access time | | 120 | ns | | t <sub>elox</sub> / t <sub>iz</sub> | Chip enable to output in low-Z | 5 | | ns | | tehqz | Chip disable to output in high-Z | | 60 | ns | | t <sub>glqx</sub> / t <sub>oiz</sub> | Output enable to output in low-Z | 5 | | ns | | tghqz / tdf | Output disable to output in high-Z | | 60 | ns | | t <sub>oh</sub> | Output hold from address CE or OE change (see Note 5) | 5 | | ns | | twhgt | Write recovery time before read | 6 | | μs | NOTES: 4. Rise/fall time ≤ 10 ns. <sup>‡</sup> All typical values are at T<sub>A</sub> = 25°C and nominal voltages. <sup>5.</sup> Read timing parameters during read/write operations are the same as during read-only operations. SMNS301A-NOVEMBER 1992 ## timing requirements for write/erase operations over recommended ranges of supply voltage and operating free-air temperature (see Notes 4 and 5) | PARAMETER | CHARACTERISTICS | MIN | MAX | UNIT | |-------------------|------------------------------------------|-----|-----|------| | tavav / twc | Write cycle time | 250 | | ns | | tavwi / tas | Address setup time | 0 | | ns | | twiax / tah | Address hold time | 100 | | ns | | tdvwh / tds | Data setup time | 80 | | ns | | twhdx / tdh | Data hold time | 30 | | ns | | <sup>t</sup> whgl | Write recovery time before read | . 6 | | μs | | tghwi | Read recovery time before read | 0 | | μs | | twioz | Output high-Z from write enable | 5 | | ns | | twhox | Output low-Z from write enable | | 60 | ns | | telwi / tcs | Chip enable setup time before write | 40 | | ns | | twheh / tch | Chip enable hold time | 0 | | ns | | twiwh / twp | Write pulse duration | 100 | | ns | | twhwi / twph | Write pulse duration high | 20 | | ns | | twhwh1 | Duration of write operation (see Note 6) | 10 | | μs | | twhwh2 | Duration of erase operation (see Note 6) | 9.5 | | ms | | tvpel | Vpp setup time to chip enable low | 100 | | ns | NOTES: 4. Rise/fall time ≤ 10 ns. - Read timing parameters during read/write operations are the same as during read-only operations. Refer to timing requirements for Read Operations. - 6. The integrated stop timer terminates the write/erase operations, thereby eliminating the need for a maximum specification. ## alternative CE-controlled writes over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | CHARACTERISTICS | MIN | MAX | UNIT | |-------------------|--------------------------------------------|-----|-----|------| | tavav | Write cycle time | 250 | | ns | | <sup>t</sup> avel | Address setup time | 0 | | ns | | telax | Address hold time | 100 | | ns | | <sup>t</sup> dveh | Data setup time | 80 | | ns | | <sup>t</sup> ehdx | Data hold time | 30 | | ns | | t <sub>ehgl</sub> | Write recovery time before read | 6 | | μs | | tghel | Read recovery time before read | 0 | | μs | | twiel | Write enable setup time before chip-enable | 0 | | ns | | t <sub>ehwh</sub> | Write enable hold time | 0 | | ns | | teleh | Write pulse duration (see Note 7) | 100 | | ns | | <sup>t</sup> ehel | Write pulse duration high | 20 | | ns | | t <sub>pel</sub> | Vpp setup time to chip enable low | 100 | | ns | NOTE 7: Chip Enable Controlled Writes: Write operations are driven by the valid condition of Chip Enable and Write Enable. In systems where Chip Enable defines the write pulse duration (with a longer Write Enable timing waveform) all set-up, hold, and inactive Write Enable times should be measured relative to the Chip Enable waveform. #### SMNS301A-NOVEMBER 1992 # programming flowchart: write algorithm for byte-wide mode | BUS OPERATION | COMMAND | COMMENTS | | |----------------------------|----------------|--------------------------------------------------------------------|--| | Initialize Address Standby | | Wait for Vpp ramp to VppH (see Note A) Initialize Pulse Count | | | Write | Setup Program | Data = 40h | | | Write | Write-Data | Valid Address Data | | | Standby | | Wait = 10 μs | | | Write | Program Verify | Data = C0h; Ends Program Operation | | | Standby | | Wait = 5 μs | | | Read | | Read Byte to Verify Programming; Compare Output to Expected Output | | | Write | Read | Data = 00h; Register Reset for Read Operations | | | Standby | | Wait for Vpp Ramp to VppL (see Note B) | | NOTES: A. Refer to the recommended operating conditions for the value of VPPH. B. Refer to the recommended operating conditions for the value of VppL. # flash-erase flowchart: erase algorithm for byte-wide mode NOTES: A. Refer to the recommended operating conditions for the value of VPPH. B. Refer to the recommended operating conditions for the value of VPPL. # CMS68F256, CMS68F512 CMS68F1MB, CMS68F2MB FLASH MEMORY CARDS SMNS301A-NOVEMBER 1992 # flash-erase flowchart: erase algorithm for byte-wide mode (continued) | BUS OPERATION | COMMAND | COMMENTS | | | |---------------|--------------|--------------------------------------------------------------------------------------|--|--| | | | Entire Memory Must = 00h<br>Before Erasure<br>Use Fastwrite<br>Programming Algorithm | | | | | | Initialize Addresses | | | | Standby | | Wait = Vpp Ramp to VppH (see Note A) | | | | · · | | Initialize Pulse Count | | | | Write | Setup Erase | Data = 20h | | | | Write | Erase | Data = 20h | | | | Standby | | Wait = 9.5 ms | | | | Write | Erase Verify | Address = Byte to Verify;<br>Data = A0h; Ends the Erase Operation | | | | Standby | | Wait = 6 μs | | | | Read | | Read Byte to Verify Erasure; Compare Output to FFh | | | | Write | Read | Data = 00h; Register Reset for Read Operations | | | | Standby | | Wait for Vpp Ramp to VppL (see Note B) | | | NOTES: A. Refer to the recommended operating conditions for the value of VppH. B. Refer to the recommended operating conditions for the value of VppL. programming flowchart: write algorithm for word-wide mode SMNS301A-NOVEMBER 1992 # write verify and mask subroutine for read-write mode | BUS OPERATION COMMAND | | COMMENTS | | |-----------------------|----------------|----------------------------------------|--| | Write | Setup Program | Data = W-Com | | | Write Write-Data | | Valid Address Data (Write-Data) | | | Write | Program-Verify | Data = C-Com; Ends Programs Operations | | # erase algorithm for word-wide mode | BUS OPERATION | COMMAND | COMMENTS | |---------------|--------------|--------------| | Write | Erase | Data = 2020h | | Write | Erase-Verify | Data = A0A0h | # block erase verify and mask subroutine Figure 1. Load Circuit for Timing Parameters # input/output wave forms for timing parameters AC testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 2. Attribute Memory Read Cycle Timing NOTE A: CE refers to CE1 and CE2. Figure 3. Read Operations Timing NOTE A: CE refers to CE1 and CE2. Figure 4. Write Operations Timing NOTE A: CE refers to CE1 and CE2. Figure 5. Erase Operations Timing NOTE A: $\overline{\text{CE}}$ refers to $\overline{\text{CE1}}$ and $\overline{\text{CE2}}$ . Figure 6. Write Operations Timing # CMS68F256, CMS68F512 CMS68F1MB, CMS68F2MB FLASH MEMORY CARDS SMNS301A-NOVEMBER 1992 # CMS209, CMS210, CMS212, CMS213, CMS214, CMS216 CMOS OTP PROM MEMORY CARDS SMNS209A-JUNE 1991-REVISED JANUARY 1993 | • | Card Size (85 mm × 54 mm × 3.6 mm) | |---|-------------------------------------------------------------------------------------------------| | • | Organization From 64K $\times$ 8 to 256K $\times$ 16 | | • | Single 5-V Power Supply (Read Mode) | | • | Utilizes QFP (Quad Flat Package) CMOS<br>OTP PROMs (One Time Progammable<br>Read-Only Memories) | | • | 8-Bit or 16-Bit Data Width | | • | Low Power Dissipation | | • | Operating Free-Air Temperature Range<br>0°C to 55°C | - Standard 60-Pin Two-Piece Connector With Orientation Guide Allows Memory Technology/Capacity Upgrade/Downgrade - All Inputs/Outputs and Clocks are Fully TTL Compatible - 3-State Output - Performance Ranges: CMS2xx-200 200 ns Access Time (Max) CMS2xx-250 250 ns Access Time (Max) # description The CMS2xx series are TI standard Memory Cards designed to be used either as an internal memory system or as an external add-on memory. These cards are offered with densities of 512K to 4 Megabit, one time electrically programmable read-only memories organized from 65 536 $\times$ 8 bits to 262 144 $\times$ 16 bits in a standard card package. A card is comprised of from 1 to 8 TMS27PC512s in 44-lead plastic quad flat packages (QFP) and one decoder in a 16-pin small outline package (SOP) mounted on top of the substrate together with three 0.1 $\mu\text{F}$ decoupling capacitors. The TMS27PC512 is described in the TMS27PC512 data sheet and is electrically tested and processed according to TI's MIL-STD-883B (as amended for commercial applications) flows prior to assembly. | 60-PIN | MEMORY | CARD ( | |--------|--------|--------| | (CON | NECTOR | VIEW) | | | 5 7 | | | | | | | | |--------------------|-----|---|---|----|----------|--|--|--| | NC | 1 | ľ | п | 2 | NC | | | | | NC | 3 | | | 4 | NC | | | | | A12 | 5 | | | 6 | CD1 | | | | | A7 | 7 | | | 8 | A15 | | | | | A6 | 9 | | | 10 | A16 | | | | | A5 | 11 | | | 12 | A17 | | | | | A4 | 13 | | | 14 | NC | | | | | A3 | 15 | | | 16 | NC | | | | | A2 | 17 | | | 18 | NC | | | | | A1 | 19 | | | 20 | NC | | | | | A0 | 21 | | | 22 | NC | | | | | D0 | 23 | | | 24 | D8 | | | | | D1 | 25 | | | 26 | D9 | | | | | D2 | 27 | | | 28 | D10 | | | | | GND | 29 | | | 30 | GND | | | | | D3 | 31 | | | 32 | GND | | | | | D4 | 33 | | | 34 | D11 | | | | | D5 | 35 | | | 36 | D12 | | | | | D6 | 37 | | | 38 | D13 | | | | | D7 | 39 | | | 40 | D14 | | | | | CE | 41 | | | 42 | D15 | | | | | A10 | 43 | | | 44 | NC | | | | | ŌĒ/V <sub>PP</sub> | 45 | | | 46 | NC | | | | | A11 | 47 | | | 48 | NC | | | | | A9 | 49 | | | 50 | NC | | | | | A8 | 51 | | | 52 | NC | | | | | A13 | 53 | | | 54 | NC | | | | | A14 | 55 | | | 56 | NC | | | | | NC | 57 | | | 58 | CD2 | | | | | Vcc | 59 | | | 60 | $v_{cc}$ | | | | | | i | | | | | | | | | PIN NOMENCLATURE | | | | | |------------------|-----------------------------------|--|--|--| | A0-A17 | Address Input† | | | | | D0D15 | Data Output‡ | | | | | CE | Card Enable | | | | | ŌĒ / Vpp | Output Enable/Programming Voltage | | | | | CD1,CD2 | Card Detect | | | | | GND | Ground | | | | | Vcc | 5-V Power Supply | | | | | NC | No Connection | | | | <sup>&</sup>lt;sup>†</sup> Address signal A17 (pin12) is not connected for CMS209/213 and CMS210/214 cards. Address Signal A16 (pin 10) is not connected for CMS209/213 cards. Data out signals D8-D15 are not connected for all memory cards CMS213/214/216 organized by 8. # CMS209, CMS210, CMS212, CMS213, CMS214, CMS216 CMOS OTP PROM MEMORY CARDS SMNS209A-JUNE 1991-REVISED JANUARY 1993 | PRODUCT LIST | MEMORY CAPACITY (KB) | ORGANIZATION | ACCESS TIME (ns) | CONNECTOR TYPE | |--------------|----------------------|--------------|------------------|------------------| | CMS209 | 128 | 64K × 16 | 200/250 | Two-piece 60-pin | | CMS210 | 256 | 128K × 16 | 200/250 | Two-piece 60-pin | | CMS212 | 512 | 256K × 16 | 200/250 | Two-piece 60-pin | | CMS213 | 64 | 64K × 8 | 200/250 | Two-piece 60-pin | | CMS214 | 128 | 128K × 8 | 200/250 | Two-piece 60-pin | | CMS216 | 256 | 256K × 8 | 200/250 | Two-piece 60-pin | ## operation The CMS2xx series operates as an array of TMS27PC512s and one decoder connected as shown in the functional block diagrams. The most significant address lines A16 and A17 are used to select one of the four possible device pairs. There are seven modes of operation listed in the following table. ## programming The CMS2xx series can be programmed using the TI SNAP! Pulse programming algorithm; refer to the TI TMS27PC512 data sheet for details of its operation. | | MODE | | | | | | | | |----------|----------|-------------------|-----------------|-----------------|-----------------|---------------------|-----------------|--------| | FUNCTION | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAMMING INHIBIT | SIGNATURE MODE | | | CE | VIL | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | VIH | V <sub>IL</sub> | | | OE /Vpp | VIL | VIH | Х | Vpp | VIL | Vpp | V <sub>IL</sub> | | | Vcc | | A9 | χt | Х | Х | × | Х | X | VH <sup>‡</sup> | VH | | A0 | Х | Х | Х | X | X | X | VIL | VIH | | | , | | | | | | CC | DE | | D0-D7 | Data Out | HI–Z | HI–Z | Data In | Data Out | HI–Z | MFG | DEVICE | | | | | | | | | 97 | 85 | | D8-D15 | Data Out | HI–Z | HI-Z | Data In | Data Out | HI-Z | 97 | 85 | <sup>†</sup> X can be VIL or VIH. <sup>‡</sup>V<sub>H</sub> = 12 V ± 0.5 V. Refer to the appropriate TMS27PC512 data sheet for details of its operation. This card has a device recognition mode. # absolute maximum ratings over operating free-air temperature (unless otherwise noted)§ | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.5 V to 7 V | |--------------------------------------------------------|-----------------| | Input voltage range (see Note 1): All inputs except A9 | | | | 0.5 V to 13.5 V | | Output voltage range (see Note 1) | | | Operating free-air temperature range | 0°C to 55°C | | Storage temperature range | –40°C to 70°C | | Connector insertion cycle | 5000 | <sup>\$</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: Under absolute maximum ratings, voltage values are with respect to GND. # recommended operating conditions | | | | MIN | NOM | MAX | UNIT | | |--------------------|----------------------------|-----------------------------------|-------|------|-------|----------------|--| | | | Read mode (see Note 2) | 4.75 | 5 | 5.25 | ٧ | | | Vcc | Supply voltage | Fast programming algorithm | 5.75 | 6 | 6.25 | ٧ | | | | | SNAP! Pulse programming algorithm | 6.25 | 6.5 | 6.75 | V | | | OE/V <sub>PP</sub> | Supply voltage | Fast programming algorithm | 12 | 12.5 | 13 | 3 <sub>V</sub> | | | | | SNAP! Pulse programming algorithm | 12.75 | 13.0 | 13.25 | , <b>'</b> | | | VIH | High-level input voltage | | 2 | | Vcc | - V | | | V <sub>IL</sub> | Low-level input voltage | | 0 | | 0.8 | ٧ | | | TA | Operating free-air tempera | Operating free-air temperature | | | 55 | °C | | NOTE 2: VCC must be applied before or at the same time as $\overline{\text{OE}}/\text{Vpp}$ and removed after or at the same time as $\overline{\text{OE}}/\text{Vpp}$ # CMS209, CMS210, CMS212, CMS213, CMS214, CMS216 CMOS OTP PROM MEMORY CARDS SMNS209A-JUNE 1991-REVISED JANUARY 1993 # electrical characteristics over full range of recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |------|-------------------------------------|--------------------------------------------------------------------------------------|-----|------|------------| | Vон | High-level output voltage | 1 <sub>OH</sub> = −400 mA | 2.4 | | . <b>v</b> | | VOL | Low-level output voltage | I <sub>OL</sub> = 2.1 mA | | 0.45 | V | | lį | Input current (leakage) | V <sub>I</sub> = 0 to 5.5 V | | ±10 | μА | | lozh | High-level output current (leakage) | All address inputs, $\overline{CE}$ or $\overline{OE}$ = $V_{IH}$ , $V_O$ = $V_{CC}$ | | +10 | μА | | lozL | Low-level output current (leakage) | CE or OE = V <sub>IH</sub> , V <sub>O</sub> = 0 V | | -10 | μА | | | PARAMETER | | TEST CO | ONDITIONS | CMS209 | CMS210 | CMS212 | UNIT | |------|--------------------------------------------------|------------------|------------------------|-----------------------------------|--------|--------|--------|------| | IPP | OE /Vpp supply current<br>(during program pulse) | | V <sub>PP</sub> = 13 V | | 100 | 100 | 100 | mA | | | V <sub>CC</sub> supply current | TTL-input level | CE = VIH | V <sub>CC</sub> = 5.5 V | 8 | 16 | 32 | mA | | ICC1 | (standby) | CMOS-input level | CE = VCC | V <sub>CC</sub> = 5.5 V | 7 | 14 | 28 | mA | | ICC2 | VCC supply current (activ | re) | | num cycle time,<br>n, address not | 100 | 100 | 100 | mA | | | PARAMETER | 3 | TEST C | ONDITIONS | CMS213 | CMS214 | CMS216 | UNIT | |------|--------------------------------|------------------|----------------------|------------------------------------------------------------------------------|--------|--------|--------|------| | lpp | (during program pulse) | | Vpp = 13 V | | 50 | 50 | 50 | mA | | laa. | V <sub>CC</sub> supply current | TTL-input level | CE = VIH | V <sub>CC</sub> = 5.5 V | 4 | 8 | 16 | mA | | ICC1 | (standby) | CMOS-input level | CE = V <sub>CC</sub> | V <sub>CC</sub> = 5.5 V | 3.5 | 7 | 14 | . mA | | lcc2 | | | open | CE = V <sub>IL</sub> ,<br>mum cycle<br>outputs<br>, address not<br>olemented | 50 | 50 | 50 | mA | SMNS209A-JUNE 1991-REVISED JANUARY 1993 # switching characteristics over full ranges of recommended operating conditions (see Notes 3 and 4) | | DADAMETED | TEST CONDITIONS | CMS2 | cx-200 | CMS2x | 113117 | | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------|--------|-------|--------|------| | | PARAMETER | (SEE NOTES 3 AND 4) | MIN | MAX | MIN | MAX | UNIT | | ta(A) | Access time from address | | | 200 | | 250 | ns | | t(CE) | Access time from chip enable | , | | 200 | | 250 | ns | | ten(OE∧ | /PP) Output enable time from OE /VPP | $C_L = 100 PF$ | | 75 | | 120 | ns | | <sup>t</sup> dis | Output disable time from OE /Vpp or CE, whichever occurs first <sup>†</sup> | 1 Series 74 TTL load,<br>Input t <sub>r</sub> ≤ 20 ns, | 0 | 80 | 0 | 80 | ns | | t <sub>∨</sub> (A) | Output data valid time after change of address, $\overline{\text{CE}}$ or $\overline{\text{OE}}$ /Vpp, whichever occurs first <sup>†</sup> | Input t <sub>f</sub> ≤ 20 ns | 0 | | 0 | | ns | T Value calculated from 0.5 V delta to measured output level. This parameter is only sampled and not 100% tested. # capacitance over recommended ranges of supply voltage and operating free-air temperature f = 1 MHz<sup>‡</sup> | | PARAMETER | , | TEST CONDITIONS | MAX | UNIT | | | |-------------|----------------------------|--------|--------------------------------------|-----|----------|--|--| | | | CMS213 | | 10 | | | | | | | CMS209 | | 20 | | | | | • | tt | CMS214 | V <sub>I</sub> = 0 V | 20 | 1 _ | | | | CI | Input capacitance | CMS210 | f = 1 MHz ·<br>T <sub>A</sub> = 25°C | 40 | p- | | | | | | CMS216 | , A == - | 40 | 1 | | | | | | CMS212 | | 80 | | | | | | | CMS213 | | 25 | | | | | | | CMS209 | | 50 | | | | | Cuar a man | Input capacitance, output | CMS214 | V <sub>I</sub> = 0 V | 50 | | | | | CI(OE /VPP) | enable/programming voltage | CMS210 | f = 1 MHz<br>T <sub>A</sub> = 25°C | 100 | PF | | | | | | CMS216 | | 100 | | | | | | | CMS212 | | 200 | | | | | | | CMS213 | | 15 | | | | | | | CMS209 | | 15 | pF<br>pF | | | | 0- | 0.44 | CMS214 | V <sub>O</sub> = 0 V | 30 | | | | | СО | Output capacitance | CMS210 | f = 1 MHz<br>T <sub>A</sub> = 25°C | 30 | PF | | | | | | CMS216 | 70 | 60 | | | | | | | CMS212 | | 60 | | | | <sup>‡</sup> Capacitance measurements are made on sample basis only. NOTES: 3. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. <sup>4.</sup> Common test conditions apply for the tdis except during programming. # functional block diagram <sup>†</sup> Memory device M2 is used for CMS209 only. # functional block diagram <sup>†</sup> Memory devices M2 and M4 are used for CMS210 only. #### functional block diagram | General Information | |----------------------------------------| | Selection Guide 2 | | Definition of Terms/Timing Conventions | | Dynamic RAMs | | Dynamic RAM Modules | | EPROMs/OTP PROMs/Flash EEPROMs | | Video RAMs/Field Memories | | Memory Cards | | Military Products 9 | | Logic Symbols | | Quality and Reliability | | Electrostatic Discharge Guidelines | | Mechanical Data | # Contents | CHAPTER 9. | MILITARY | PRODUCTS | | |---------------------|----------------|-------------------------------------------|-------| | Military Introducti | ion | · · · · · · · · · · · · · · · · · · · | 9-3 | | DYNAMIC RAN | <i>IS</i> | | | | SMJ44C256 | 1 048 576-bit | (256K × 4) Enhanced Page Mode | 9-5 | | SMJ4C1024 | 1 048 576-bit | (1024K × 1) Enhanced Page Mode | 9-27 | | SMJ44100 | 4 197 304-bit | (4096K × 1) Enhanced Page Mode | 9-47 | | SMJ44400 | 4 197 304-bit | (1024K × 4) Enhanced Page Mode | 9-67 | | SMJ416100 | 16 777 216-bit | (16 385K × 1) Enhanced Page Mode | 9-87 | | SMJ416400 | 16 777 216-bit | (4096K × 4) Enhanced Page Mode | 9-105 | | SMJ417100 | 16 777 216-bit | (16 385K × 1) Enhanced Page Mode | 9-125 | | SMJ417400 | 16 777 216-bit | (4096K × 4) Enhanced Page Mode | 9-143 | | SMJ417400 | 16 777 216-bit | (4096K × 4) Enhanced Page Mode | 9-143 | | VIDEO RAMS | | | | | SMJ44C250 | 1 048 576-bit | (256K × 4) Multiport Video RAM | 9-161 | | SMJ44C251 | 1 048 576-bit | (256K × 4) Multiport Video RAM | 9-199 | | SMJ55160 | 4 194 304-bit | (256K × 16) Multiport Video RAM | 9-239 | | SMJ55165 | 4 194 304-bit | (256K × 16) Multiport Video RAM | 9-241 | | EPROMS | • | | | | SMJ27C128 | 131 072-bit | (16K × 8) CMOS EPROM | 9-243 | | SMJ27C256 | 262 144-bit | (32K × 8) CMOS EPROM | 9-253 | | SMJ27C512 | 524 288-bit | (64K × 8) CMOS EPROM | 9-263 | | SMJ27C040 | 4 194 304-bit | (512K × 8) CMOS EPROM | | | SM.129F816 | 16 384-hit | (2K v 9) 5-V Flash FEPROM Serial JTAG Rus | 9-285 | This section contains Military MOS Memory data sheets. For additional information on Military devices and availability, please refer to the *Military Selection Guide* (literature number SCYC002), or contact your local TI Field Sales Office. SGMS034A-MAY 1989-REVISED FEBRUARY 1993 - 55°C to 125°C Operating Free-Air Temperature Range - Processed to MIL-STD-833, Class B - Organization . . . 262 144 × 4 - Single 5-V Supply (10% Tolerance) - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ | |--------------|-------------------|--------|--------|--------| | | TIME | TIME | TIME | OR | | | t <sub>a(R)</sub> | ta(C) | ta(CA) | WRITE | | | (trac) | (tCAC) | (tCAA) | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | SMJ44C256-80 | 80 ns | 20 ns | 40 ns | 150 ns | | SMJ44C256-10 | 100 ns | 25 ns | 45 ns | 190 ns | | SMJ44C256-12 | 120 ns | 30 ns | 55 ns | 220 ns | | SMJ44C256-15 | 150 ns | 40 ns | 70 ns | 260 ns | - Enhanced Page Mode Operation with CAS-Before-RAS Refresh - Long Refresh Period . . . 512-Cycle Refresh in 8 ms (Max) JD PACKAGE† - 3-State Unlatched Output - Low Power Dissipation - Texas Instruments EPIC™ CMOS Process - All inputs and Clocks Are TTL Compatible - Packaging Offered: - 20-Pin 300-Mil Ceramic DIP (JD Suffix) - 20-Lead Ceramic Surface-Mount Package (HJ Suffix) - 20-Terminal Low-Profile Leadless Ceramic Surface-Mount Package (HL Suffix) - 20-Terminal Leadless Ceramic Surface-Mount Package (FQ Suffix) - 20-Pin Ceramic Flat Pack (HK Suffix) - 20-Pin Ceramic Zig Zag In-Line Package (SV Suffix) † The packages shown here are for pinout reference only. The HJ and FQ packages are actually 75% of the length of the JD package. EPIC is a trademark of Texas Instruments Incorporated. SGMS034A-MAY 1989-REVISED FEBRUARY 1993 | PIN NOMENCLATURE | | | | | | | |-------------------|-----------------------|--|--|--|--|--| | A0-A8 | Address Inputs | | | | | | | CAS | Column-Address Strobe | | | | | | | DQ1-DQ4 | Data In/Data Out | | | | | | | G | Data-Output Enable | | | | | | | RAS | Row-Address Strobe | | | | | | | TF | Test Function | | | | | | | ₩ | Write Enable | | | | | | | l v <sub>cc</sub> | 5-V Supply | | | | | | | Vss | Ground | | | | | | ## description The SMJ44C256 series are high-speed, 1 048 576-bit dynamic random access memories, organized as 262 144 words of four bits each. These devices employ EPIC<sup>™</sup> (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. These devices feature maximum RAS access times of 80 ns, 100 ns, 120 ns, and 150 ns. Maximum power dissipation is as low as 305 mW operating and 16.5 mW standby on 150-ns devices. The EPIC technology permits operation from a single 5-V supply, reducing system power supply and decoupling requirements, and easing board layout. I<sub>CC</sub> peaks are 140 mA typical, and a –1 V input voltage undershoot can be tolerated, minimizing system noise considerations. All inputs and outputs, including clocks, are compatible with Series 54/74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The SMJ44C256 is offered in 20-pin ceramic dual-in-line packages (JD suffix) and 20/26-terminal ceramic leadless carriers, 20/26-pin leaded carrier, a 20-pin flatpack, and a 20-pin ceramic zig-zag in-line package. They are specified for operation from -55°C to125°C. SGMS034A-MAY 1989-REVISED FEBRUARY 1993 # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the JD package. SGMS034A-MAY 1989-REVISED FEBRUARY 1993 ## functional block diagram ## operation #### enhanced page mode Page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page cycle time used. With minimum CAS page cycle time, all 512 columns specified by column addresses A0 through A8 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the SMJ44C256 to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as column address is valid rather than when $\overline{CAS}$ transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after $t_{h(RA)}$ (row address hold time) has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{a(C)}$ max (access time from $\overline{CAS}$ low), if $t_{a(CA)}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time $\overline{CAS}$ goes high, access time for the next cycle is determined by the later occurrence of $t_{a(C)}$ or $t_{a(CP)}$ (access time from rising edge of $\overline{CAS}$ ). SGMS034A-MAY 1989-REVISED FEBRUARY 1993 #### address (A0 through A8) Eighteen address bits are required to decode 1 of 262 144 storage cell locations. Nine row-address bits are set up on pins A0 through A8 and latched onto the chip by the row-address strobe (RAS). Then nine column-address bits are set up on pins A0 through A8 and latched onto the chip by the column-address strobe (CAS). All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. In the SMJ44C256, CAS is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffers. ## write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from the standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle, permitting a write operation with $\overline{G}$ grounded. #### data in (DQ1-DQ4) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ strobes data into the on-chip data latch. In an early write cycle, $\overline{\text{W}}$ is brought low prior to $\overline{\text{CAS}}$ and the data is strobed in by $\overline{\text{CAS}}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{\text{CAS}}$ will already be low, thus the data will be strobed in by $\overline{\text{W}}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{\text{G}}$ must be high to bring the output buffers to high-impedance prior to impressing data on the I/O lines. # data out (DQ1-DQ4) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 54 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{\text{CAS}}$ and $\overline{\text{G}}$ are brought low. In a read cycle the output becomes valid after the access time interval $t_{a(C)}$ that begins with the negative transition of $\overline{\text{CAS}}$ as long as $t_{a(R)}$ and $t_{a(CA)}$ are satisfied. The output becomes valid after the access time has elapsed and remains valid while $\overline{\text{CAS}}$ and $\overline{\text{G}}$ are low. $\overline{\text{CAS}}$ or $\overline{\text{G}}$ going high returns it to a high-impedance state. This is accomplished by bringing $\overline{\text{G}}$ high prior to applying data, thus satisfying $t_{d(GHD)}$ . ## output enable (G) $\overline{G}$ controls the impedance of the output buffers. When $\overline{G}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{G}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{G}$ and $\overline{CAS}$ to be brought low for the output buffers to go into the low-impedance state. Once in the low-impedance state, they will remain in the low-impedance state until either $\overline{G}$ or $\overline{CAS}$ is brought high. #### refresh A rofresh operation must be performed at least once every eight milliseconds to retain data. This can be achieved by strobing each of the 512 rows (A0–A8). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding $\overline{\text{CAS}}$ at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. SGMS034A-MAY 1989-REVISED FEBRUARY 1993 #### CAS-before-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ [see parameter $t_{d(\text{CLRL})R}$ ] and holding it low after $\overline{\text{RAS}}$ falls [see parameter $t_{d(\text{RLCH})R}$ ]. For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . The external address is ignored and the refresh address is generated internally. The external address is also ignored during the hidden refresh option. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization (refresh) cycles is required after power-up to the full $V_{CC}$ level. ## test function pin During normal device operation the TF pin must either be disconnected or biased at a voltage less than or equal to $V_{\rm CC}$ . SGMS034A-MAY 1989-REVISED FEBRUARY 1993 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† Supply voltage range, V<sub>CC</sub> ...... 0 V to 7 V Operating free-air temperature range, T<sub>A</sub> ..... – 55°C to 125°C † Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. Storage temperature range ...... – 65°C to 150°C NOTE 1: All voltage values in this data sheet are with respect to VSS. ## recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VSS | Supply voltage | | 0 | | V | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | - 1 | | 0.8 | V | | TA | Operating free-air temperature | - 55 | | | °C | | ТС | Case temperature | | | 125 | °င | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | '44C2 | 56-80 | '44C2 | 56-10 | '44C2 | 56-12 | '44C2 | 56-15 | UNIT | |------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------------| | | PANAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | וואט | | Vон | High-level output voltage | I <sub>OH</sub> = 5 mA | 2.4 | | 2.4 | | 2.4 | | 2.4 | | > | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | , | 0.4 | | 0.4 | <b>&gt;</b> | | IJ | Input current<br>(leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | Ю | Output current<br>(leakage) | $V_O = 0$ to $V_{CC}$ , $V_{CC} = 5.5$ V, $\overline{CAS}$ high | - | ± 10 | | ± 10 | | ± 10 | | ± 10 | μΑ | | ICC1 | Read/write cycle<br>current | t <sub>C</sub> (rdW) = minimum,<br>V <sub>CC</sub> = 5.5 V | | 80 | | 70 | | 60 | | 55 | mA | | lCC2 | Standby current | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V | | 3 | | 3 | | 3 | | 3 | mA | | lCC3 | Average refresh current (RAS-only, or CBR) | t <sub>C(rdW)</sub> = minimum,<br>V <sub>CC</sub> = 5.5 V, RAS cycling,<br>CAS high (RAS only),<br>RAS low,<br>after CAS low (CBR) | | 75 | | 65 | | 55 | | 50 | mA | | ICC4 | Average page cur-<br>rent | t <sub>C</sub> (P) = minimum,<br>V <sub>CC</sub> = 5.5 V,<br>RAS low, CAS cycling | | 50 | | 45 | | 35 | | 30 | mA | SGMS034A-MAY 1989-REVISED FEBRUARY 1993 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 3) | | PARAMETER | | D/FQ | н | J | HK SV | | | / | UNIT | | |--------------------|---------------------------------------|-----|------|-----|-----|-------|-----|-----|-----|------|--| | PARAMETER | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | | C <sub>i(A)</sub> | Input capacitance, address inputs | | 6 | | · 7 | | 8 | | 9 | pF | | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | 7 | | 7 | | 8 | | 8 | pF | | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | 7 | | 7 | | 7 | | 7 | pF | | | СО | Output capacitance | | 7 | | 9 | | 10 | | 8 | pF | | NOTE 3: Capacitance is sampled only at initial design and after any major change. Samples are tested at 0 V and 25°C with a 1 MHz signal applied to the pin under test. All other pins are open. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Figure 1) | PARAMETER | | ALT. | '44C256-80 | | '44C256-10 | | '44C256-12 | | '44C256-15 | | UNIT | |----------------------|------------------------------------------------------------|------------------|------------|-----|------------|-----|------------|-----|------------|-----|------| | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | ta(C) | Access time from CAS low | tCAC | | 20 | | 25 | | 30 | | 40 | ns | | ta(CA) | Access time from column-address | tAA | | 40 | | 45 | | 55 | | 70 | ns | | ta(R) | Access time from RAS low | tRAC | | 80 | | 100 | | 120 | | 150 | ns | | ta(G) | Access time from G low | tGAC | | 20 | | 25 | | 30 | | 40 | ns | | ta(CP) | Access time from column precharge | <sup>†</sup> CPA | | 40 | | 50 | | 60 | | 75 | ns | | <sup>t</sup> dis(CH) | Output disable time after CAS high (see Note 4) | tOFF | | 20 | | 25 | | 30 | | 35 | ns | | t <sub>dis(G)</sub> | Output disable time after $\overline{G}$ high (see Note 4) | tGOFF | | 20 | | 25 | | 30 | | 35 | ns | NOTE 4: tdis(CH) and tdis(G) are specified when the output is no longer driven. The outputs are disabled by bringing either G or CAS high. # 262 144-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS034A-MAY 1989-REVISED FEBRUARY 1993 # timing requirements over recommended ranges of supply voltage and operating temperature | | | ALT. | '44C256-80 | | '44C | 256-10 | '440 | 256-12 | '44C256-15 | | | |-----------------------|----------------------------------------------------------|-------------------|------------|---------|------|---------|------|---------|------------|---------|------| | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> c(rd) | Read cycle time (see Note 6) | tRC | 150 | | 190 | | 220 | | 260 | | ns | | t <sub>c</sub> (W) | Write cycle time | twc | 150 | | 190 | | 220 | | 260 | | ns | | <sup>t</sup> c(rdW) | Cycle time,<br>Read-write/read-modify-write | tRWC | 225 | | 270 | | 305 | | 355 | | ns | | t <sub>C</sub> (P) | Cycle time, page-mode read or write (see Note 7) | tPC | 50 | | 55 | | 65 | | 80 | | ns | | t <sub>c(PM)</sub> | Cycle time, page-mode read-modify-write | <sup>t</sup> PRWC | 115 | | 135 | | 150 | | 175 | | ns | | tw(CH) | Pulse duration, CAS high | tCP | 10 | | 10 | | 15 | | 25 | | ns | | tw(CL) | Pulse duration, CAS low (see Note 8) | t <sub>CAS</sub> | 20 | 10 000 | 25 | 10 000 | 30 | 10 000 | 40 | 10 000 | ns | | tw(RH) | Pulse duration, RAS high (precharge) | t <sub>RP</sub> | 60 | | 80 | | 90 | | 100 | | ns | | <sup>t</sup> w(RL) | Pulse duration,<br>non-page-mode RAS low<br>(see Note 9) | <sup>t</sup> RAS | 80 | 10 000 | 100 | 10 000 | 120 | 10 000 | 150 | 10 000 | ns | | <sup>t</sup> w(RL)P | Pulse duration,<br>page-mode RAS low<br>(see Note 9) | <sup>t</sup> RASP | 80 | 100 000 | 100 | 100 000 | 120 | 100 000 | 150 | 100 000 | ns | | tw(WL) | Pulse duration, write low | twp | 15 | | 15 | | 20 | | 25 | | ns | | t <sub>su(CA)</sub> | Setup time, column-address before CAS low | tASC | 5 | | 5 | | 5 | | 5 | | ns | | t <sub>su(RA)</sub> | Setup time, row-address<br>before RAS low | t <sub>ASR</sub> | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>su(D)</sub> | Setup time, data before W low (see Note 10) | tDS | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>su(rd)</sub> | Setup time, W high before CAS low | tRCS | , 0 | | 0 | | 0 | | 0 | | ns | | t <sub>su(WCL)</sub> | Setup time, W low before CAS low (see Note 11) | twcs | 0 | | o` | | 0 | | 0 | | ns | | t <sub>su</sub> (WCH) | Setup time, W low before CAS high | tCWL | 20 | | 25 | | 30 | | 40 | | ns | | t <sub>su</sub> (WRH) | Setup time, W low before | tRWL | 20 | | 25 | | 30 | | 40 | · | ns | | <sup>t</sup> h(CA) | Hold time, column-address after CAS low (see Note 10) | <sup>t</sup> CAH | 15 | | 20 | | 20 | | 25 | | ns | | th(RA) | Hold time, row-address after RAS low | <sup>t</sup> RAH | 15 | | 15 | | 15 | | 15 | | ns | NOTES: 5. Timing measurements in this table are referenced to VIL max and VIH min. - 6. All cycle times assume tt = 5 ns. - To assure t<sub>C</sub>(P) min, t<sub>SU(CA)</sub> should be greater than or equal to t<sub>W(CH)</sub>. In a read-modify-write cycle, t<sub>d</sub>(CLWL) and t<sub>SU(WCH)</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time [t<sub>W(CL)</sub>]. - 9. In a read-modify-write cycle, td(RLWL) and tsu(WRH) must be observed. Depending on the user's transition times, this may require additional RAS low time [tw(RL)]. - 10. Referenced to the later of $\overline{CAS}$ or $\overline{W}$ in write operations. - 11. Early write operation only. SGMS034A-MAY 1989-REVISED FEBRUARY 1993 # timing requirements over recommended ranges of supply voltage and operating temperature (continued) | | | ALT. | '44C256-80 | | '44C256-10 | | '44C256-12 | | '44C256-15 | | UNIT | |----------------------|-------------------------------------------------------|------------------|------------|-----|------------|-----|------------|-----|------------|-----|------| | | · | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | th(RLCA) | Column-address hold time, after RAS low (see Note 12) | t <sub>AR</sub> | 60 | | 70 | | 80 | | 100 | | ns | | t <sub>h(D)</sub> | Data hold time, after CAS low (see Note 10) | tDH | 15 | | 20 | | 25 | | 30 | | ns | | <sup>t</sup> h(RLD) | Data hold time, after RAS low (see Note 12) | <sup>t</sup> DHR | 60 | | 70 | | 85 | | 110 | | ns | | th(WLGL) | Hold time, G high after W low | tGH | 20 | | 25 | | 30 | | 40 | | ns | | th(CHrd) | Hold time, W high after CAS high (see Note 14) | tRCH | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> h(RHrd) | Hold time, W high after RAS high (see Note 14) | tRRH | 10 | | 10 | | 10 | | 10 | | nṣ | | th(CLW) | Hold time, W low after CAS low (see Note 11) | †WCH | 15 | | 20 | | 25 | | 30 | | ns | | <sup>t</sup> h(RLW) | Hold time, W low after RAS low (see Note 12) | twcn | 65 | | 75 | | 90 | | 105 | | ns | | td(RLCH) | Delay time, RAS low to CAS high | tcsH | 80 | | 100 | | 120 | | 150 | | ns | | td(CHRL) | Delay time, CAS high to RAS low | tCRP | 0 | | 0 | | 0 | | 0 | | ns | | td(CLRH) | Delay time, CAS low to RAS high | tRSH | 20 | | 25 | | 30 | | 40 | | ns | | <sub>f</sub> q(CLWL) | Delay time, CAS low to W low (see Note 15) | tCWD | 60 | | 70 | | 80 | | 90 | | ns | | td(RLCL) | Delay time, RAS low to CAS low (see Note 13) | tRCD | 30 | 60 | 30 | 75 | 30 | 90 | - 30 | 110 | ns | | <sup>t</sup> d(RLCA) | Delay time, RAS low to column-address (see Note 13) | tRAD | 20 | 40 | 20 | 55 | 20 | 65 | 25 | 80 | ns | NOTES: 5. Timing measurements in this table are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. 10. Referenced to the later of CAS or W in write operations. 11. Early write operation only. 12. The minimum value is measured when t<sub>d(RLCL)</sub> is set to t<sub>d(RLCL)</sub> min as a reference. 13. Maximum value specified only to assure access time. 14. Either th(RHrd) or th(CHrd) must be satisified for a read cycle. 15. Read-modify-write operation only. # 262 144-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS034A-MAY 1989-REVISED FEBRUARY 1993 # timing requirements over recommended ranges of supply voltage and operating temperature (concluded) | | | ALT. | '44C256-80 | | '44C256-10 | | '44C256-12 | | '44C256-15 | | | |----------------------|---------------------------------------------------|------------------|------------|-----|------------|-----|------------|-----|------------|-----|------| | · | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> d(CARH) | Delay time, column-address to RAS high | tRAL | 40 | | 45 | | 55 | | 70 | | ns | | td(CACH) | Delay time, column-address to CAS high | tCAL | 40 | | 45 | | 55 | | 70 | | ns | | td(RLWL) | Delay time, RAS low to W low (see Note 15) | tRWD | 130 | | 150 | | 170 | | 200 | | ns | | <sup>t</sup> d(CAWL) | Delay time, column-address to W low (see Note 15) | tAWD - | 80 | | 95 | | 105 | | 120 | | ns | | td(GHD) | Delay time, $\overline{G}$ high before data at DQ | tGDD | 20 | | 25 | | 30 | | 40 | | ns | | td(GLRH) | Delay time, G low to RAS high | tGSR | 20 | | 25 | | 30 | | 40 | | ns | | td(RLCH)Ř | Delay time, RAS low to CAS high (see Note 16) | tCHR | 20 | | 25 | | 25 | | 30 | | ns | | td(CLRL)R | Delay time, CAS low to RAS low (see Note 16) | tCSR | 10 | | 10 | | 10 | | 15 | | ns | | td(RHCL)R | Delay time, RAS high to CAS low (see Note 16) | <sup>t</sup> RPC | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>rf</sub> | Refresh time interval | tREF | | 8 | | 8 | | 8 | | 8 | ms | | tţ | Transition time (see Note 17) | tŢ | | | | | | | | | ns | NOTES: 5. Timing measurements in this table are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. 15. Read-modify-write operation only. 16. CAS-before-RAS refresh only. 17. System transition times (rise and fall) are to be a minimim of 3 ns and a maximim of 50 ns. NOTE A: Output may go from high-impedance to an invalid data state prior to the specified access time. Figure 1. Read Cycle Timing SGMS034A-MAY 1989-REVISED FEBRUARY 1993 #### PARAMETER MEASUREMENT INFORMATION t<sub>c</sub>(W) tw(RL) $V_{IH}$ RAS $V_{IL}$ td(CLRH) tw(RH) td(RLCL) td(CHRL) td(RLCH) tw(CL) VIH CAS VIL t<sub>su(CA)</sub> tw(CH) tsu(RA) -▶ td(CACH) th(RA) td(CARH) <sup>t</sup>ḥ(RLCA) ─ VIH X Don't Care XXXXX Column $V_{IL}$ td(RLCA) H— th(CA) tsu(WCH) tsu(WRH) th(RLW) - th(CLW) $V_{IH}$ tsu(WCL) Don't Care $V_{\text{IL}}$ tw(WL) th(RLD) |← t<sub>h(D)</sub> tsu(D) $V_{IH}$ Valid Data $V_{IH}$ Figure 2. Early Write Cycle Timing Figure 3. Write Cycle Timing SGMS034A-MAY 1989-REVISED FEBRUARY 1993 #### tc(rdW) tw(RL) VIH RAS VIL - t<sub>t</sub> tw(RH) tw(CL) td(CHRL) → td(RLCL) VIH CAS VIL th(RA) tw(CH) t<sub>su(RA)</sub> tsu(CA) th(CA) $v_{\text{IH}}$ Don't Care Row Column VIL t<sub>su(WCH)</sub> → th(RLCA) td(RLWL) tsu(WRH) † tsu(rd) tw(WL) → VIH d(CAWL) - td(CLWL) tsu(D) ta(C) th(D) ta(CA) VIH / VOH (see Note A) DQ1-Dốn't Cárể Valld Out Valid In DQ4 ViL / VOL PARAMETER MEASUREMENT INFORMATION NOTE A: Output may go from high impedance to an invalid data state prior to the specified access time. ta(R) ta(G) Figure 4. Read-Write/Read-Modify-Write Cycle Timing th(WLGL) tdis(G) td(GHD) → VIH - NOTES: A. Output may go from high-impedance to an invalid data state prior to the specified access time. - B. A write cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. - C. Access time is ta(CP) or ta(CA) dependent. Figure 5. Enhanced Page-Mode Read Cycle Timing SGMS034A-MAY 1989-REVISED FEBRUARY 1993 ## PARAMETER MEASUREMENT INFORMATION NOTES: A. A read cycle or a read-modify-write cycle can be intermixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. B. Referenced to CAS or W, whichever occurs last. Figure 6. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from high-impedance to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 7. Enhanced Page-Mode Read-Modify-Write Cycle Timing SGMS034A-MAY 1989-REVISED FEBRUARY 1993 Figure 8. RAS-Only Refresh Timing Figure 9. Hidden Refresh Cycle (Enhanced Page Mode) Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 11. Load Circuits for Timing Parameters ## SMJ44C256 262 144-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS034A-MAY 1989-REVISED FEBRUARY 1993 SGMS023B-DECEMBER 1988-REVISED MARCH 1992 - Processed to MIL-STD-883, Class B - Operating Temperature Range . . . – 55°C to 125°C - Organization . . . 1 048 576 x 1 - Single 5-V Supply (10% Tolerance) - Performance Ranges: | | ACCESS | <b>ACCESS</b> | ACCESS | READ | |------------|--------|---------------|--------|--------| | | TIME | TIME | TIME | OR | | | ta(R) | ta(C) | ta(CA) | WRITE | | | (trac) | (tcAc) | (tCAA) | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | '4C1024-80 | 80 ns | 20 ns | 40 ns | 150 ns | | '4C1024-10 | 100 ns | 25 ns | 45 ns | 190 ns | | '4C1024-12 | 120 ns | 30 ns | 55 ns | 220 ns | | '4C1024-15 | 150 ns | 40 ns | 70 ns | 260 ns | - Enhanced Page Mode Operation for Faster Memory Access - Higher Data Bandwidth Than Conventional Page-Mode Parts - Random Single-Bit Access Within a Row With a Column Address - One of Ti's CMOS Megabit DRAM Family Including: SMJ44C256 — 256K x 4 Enhanced Page Mode - CAS-Before-RAS Refresh - Long Refresh Period . . . 512-Cycle Refresh in 8 ms (Max) - 3-State Unlatched Output - Low Power Dissipation - Texas Instruments EPIC™ CMOS Process - All Inputs/Outputs and Clocks Are TTL Compatible - Packaging Offered: - 18-Pin 300-Mil Ceramic DIP (JD Suffix) - 20/26-Lead Ceramic Surface Mount Package (HJ Suffix) - 20/26-Terminal Leadless Ceramic Surface Mount Package (FQ/HL Suffixes) - 20-Pin Ceramic Flat Pack (HK Suffix) - 20-Pin Ceramic Zig-Zag In-Line Package (SV Suffix) SV PACKAGE† (TOP VIEW) 12 11 9 10 A3 □ Vcc ⊏ † Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | | | |------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--| | A0-A9 CAS D NC Q RAS TF W | Address Inputs Column-Address Strobe Data In No Internal Connection Data Out Row-Address Strobe Test Function | | | | | | V <sub>CC</sub><br>V <sub>SS</sub> | Write Enable<br>5-V Supply<br>Ground | | | | | EPIC is a trademark of Texas Instruments Incorporated. Copyright © 1992, Texas Instruments Incorporated A5 A4 SGMS023B-DECEMBER 1988-REVISED MARCH 1992 ## description The SMJ4C1024 is a high-speed, 1 048 576-bit dynamic random-access memory organized as 1 048 576 words of one bit each. It employs EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. This device features maximum $\overline{RAS}$ access times of 80 ns, 100 ns, 120 ns, and 150 ns. Maximum power dissipation is as low as 305 mW operating and 16.5 mW standby on 150 ns devices. The EPIC™ technology permits operation from a single 5-V supply, reducing system power supply and decoupling requirements, and easing board layout. I<sub>DD</sub> peaks are 140 mA typical, and a −1-V input voltage undershoot can be tolerated, minimizing system noise considerations. All inputs and outputs, including clocks, are compatible with Series 54 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The SMJ4C1024 is offered in an 18-pin ceramic dual-in-line package (JD suffix), a 20/26-terminal ceramic leadless carrier package, a 20/26-pin leaded carrier package, a 20-pin flatpack, and a 20-pin ceramic zig-zag in-line package. They are characterized for operation from – 55°C to 125°C. #### operation #### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page cycle time used. With minimum CAS page cycle time, all 1024 columns specified by column addresses A0 through A9 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the SMJ4C1024 to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as column address is valid rather than when $\overline{CAS}$ transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{a(C)}$ max (access time from $\overline{CAS}$ low), if $t_{a(CA)}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the same $\overline{CAS}$ goes high, access time for the next cycle is determined by the later occurrence of $t_{a(C)}$ or $t_{a(CP)}$ (access time from rising edge of $\overline{CAS}$ ). #### address (A0-A9) Twenty address bit are required to decode 1 of 1 048 576 storage cell locations. Ten row-address bits are set up on inputs A0 through A9 and latched onto the chip by the row-address strobe (RAS). The ten column-address bits are set up on pins A0 through A9 and latched onto the chip by the column-address strobe (CAS). All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. #### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle, permitting common I/O operation. SGMS023B-DECEMBER 1988-REVISED MARCH 1992 #### data in (D) Data-in is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip latch. In an early write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{CAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. #### data out (Q) The 3-state output buffers provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 54 TTL loads. Data out is the same polarity as data in. The output is in the high impedance (floating) state until $\overline{\text{CAS}}$ is brought low. In a read cycle the output becomes valid after the access time interval $t_{a(C)}$ that begins with the negative transition of $\overline{\text{CAS}}$ as long as $t_{a(R)}$ and $t_{a(CA)}$ are satisfied. The output becomes valid after the access time has elapsed and remains valid while $\overline{\text{CAS}}$ is low; $\overline{\text{CAS}}$ going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output will follow the sequence for the read cycle. #### refresh A refresh operation must be performed at least once every eight milliseconds to retain data. This can be achieved by strobing each of the 512 rows (A0–A8). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding $\overline{\text{CAS}}$ at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. #### CAS-before-RAS refresh CAS-before-RAS refresh utilized by bringing CAS low earlier than RAS [see parameter t<sub>d(CLRL)R</sub>] and holding it low after RAS falls [parameter t<sub>d(RLCH)R</sub>]. For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. The external address is also ignored during the hidden refresh cycles. ## power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. #### test function pin During normal device operation the TF pin must be disconnected or biased at a voltage less than or equal to $V_{\rm CC}$ . SGMS023B-DECEMBER 1988-REVISED MARCH 1992 ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. The pin numbers shown are for the 18-pin JD package. SGMS023B-DECEMBER 1988-REVISED MARCH 1992 ## functional block diagram SGMS023B-DECEMBER 1988-REVISED MARCH 1992 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Voltage range on any pin (see Note 1) | - 1 V to 7 V | |---------------------------------------|-----------------| | | | | Voltage range on V <sub>CC</sub> | – 1 V to / V | | Short circuit output current | 50 mA | | Power dissipation | | | Operating temperature range | | | Storage temperature range | - 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. ## recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|----------------------------------------|------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | - 1 | | 0.8 | ٧ | | TA | Minimum operating free-air temperature | - 55 | | | °C | | Тс | Maximum operating case temperature | 0 | | 125 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER TEST | | '4C10 | 24-80 | '4C10 | 24-10 | '4C10 | 24-12 | '4C1024-15 | | UNIT | |------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|------------|------|------| | | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ٧ | | ij | Input current<br>(leakage) | V <sub>I</sub> = 0 to 6.5 V,<br>V <sub>CC</sub> = 5.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μΑ | | ю | Output current (leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>V <sub>CC</sub> = 5.5 V, CAS high | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | ICC1 | Read or write cycle current | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 75 | | 70 | | 60 | | 55 | mA | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V | | 3 | | 3 | | 3 | | 3 | mA | | ІССЗ | Average refresh<br>current<br>(RAS only or CBR) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling,<br>CAS high (RAS-only),<br>RAS low after CAS low<br>(CBR) | | 70 | | 65 | | 55 | | 50 | mA | | ICC4 | Average page current | tpC = minimum, VCC = 5.5 V, RAS low, CAS cycling | | 50 | | 45 | | 35 | | 30 | mA | SGMS023B-DECEMBER 1988-REVISED MARCH 1992 #### capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 3) | | PARAMETER | | | HJ | | HK | | sv | | | |--------------------|---------------------------------------|---|---|-----|-----|-----|-----|-----|-----|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | C <sub>i(A)</sub> | Input capacitance, address inputs | 6 | Г | | 7 | | 8 | | 9 | pF | | C <sub>i(D)</sub> | Input capacitance, data input | 5 | | | 5 | | 6 | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 7 | Γ | | 7 | | 8 | | 8 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | 7 | | | 7 | | 7 | | 7 | pF | | Со | Output capacitance | 7 | | | 9 | | 10 | | 8 | pF | NOTE 3: Capacitance is sampled only at initial design and after any major change. Samples are tested at 0 V and 25°C with a 1 MHz signal applied to the pin under test. All other pins are open. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Figure 1) | PARAMETER | | ALT. | '4C1024-80 | | '4C1024-10 | | '4C1024-12 | | '4C1024-15 | | UNIT | |----------------------|-------------------------------------------------|--------|------------|-----|------------|-----|------------|-----|------------|-----|------| | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | ta(C) | Access time from CAS low | †CAC | | 20 | | 25 | | 30 | | 40 | ns | | t(CA) | Access time from column address | tAA | | 40 | | 45 | | 55 | | 70 | ns | | t(R) | Access time from RAS low | tRAC | | 80 | | 100 | | 120 | | 150 | ns | | ta(CP) | Access time from column precharge | tCPA | | 40 | | 40 | | 60 | | 75 | ns | | <sup>t</sup> dis(CH) | Output disable time after CAS high (see Note 4) | tOFF | | 20 | | 25 | | 30 | | 35 | ns | NOTE 4: tdis(CH) is specified when the output is no longer driven. The output is disabled by bringing CAS high. SGMS023B-DECEMBER 1988-REVISED MARCH 1992 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | DADAMETER | ALT. | '4C10 | 24-80 | '4C10 | 024-10 | '4C1024-12 | | '4C1024-15 | | UNIT | |-----------------------|----------------------------------------------------------|-------------------|-------|---------|-------|---------|------------|---------|------------|---------|------| | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | <sup>t</sup> c(rd) | Read cycle time (see Note 6) | tRC | 150 | | 190 | | 220 | | 260 | | ns | | t <sub>c</sub> (W) | Write cycle time | twc | 150 | | 190 | | 220 | | 260 | | ns | | <sup>t</sup> c(rdW) | Read-write/read-modify-write cycle time | tRWC | 175 | | 220 | , | 265 | | 315 | | ns | | <sup>t</sup> c(P) | Page-mode read or write cycle time (see Note 7) | tPC | 50 | , | 55 | | 65 | | 80 | | ns | | t <sub>c</sub> (PM) | Page-mode read-modify-write cycle time | t <sub>PRWC</sub> | 75 | | 85 | | 110 | | 135 | | ns | | <sup>t</sup> w(CH) | Pulse duration, CAS high | t <sub>CP</sub> | 10 | | 10 | | 15 | | 25 | | ns | | tw(CL) | Pulse duration, CAS low (see Note 8) | tCAS | 20 | 10 000 | 25 | 10000 | 30 | 10 000 | 40 | 10 000 | ns | | tw(RH) | Pulse duration, RAS high (precharge) | t <sub>RP</sub> | 60 | | 80 | | 90 | | 100 | | ns | | tw(RL) | Non-page-mode pulse<br>duration, RAS low<br>(see Note 9) | <sup>t</sup> RAS | 80 | 10 000 | 100 | 10000 | 120 | 10 000 | 150 | 10000 | ns | | tw(RL)P | Page-mode pulse duration,<br>RAS low (see Note 9) | tRASP | 80 | 100 000 | 100 | 100 000 | 120 | 100 000 | 150 | 100 000 | ns | | tw(WL) | Write pulse duration | twp | 15 | | 15 | | 20 | | 25 | | ns | | t <sub>su(CA)</sub> | Column-address setup time before CAS low | tASC | . 0 | | 3 | | 3 | | 3 | | ns | | t <sub>su(RA)</sub> | Row-address setup time before RAS low | t <sub>ASR</sub> | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>su(D)</sub> | Data setup time<br>(see Note 10) | tDS | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>su(rd)</sub> | Read setup time before CAS low | tRCS | 0 | | 0 | | 0 | | . 0 | | ns | | t <sub>su</sub> (WCL) | W-low setup time before CAS low (see Note 11) | twcs | 0 | | . 0 | | 0 | | 0 | | ns | | t <sub>su</sub> (WCH) | W-low setup time before CAS high | tCWL | 20 | | 25 | | 30 | | 40 | | ns | | <sup>t</sup> su(WRH) | W-low setup time before RAS high | tRWL | 20 | | 25 | | 30 | | 40 | | ns | | th(CA) | Column-address hold time after CAS low | <sup>t</sup> CAH | 15 | | 20 | | 20 | | 25 | | ns | | <sup>t</sup> h(RA) | Row-address hold time after | t <sub>RAH</sub> | 12 | | 15 | | 15 | | 20 | | ns | - NOTES: 5. Timing measurements in this table are referenced to VIL max and VIH min. - 6. All cycle times assume tt = 5 ns. - To assure t<sub>C</sub>(P) min, t<sub>SU(CA)</sub> should be greater than or equal to t<sub>W(CH)</sub>. In a read-modify-write cycle, t<sub>d(CLWL)</sub> and t<sub>SU(WCH)</sub> must be observed. - In a read-modify-write cycle, td(RLWL) and tsu(WRH) must be observed. Referenced to the later of CAS or W in write operations. - 11. Early write operation only. SGMS023B-DECEMBER 1988-REVISED MARCH 1992 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | ALT. | '4C10 | 24-80 | '4C1024-10 | | '4C1024-12 | | '4C1024-15 | | UNIT | |----------------------|----------------------------------------------------------------------|------------------|-------|-------|------------|-----|------------|-----|------------|-----|------| | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | וואט | | <sup>t</sup> h(RCLA) | Column-address hold time after RAS low (see Note 12) | †AR | 60 | | 70 | | 80 | | 100 | | ns | | <sup>t</sup> h(D) | Data hold time (see Note 10) | tDH | 15 | | 20 | | 25 | | 30 | | ns | | <sup>t</sup> h(RLD) | Data hold time after RAS low (see Note 12) | t <sub>DHR</sub> | 60 | | 70 | | 85 | | 110 | | ns | | <sup>t</sup> h(CHrd) | Read hold time after CAS high (see Note 15) | tRCH | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> h(RHrd) | Read hold time after RAS high (see Note 15) | <sup>t</sup> RRH | 10 | | 10 | | 10 | | 10 | | ns | | th(CLW) | Write hold time after CAS low (see Note 11) | twch | 15 | | 20 | | 25 | | 30 | | ns | | th(RLW) | Write hold time after RAS low (see Note 12) | twcn | 60 | | 70 | | 85 | | 100 | | ns | | td(RLCH) | Delay time, RAS low to CAS high | tcsH | 80 | | 100 | | 120 | | 150 | | ns | | td(CHRL) | Delay time, CAS high to RAS low | tCRP | 0 | | 0 | | 0 | | 0 | | ns | | td(CLRH) | Delay time, CAS low to RAS high | tRSH | 20 | | 25 | | 30 | | 40 | | ns | | <sup>t</sup> d(CLWL) | Delay time, CAS low to W low (see Note 13) | tCWD | 20 | | 25 | • | 40 | | 50 | | ns | | <sup>t</sup> d(RLCL) | Delay time, RAS low to CAS low (see Note 14) | tRCD | 22 | 60 | 28 | 75 | 28 | 90 | 33 | 110 | ns | | <sup>t</sup> d(RLCA) | Delay time, RAS low to column address (see Note 14) | tRAD | 17 | 40 | 20 | 55 | 20 | 65 | 25 | 80 | ns | | <sup>t</sup> d(CARH) | Delay time, column address to RAS high | <sup>t</sup> RAL | 40 | | 45 | | 55 | | 70 | | ns | | td(CACH) | Delay time, column address to CAS high | <sup>t</sup> CAL | 40 | | 45 | | 55 | | 70 | | ns | | <sup>t</sup> d(RLWL) | Delay time, $\overline{RAS}$ low to $\overline{W}$ low (see Note 13) | tRWD | 80 | | 100 | | 130 | | 160 | | ns | | <sup>t</sup> d(CAWL) | Delay time, column address to $\overline{W}$ low (see Note 13) | t <sub>AWD</sub> | 40 | | 45 | | 65 | | 80 | | ns | | td(RLCH)R | Delay time, RAS low to CAS high (see Note 16) | <sup>t</sup> CHR | 20 | | 25 | | 25 | | 30 | | ns | | 네(CLRL)R | Delay time, CAS low to RAS low (see Note 16) | <sup>t</sup> CSR | 10 | | 10 | | 10 | | 15 | | ns | | td(RHCL)R | Delay time, RAS high to CAS low (see Note 16) | <sup>t</sup> RPC | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>rf</sub> | Refresh time interval | tREF | | 8 | | 8 | | 8 | | 8 | ms | | tę | Transition time (see Note 17) | _ | | | | | | | | | ns | NOTES: 10. Referenced to the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ in write operations. 11. Early write operation only. - 12. The minimum value is measured when $t_{d(RLCL)}$ is set $t_{d(RLCL)}$ min as a reference. - 13. Read -modify-write operation only. - 14. Maximum value specified only to assure access time. - Either th(RHrd) or th(CHrd) must be satisfied for a read cycle. CAS-before-RAS refresh only. - 17. Transition times (rise and fall) for $\overline{RAS}$ and $\overline{CAS}$ are to be minimum of 3 ns and a maximum of 50 ns. (A) Load Circuit (A) Alternate Load Circuit Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from high impedance to an invalid state prior to the specified access time. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing Figure 4. Write Cycle Timing NOTE A: Output may go from high-impedance to an invalid state prior to the specified access time. Figure 5. Read-Write/Read-Modify-Write Cycle Timing NOTES: A. Output may go from high impedance to an invalid state prior to the specified access time. B. A write cycle or a read-modify cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. C. Access time is $t_{a(CP)}$ or $t_{a(CA)}$ dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. A read cycle or a read-modify-write cycle can be intermixed with write cycles as long as read and read-modify-write timing specifications are not violated. B. Referenced to CAS or W, whichever occurs last. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from high impedance to an invalid state prior to the specified access time. B. A read or a write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing SGMS023B-DECEMBER 1988-REVISED MARCH 1992 ## PARAMETER MEASUREMENT INFORMATION tw(RL) VIH RAS $V_{IL}$ td(RHCL)R → $V_{IH}$ $V_{IL}$ td(CHRL) th(RA) $V_{IH}$ Row Row VIL $v_{\text{IH}}$ $V_{IL}$ $V_{IH}$ $v_{iL}$ Vон VOL Figure 9. RAS-Only Refresh Timing SGMS023B-DECEMBER 1988-REVISED MARCH 1992 Figure 10. Hidden Refresh Cycle Figure 11. Automatic (CAS-Before-RAS) Refresh Timing SGMS023B-DECEMBER 1988-REVISED MARCH 1992 ## SMJ44100 4 194 304-WORD BY 1-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS040B-JANUARY 1991-REVISED JULY 1991 - Processed to MIL-STD-883, Class B - Military Temperature Range . . . –55 °C to 125°C - Organization . . . 4 194 304 × 1 - Single 5-V Power Supply (±10% Tolerance) - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ | |-------------|--------|--------|--------|----------| | | TIME | TIME | TIME | OR WRITE | | | (trac) | (tCAC) | (taa) | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | SMJ44100-80 | 80 ns | 20 ns | 40 ns | 150 ns | | SMJ44100-10 | 100 ns | 25 ns | 50 ns | 180 ns | | SMJ44100-12 | 120 ns | 30 ns | 55 ns | 210 ns | - Enhanced Page Mode Operation for Faster Memory Access - Higher Data Bandwidth Than Conventional Page-Mode Parts - Random Single-Bit Access Within a Row With a Column Address - CAS-Before-RAS Refresh - Long Refresh Period . . . 1024-Cycle Refresh in 16 ms (Max) - 3-State Unlatched Output - Low Power Dissipation - Texas Instruments EPIC™ CMOS Process - All Inputs/Outputs and Clocks are TTL Compatible - Packaging Options: - 400 mil 20/26-Leadless Ceramic SOLCC (HM Suffix) - 18-Pin, 400 mil Ceramic DIP (JD Suffix) - 20-Pin, Ceramic Flatpack (HR Suffix) - 20-Pin, Ceramic CSOJ - Additional Package Options Planned | D | HM AND CSOJ PACKAGE:<br>(TOP VIEW) | S† HR PACKAGE†<br>(TOP VIEW) | |---|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | | D 1 26 V <sub>S</sub> W 2 25 Q RAS 3 24 CA NC 4 23 NC A10 5 22 AS A0 9 18 A8 A1 10 17 A7 A2 11 16 A6 | SS D 1 20 V <sub>SS</sub> W 2 19 Q AS RAS 3 18 CAS C NC 4 17 NC A10 5 16 A9 A0 6 15 A8 A1 7 14 A7 A2 8 13 A6 A3 9 12 A5 | <sup>†</sup> Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | | | | |------------------|------------------------|--|--|--|--|--| | A0-A10 | Address Inputs | | | | | | | CAS | Column-Address Strobe | | | | | | | D | Data In | | | | | | | NC | No Internal Connection | | | | | | | Q | Data Out | | | | | | | RAS | Row-Address Strobe | | | | | | | W | Write Enable | | | | | | | Vcc | 5-V Supply | | | | | | | VSS | Ground | | | | | | ## description The SMJ44100 series are high-speed 4 194 304-bit dynamic random-access memories, organized as 4 194 304 words of one bit each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power operation. The SMJ44100 features maximum row access time of 80 ns, 100 ns, and 120 ns. Maximum power dissipation is as low as 385 mW operating and 22 mW standby. All inputs and outputs, including clocks, are compatible with Series 54 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. ## SMJ44100 4 194 304-WORD BY 1-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS040B-JANUARY 1991-REVISED JULY 1991 The SMJ44100 is offered in a 400 mil 20/26-leadless ceramic surface mount SOLCC package (HM Suffix), 18-pin ceramic dual-in-line package (JD Suffix), 20-pin ceramic flatpack (HR Suffix) and a 20-pin leaded ceramic chip carrier (CSOJ). All packages are guaranteed for operation from – 55°C to 125°C. #### operation #### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum RAS low time and the CAS page cycle time used. With minimum CAS page cycle time, all 1024 columns specified by column addresses A0 through A9 can be accessed without intervening RAS cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of RAS. The buffers act as transparent or flow-through latches while CAS is high. The falling edge of CAS latches the column addresses. This feature allows the SMJ44100 to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as column address is valid rather than when CAS transitions low. This performance improvement is referred to as enhanced page mode. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of CAS. In this case, data is obtained after t<sub>CAC</sub> max (access time from CAS low), if t<sub>AA</sub> max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time CAS goes high, access time for the next cycle is determined by the later occurrence of t<sub>CAC</sub> or t<sub>CPA</sub> (access time from rising edge of CAS). #### address (A0-A10) Twenty-two address bits are required to decode 1 of 4 194 304 storage cell locations. Eleven row-address bits are set up on inputs A0 through A10 and latched onto the chip by the row-address strobe ( $\overline{RAS}$ ). The eleven column-address bits are set up on pins A0 through A10 and latched onto the chip by the column-address strobe ( $\overline{CAS}$ ). All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. #### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting common I/O operation. #### data in (D) Data is written during a write or read-write cycle. Depending on the mode of operation, the falling edge of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-write cycle, $\overline{CAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. #### data out (Q) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 54 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{\text{CAS}}$ is brought low. In a read cycle the output becomes valid after the access time interval $t_{\text{CAC}}$ that begins with the negative transition of $\overline{\text{CAS}}$ as long as $t_{\text{RAC}}$ and $t_{\text{AA}}$ are satisfied. The output becomes valid after the access time has elapsed and remains valid while $\overline{\text{CAS}}$ is low; $\overline{\text{CAS}}$ going high returns it to a high-impedance state. In a delayed-write or read-write cycle, the output will follow the sequence for the read cycle. #### refresh A refresh operation must be performed at least once every sixteen milliseconds to retain data. This can be achieved by strobing each of the 1024 rows (A0–A9). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{RAS}$ -only operation can be used by holding $\overline{CAS}$ at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{RAS}$ -only refresh. Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{CAS}$ at $V_{IL}$ after a read operation and cycling $\overline{RAS}$ after a specified precharge period, similar to a $\overline{RAS}$ -only refresh cycle. The external address is ignored during the hidden refresh cycles. #### CAS-before-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ [see parameter $t_{\text{CSR}}$ ] and holding it low after $\overline{\text{RAS}}$ falls [see parameter $t_{\text{CHR}}$ ]. For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . The external address is ignored and the refresh address is generated internally. #### power-up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. #### test mode An industry standard Design For Test (DFT) mode is incorporated in the SMJ44100. A $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ cycle with $\overline{\text{W}}$ low (WCBR) cycle is used to enter test mode. In the test mode, data is written into and read from eight sections of the array in parallel. Data is compared upon reading and if all bits are equal, the data out pin will go high. If any one bit is different, the data out pin will go low. Any combination read, write, read-write, or page-mode can be used in test mode. The test mode function reduces test times by enabling the 4 meg DRAM to be tested as if it were a 512K DRAM, where row address 10, column address 10, and also column address 0 are not used. A $\overline{\text{RAS}}$ only or CBR refresh cycle is used to exit the DFT mode. ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown are for the HM package. ## functional block diagram SGMS040B-JANUARY 1991-REVISED JULY 1991 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | _ | • | • | • | • , | • | |----------------------------------|--------------|---|---|-----|-----------------| | Voltage range on any pin | (see Note 1) | | | | 1 V to 7 V | | Voltage range on V <sub>CC</sub> | | | | | – 1 V to 7 V | | Short circuit output current | t | | | | 50 mA | | Power dissipation | | | | | 1 W | | Operating temperature . | | | | | – 55°C to 125°C | | Storage temperature range | e | | | | – 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | V | | TA | Min operating temperature | 55 | | | °C | | ТС | Max operating case temprature | | | 125 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | '44100-80 | | '44100-10 | | '44100-12 | | | |-----------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------|------|-----------|------|-----------|------|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Voн | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ٧ | | lį. | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | μА | | Ю | Output current (leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>V <sub>CC</sub> = 5.5 V, CAS high | | ± 10 | | ± 10 | | ± 10 | μА | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 85 | | 80 | | 70 | mA | | ICC2 | Standby current | After 1 memory cycle, RAS and CAS high, V <sub>IH</sub> = 2.4 V (TTL) | | 4 | | 4 | | 4 | mA | | ССЗ | Average refresh current (RAS-only, or CBR) (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling, CAS high (RAS-only),<br>RAS low, after CAS low (CBR) | | 85 | | 75 | | 65 | mA | | ICC4 | Average page current (see Note 4) | tpc = minimum, Vcc = 5.5 V,<br>RAS low, CAS cycling | | 50 | | 40 | | 35 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ 4. Measured with a maximum of one address change while CAS = VIH. ## SMJ44100 4 194 304-WORD BY 1-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS040B-JANUARY 1991-REVISED JULY 1991 # capacitance over recommended ranges of supply voltage and operating temperature, $f=1\ \text{MHz}$ (see Note 5) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 7 | pF | | C <sub>i(D)</sub> | Input capacitance, data inputs | | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 10 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 10 | pF | | Со | Output capacitance | | | 10 | pF | NOTE 5: VCC equal to 5 V ± 0.5 V and the bias on pins under test is 0 V. Capacitance is sampled only at initial design and after any major change. #### switching characteristics over recommended ranges of supply voltage range and operating temperature | | PARAMETER | '44100-80 | '44100-10 | | '44100-12 | | UNIT | |------------------|-------------------------------------------------|-----------|-----------|-----|-----------|-----|------| | | PARAMETER | MIN MAX | MIN M | IAX | MIN | MAX | UNII | | taa | Access time from column-address | 40 | | 50 | | 55 | ns | | tCAC | Access time from CAS low | 20 | | 25 | | 30 | ns | | t <sub>CPA</sub> | Access time from column precharge | 45 | | 50 | | 55 | ns | | tRAC | Access time from RAS low | 80 | | 100 | Ì | 120 | ns | | tOFF | Output disable time after CAS high (see Note 6) | 20 | | 25 | | 30 | ns | NOTE 6: tOFF is specified when the output is no longer driven. The output is disabled when CAS is brought high. ## timing requirements over recommended ranges of supply voltage and operating temperature | | | '44100 | -80 | '44100· | -10 | '44100-12 | | UNIT | |------------------|------------------------------------------------------------------------------|--------|---------|---------|---------|-----------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>RC</sub> | Random read or write cycle (see Note 7) | 150 | | 180 | | 210 | | ns | | tRWC | Read-write cycle time | 175 | | 210 | | 245 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 50 | | 60 | | 65 | | ns | | tPRWC | Page-mode read-write cycle time | 70 | | 85 | | 95 | | ns | | trasp | Page-mode pulse duration, RAS low (see Note 9) | 80 | 100 000 | 100 | 100 000 | 120 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 9) | 80 | 10 000 | 100 | 10 000 | 120 | 10 000 | ns | | t <sub>CAS</sub> | Pulse duration, CAS low (see Note 10) | 20 | 10 000 | 25 | 10 000 | 30 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | • | 15 | | ns | | tRP | Pulse duration, RAS high (precharge) | 60 | | 70 | | 80 | | ns | | tWP | Write pulse duration | 15 | | 20 | | 25 | | ns | | †ASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 20 | | 25 | | 30 | | ns | | tRWL | W-low setup time before RAS high | 20 | | 25 | | 30 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | ns | | twsn | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | t <sub>CAH</sub> | Column-address hold time after CAS low | 15 | | 20 | | 20 | | ns | | tDHR | Data hold time after RAS low | 60 | | 75 | | 90 | | ns | | <sup>t</sup> DH | Data hold time (see Note11) | 15 | | 20 | | 25 | | ns | | tAR | Column address hold time after RAS low (see Note 13) | 60 | | 75 | | 90 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 15 | | 15 | | ns | | tRCH | Read hold time after CAS high (see Note 12) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 12) | 0 | | 0 | | 0 | | ns | | tWCH | Write hold time after CAS low (Early write operation only) | 15 | | 20 | | 25 | | ns | | twcr | Write hold time after RAS low (see Note 10) | 60 | | 75 | | 90 | | ns | | twhr | W high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | t <sub>AWD</sub> | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 40 | | 50 | | 55 | | ns | #### Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To assure tpc min, tASC should be greater than or equal to tcp. - 9. In a read-write cycle, tRWD and tRWL must be observed. - 10. In a read-write cycle, tCWD and tCWL must be observed. - 11. Referenced to the later of CAS or W in write operations. - 12. Either tRRH or tRCH must be satisfied for a read cycle. - 13. The minimum value is measured when tRDC is set to tRCD min as a reference. SGMS040B-JANUARY 1991-REVISED JULY 1991 ## timing requirements over recommended supply voltage range and operating temperature range | | | '44100- | 80 | '44100- | 10 | '44100-12 | | UNIT | |------------------|-------------------------------------------------------------------------------------------------|---------|-----|---------|-----|-----------|------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 20 | | 20 | | 25 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | tcsH | Delay time, RAS low to CAS high | 80 | | 100 | | 120 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, $\overline{\text{CAS}}$ low to $\overline{\text{W}}$ low(Read-write operation only) | 20 | | 25 | | 30 | | ns | | t <sub>RAD</sub> | Delay time, RAS low to column-address (see Note 14) | 15 | 40 | 20 | 50 | 20 | . 65 | ns | | <sup>t</sup> RAL | Delay time, column-address to RAS high | 40 | | 50 | | 55 | | ns | | tCAL. | Delay time, column-address to CAS high | 40 | | 50 | | 55 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 14) | 20 | 60 | 25 | 75 | 25 | 90 | ns | | tRPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 20 | | 25 | | 30 | | ns | | tRWD | Delay time, RAS low to ₩ low<br>(Read-write operation only) | 80 | | 100 | | 120 | , | ns | | tCLZ | CAS to output in low Z (see Note 15) | | | | | | | | | <sup>t</sup> REF | Refresh time interval | | 16 | | 16 | | 16 | ms | | tŢ | Transition time (see Note 16) | | | | | | | | NOTES: 14. Maximum value specified only to assure access time. Figure 1. Load Circuits for Timing Parameters <sup>15.</sup> Valid data is presented at the output after all access times are satisfied. The output may go from three-state to an invalid data state prior to the specified access times as the output is driven when $\overline{\text{CAS}}$ goes low. 16. Transition times (rise and fall) for $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ are to be minimum of 3 ns and maximum of 50 ns. NOTE A: Valid data is presented at the output after all access times are satisfied. The output may go from three-state to an invalid data state prior to the specified access times as the output is driven when CAS goes low. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing SGMS040B-JANUARY 1991-REVISED JULY 1991 NOTE A: Valid data is presented at the output after all access times are satisfied. The output may go from three-state to an invalid data state prior to the specified access times as the output is driven when OAS goes low. Figure 4. Write Cycle Timing NOTE A: Valid data is presented at the outputs after all access times are satisfied. The output may go from three-state to an invalid data state prior to the specified access times as the output is driven when $\overline{\text{CAS}}$ goes low. Figure 5. Read-Write Cycle Timing SGMS040B-JANUARY 1991-REVISED JULY 1991 - NOTES: A. Valid data is presented at the output after all access times are satisfied. The output may go from three-state to an invalid data state prior to the specified access times as the output is driven when CAS goes low. - B. Access time is topa or taa dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to CAS or W, whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with a write cycle as long as read and read-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing SGMS040B-JANUARY 1991-REVISED JULY 1991 - NOTES: A. Valid data is presented at the output after all access times are satisfied. The output may go from three-state to an invalid data state prior to the specified access times as the output is driven when CAS goes low. - B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Write Cycle Timing B. A10 is a don't care. • Figure 9. RAS-Only Refresh Timing NOTES: A. Transition times (rise and fall) for RAS and CAS are to be minimum of 3 ns and maximum of 50 ns. B. A10 is a don't care. Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 11. Hidden Refresh Cycle (Read) Figure 12. Hidden Refresh Cycle (Write) ## SMJ44100 4 194 304-WORD BY 1-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS040B-JANUARY 1991-REVISED JULY 1991 ## SMJ44400 1 048 576-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY JD AND HR PACKAGEST SGMS041B-JANUARY 1991-REVISED JULY 1991 - Processed to MIL-STD-883, Class B - Military Temperature Range ... -55 to 125°C - Organization . . . 1 048 576 × 4 - Single 5-V Power Supply (±10% Tolerance) - Performance Ranges: | | ACCESS | ACCESS | ACCESS | READ | |-------------|--------|--------|--------|----------| | | TIME | TIME | TIME | OR WRITE | | | (trac) | (tCAC) | (taa) | CYCLE | | | (MAX) | (MAX) | (MAX) | (MIN) | | SMJ44400-80 | 80 ns | 20 ns | 40 ns | 150 ns | | SMJ44400-10 | 100 ns | 25 ns | 50 ns | 180 ns | | SMJ44400-12 | 120 ns | 30 ns | 55 ns | 210 ns | - Enhanced Page Mode Operation for Faster Memory Access - Higher Data Bandwidth Than Conventional Page-Mode Parts - Random Single-Bit Access Within a Row With a Column Address - CAS-Before-RAS Refresh - Long Refresh Period . . . 1024-Cycle Refresh in 16 ms (Max) - 3-State Unlatched Output - Low Power Dissipation - Texas Instruments EPIC™ CMOS Process - All Inputs/Outputs and Clocks are TTL Compatible - Packaging Options: - 400-mil 20/26-Leadless Ceramic SOLCC (HM Suffix) - 20-Pin, 400-Mil Ceramic DIP (JD Suffix) - 20-Pin Ceramic Flatpack (HR Suffix) - 20-Pin Ceramic CSOJ - Additional Package Options Planned #### (TOP VIEW) 20 🗆 V<sub>SS</sub> DQ1 [ DQ2 🛮 2 19 DQ4 ₩ 🛮 3 18 DQ3 17 🛮 CAS RAS [] 16∏ <u>⊙E</u> A9 🛮 5 15 A8 A0 []6 14 🛮 A7 A1 [ <sup>13</sup>∏ A6 A2 [ 8 АЗ 🛛 9 12 🗍 A5 10 11 ∏ A4 $V_{CC}$ L #### HM AND CSOJ PACKAGES† (TOP VIEW) † Packages are shown for pinout reference only. | PIN | NOMENCLATURE | |---------|-----------------------| | A0-A9 | Address Inputs | | CAS | Column-Address Strobe | | DQ1-DQ4 | Data In/Data Out | | ŌĒ | Output Enable | | RAS | Row-Address Strobe | | ₩ | ·Write Enable | | Vcc | 5-V Supply | | Vss | Ground | #### description The SMJ44400 series are high-speed 4 194 304-bit dynamic random-access memories, organized as 1 048 576 words of four bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low-power operation. The SMJ44400 features maximum row access time of 80 ns, 100 ns, and 120 ns. Maximum power dissipation is as low as 360 mW operating and 22 mW standby. EPIC is a trademark of Texas Instruments Incorporated. Texas (Instruments SGMS041B-JANUARY 1991-REVISED JULY 1991 All inputs and outputs, including clocks, are compatible with Series 54 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The SMJ44400 is offered in a 400-mil 20/26-leadless ceramic surface mount SOLCC package (HM suffix), a 20-pin ceramic dual-in-line package (JD suffix), a 20-pin ceramic flatpack (HR suffix), and a 20-pin leaded ceramic chip carrier (CSOJ). All packages are characterized for operation from -55°C to 125°C. #### operation #### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum $\overline{RAS}$ low time and the $\overline{CAS}$ page cycle time used. With minimum $\overline{CAS}$ page cycle time, all 1024 columns specified by column addresses A0 through A9 can be accessed without intervening $\overline{RAS}$ cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the SMJ44400 to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as column address is valid rather than when $\overline{CAS}$ transitions low. This performance improvement is referred to as enhanced page mode. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{CAS}$ low), if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time $\overline{CAS}$ goes high, access time for the next cycle is determined by the later occurrence of $t_{CAC}$ or $t_{CPA}$ (access time from rising edge of $\overline{CAS}$ ). #### address (A0-A9) Twenty address bits are required to decode 1 of 1 048 576 storage cell locations. Ten row-address bits are set up on inputs A0 through A9 and latched onto the chip by the row-address strobe ( $\overline{RAS}$ ). The ten column-address bits are set up on pins A0 through A9 and latched onto the chip by the column-address strobe ( $\overline{CAS}$ ). All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. #### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. #### data in/out (DQ1-DQ4) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 54 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{CAS}$ and $\overline{OE}$ are brought low. In a read cycle the output becomes valid after all access times are satisfied. The output remains valid while $\overline{CAS}$ and $\overline{OE}$ are low. $\overline{CAS}$ or $\overline{OE}$ going high returns it to a high-impedance state. This is accomplished by bringing $\overline{OE}$ high prior to applying data, thus satisfying $t_{OED}$ . #### output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{CAS}$ to be brought low for the output buffers to go into the low-impedance state. Once in the low-impedance state, they will remain in the low-impedance state until either $\overline{OE}$ or $\overline{CAS}$ is brought high. #### refresh A refresh operation must be performed at least once every sixteen milliseconds to retain data. This can be achieved by strobing each of the 1024 rows (A0–A9). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding $\overline{\text{CAS}}$ at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. The external address is ignored during the hidden refresh cycles. #### CAS-before-RAS refresh CAS-before-RAS refresh is utilized by bringing CAS low earlier than RAS (see parameter t<sub>CSR</sub>) and holding it low after RAS falls (see parameter t<sub>CHR</sub>). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. #### test mode An industry standard Design For Test (DFT) mode is incorporated in the SMJ44400. A $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ with $\overline{\text{W}}$ low (WCBR) cycle is used to enter test mode. In the test mode, data is written into and read from eight sections of the array in parallel. All data is written into the array through DQ1. Data is compared upon reading and if all bits are equal, all DQ pins will go high. If any one bit is different, all the DQ pins will go low. Any combination read, write, read-write, or page-mode can be used in the test mode. The test mode function reduces test times by enabling the 1M × 4 DRAM to be tested as if it were a 512K DRAM where column address 0 is not used. A $\overline{\text{RAS}}$ -only or CBR refresh cycle is used to exit the DFT mode. SGMS041B-JANUARY 1991-REVISED JULY 1991 ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pinouts illustrated are for the HM package. ## functional block diagram SGMS041B-JANUARY 1991-REVISED JULY 1991 ## absolute maximum ratings over operating temperature range (unless otherwise noted)† | Voltage range on any pin (see Note 1) | | |---------------------------------------|--------------| | Voltage range on V <sub>CC</sub> | | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating temperature – 5 | | | Storage temperature range – 6 | 5°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | - 1 | | 0.8 | ٧ | | TA | Min operating temperature | - 55 | | | ô | | TC | Max operating case temperature | | | 125 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | '44400-80 | | '44400- | 10 | '44400-12 | | UNIT | |------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------|------|---------|------|-----------|------|------| | | PARAMETER | TEST CONDITIONS | MIN MAX | | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | l | 0.4 | | 0.4 | ٧ | | ΙĮ | Input current (leakage) | V <sub>I</sub> = 0 to 6.5 V, V <sub>CC</sub> = 5.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | μА | | 10 | Output current (leakage) | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>V <sub>CC</sub> = 5.5 V, CAS high | | ± 10 | | ± 10 | | ± 10 | μΑ | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle, V <sub>CC</sub> = 5.5 V | | 85 | | 80 | | 70 | mA | | lCC2 | Standby current | After 1 memory cycle,<br>RAS and CAS high, V <sub>IH</sub> = 2.4 V | | 4 | | 4 | | 4 | mA | | ICC3 | Average refresh current (RAS-only, or CBR) | Minimum cycle, V <sub>CC</sub> = 5.5 V,<br>RAS cycling, CAS high (RAS only),<br>RAS low, after CAS low (CBR) | | 85 | | 75 | | 65 | mA | | ICC4 | Average page current (see Note 4) | tpC = minimum, VCC = 5.5 V,<br>RAS low, CAS cycling | | 50 | | 40 | | 35 | mA | NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{\parallel L}$ . 4. Measured with a maximum of one address change while $\overline{\text{CAS}}$ = $V_{IH}$ . NOTE 1: All voltage values in this data sheet are with respect to VSS. ## SMJ44400 1 048 576-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS041B-JANUARY 1991-REVISED JULY 1991 #### capacitance over recommended ranges of supply voltage and operating temperature, f = 1 MHz (see Note 5) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 10 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 10 | pF | | Co | Output capacitance | | | 10 | pF | NOTE 5: V<sub>CC</sub> equal to 5 V ± 0.5 V and the bias on pins under test is 0 V. Capacitance is sampled only at initial design and after any major change. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | | '44400-80 | | '44400-10 | | '44400-12 | | UNIT | |------------------|-------------------------------------------------|-----------|-----|-----------|-----|-----------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tAA | Access time from column-address | | 40 | | 45 | | 55 | ns | | †CAC | Access time from CAS low | | 20 | | 25 | | 30 | ns | | tCPA | Access time from column precharge | | 45 | | 50 | | 55 | ns | | t <sub>RAC</sub> | Access time from RAS low | | 80 | | 100 | | 120 | ns | | <sup>t</sup> OEA | Access time from OE low | | 20 | | 25 | | 30 | ns | | tOFF | Output disable time after CAS high (see Note 6) | | 20 | | 25 | | 30 | ns | | <sup>t</sup> OEZ | Output disable time after OE high (see Note 6) | | 20 | | 25 | | 30 | ns | NOTE 6: toff and tofz are specified when the output is no longer driven. The outputs are disabled by bringing either $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ high. ## 1 048 576-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS041B-JANUARY 1991-REVISED JULY 1991 ## timing requirements over recommended ranges of supply voltage and operating temperature | | | '44400 | -80 | '44400- | 10 | '44400-12 | | LIMIT | |------------------|------------------------------------------------------------------------------|--------|---------|---------|---------|-----------|---------|-------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> RC | Random read or write cycle (see Note 7) | 150 | | 180 | | 210 | | ns | | tRWC | Read-write cycle time | 205 | | 245 | | 285 | | ns | | tPC | Page-mode read or write cycle time (see Note 8) | 50 | | 60 | | 65 | | ns | | tPRWC | Page-mode read-write cycle time | 100 | | 120 | | 135 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 9) | 80 | 100 000 | 100 | 100 000 | 120 | 100 000 | ns | | t <sub>RAS</sub> | Non-page-mode pulse duration, RAS low (see Note 9) | 80 | 10 000 | 100 | 10 000 | 120 | 10 000 | ns | | t <sub>CAS</sub> | Pulse duration, CAS low (see Note 10) | 20 | 10 000 | 25 | 10 000 | 30 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 15 | | ns | | tRP | Pulse duration, RAS high (precharge) | 60 | | 70 | | 80 | | ns | | twp | Write pulse duration | 15 | | 20 | | 25 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 20 | | 25 | | 30 | | ns | | tRWL | W low setup time before RAS high | 20 | | 25 | | 30 | | ns | | twcs | W low setup time before CAS low<br>(Early write operation only) | 0 | | 0 | | 0 | | ns | | twsR | W high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 15 | | 20 | | 20 | | ns | | tDHR | Data hold time after RAS low | 60 | | 75 | | 90 | | ns | | <sup>t</sup> DH | Data hold time (see Note 11) | 15 | | 20 | | 25 | | ns | | t <sub>AR</sub> | Column-address hold time after RAS low (see Note 10) | 60 | | 75 | | 90 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 15 | | 15 | | ns | | tRCH | Read hold time after CAS high (see Note 12) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 12) | 0 | | 0 | | 0 | | ns | | tWCH | Write hold time after CAS low (Early write operation only) | 15 | | 20 | | 25 | | ns | | twcn | Write hold time after RAS low (see Note 10) | 60 | | 75 | | 90 | | ns | | twhr | W high hold time (CAS-before-RAS refresh only) | 10 | - | 10 | | 10 | · | ns | | tawn | Delay time, column-address to $\overline{W}$ low (Read-write operation only) | 70 | | 80 | | 90 | | ns | #### Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To assure tpc min, tASC should be greater than or equal to tcp. - 9. In a read-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. 10. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. 11. Referenced to the later of CAS or W in write operations. - 12. Either tRRH or tRCH must be satisfied for a read cycle. SGMS041B-JANUARY 1991-REVISED JULY 1991 ## timing requirements over recommended ranges of supply voltage and operating temperature | | | '44400-80 | | '44400-10 | | '44400-12 | | UNIT | |------------------|-----------------------------------------------------------------|-----------|-----|-----------|-----|-----------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | <sup>t</sup> CHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 25 | | ns | | tCRP | Delay time, CAS high to RAS low | 0 | | 0 | | 0 | | ns | | tCSH | Delay time, RAS low to CAS high | 80 | | 100 | | 120 | | ns | | tCSR | Delay time, CAS low to RAS low<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low (Read-write operation only) | 50 | | 60 | | 70 | | ns | | <sup>t</sup> OEH | OE command hold time | 20 | | 25 | | 30 | | ns | | tOED | OE to data delay | 20 | | 25 | | 30 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | 20 | | 25 | | 30 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 13) | 15 | 40 | 20 | 50 | 20 | 65 | ns | | †RAL | Delay time, column-address to RAS high | 40 | | 50 | | 55 | | ns | | <sup>t</sup> CAL | Delay time, column-address to CAS high | 40 | | 50 | | 55 | | ns | | <sup>t</sup> RCD | Delay time, RAS low to CAS low (see Note 13) | 20 | 60 | 25 | 75 | 25 | 90 | ns | | <sup>t</sup> RPC | Delay time, RAS high to CAS low | ·· 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 20 | | 25 | | 30 | | ns | | tRWD | Delay time, RAS low to W low (Read-write operation only) | 110 | | 135 | | 160 | | ns | | <sup>t</sup> REF | Refresh time interval | | 16 | | 16 | | 16 | ms | | tΤ | Transition time (see Note 15) | | | | | | | | NOTES: 13. Maximum value specified only to assure access time. - 14. Valid data is presented at the outputs after all access times are satisfied but may go from three-state to an invalid data state prior to the specified access times as the outputs are driven when CAS goes low. - 15. Transition times (rise and fall) for RAS and CAS are to be a minimum of 3 ns and a maximum of 50 ns. Figure 1. Load Circuits for Timing Parameters NOTE A: Valid data is presented at the outputs after all access times are satisfied but may go from three-state to an invalid data state prior to the specified access times as the outputs are driven when CAS goes low. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing Figure 4. Write Cycle Timing NOTE A: Valid data is presented at the outputs after all access times are satisfied but may go from three-state to an invalid data state prior to the specified access times as the outputs are driven when CAS goes low. Figure 5. Read-Write Cycle Timing NOTES: A. Valid data is presented at the outputs after all access times are satisfied but may go from three-state to an invalid data state prior to the specified access times as the outputs are driven when CAS goes low. B. Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to CAS or W, whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycles as long as read and read-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing SGMS041B-JANUARY 1991-REVISED JULY 1991 - NOTES: A. Valid data is presented at the outputs after all access times are satisfied but may go from three-state to an invalid data state prior to the specified access times as the outputs are driven when CAS goes low. - B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Write Cycle Timing NOTE A: Transition times (rise and fall) for RAS and CAS are to be a minimum of 3 ns and a maximum of 50 ns. Figure 9. RAS-Only Refresh Timing Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing SGMS041B-JANUARY 1991-REVISED JULY 1991 NOTE A: Valid data is presented at the outputs after all access times are satisfied but may go from three-state to an invalid data state prior to the specified access times as the outputs are driven when CAS goes low. Figure 11. Hidden Refresh Cycle (Read) Figure 12. Hidden Refresh Cycle (Write) ## SMJ44400 1 048 576-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS041B-JANUARY 1991-REVISED JULY 1991 SGMS045-NOVEMBER 1992 - Organization . . . 16 777 216 × 1 - Single 5-V Power Supply (10% Tolerance) - Performance Ranges: | | ACCESS<br>TIME<br>tRAC<br>(MAX) | ACCESS<br>TIME<br>tCAC<br>(MAX) | ACCESS<br>TIME<br>t <sub>AA</sub><br>(MAX) | READ<br>OR WRITE<br>CYCLE<br>(MIN) | |--------------|---------------------------------|---------------------------------|--------------------------------------------|------------------------------------| | SMJ416100-60 | 60 ns | 15 ns | 30 ns | 110 ns | | SMJ416100-70 | 70 ns | 18 ns | 35 ns | 130 ns | | SMJ416100-80 | 80 ns | 20 ns | 40 ns | 150 ns | | SMJ416100-10 | 100 ns | 25 ns | ' 45 ns | 180 ns | - Enhanced Page Mode Operation for Faster Memory Access - CAS-Before-RAS Refresh - Long Refresh Period . . . 4096 Cycles Refresh in 64 ms - 3-State Unlatched Output - Low Power Dissipation - All Inputs, Outputs and Clocks Are TTL Compatible - Operating Free-Air Temperature Range ... 55°C to 125°C ## description The SMJ416100 series are high-speed 16 777 216-bit dynamic random-access memories, organized as 16 777 216-bit words by one bit each. They employ EPIC™ (Enhanced Process Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum RAS access times of 60 ns. 70 ns. 80 ns. and 100 ns. All inputs, outputs, and clocks are compatible with Series 54 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The SMJ416100 is offered in 450-mil 24/28-pin surface mount SOLCC (FNC suffix) and flatpack (HKB suffix) packages. The packages are characterized for operation from – 55°C to 125°C. #### operation #### enhanced page mode Page mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to set up and strobe row addresses for the same page is eliminated. The maximum number of columns that can be addressed is determined by $t_{RAS}$ , the maximum $\overline{RAS}$ -low width. EPIC is a trademark of Texas Instruments Incorporated. FNC PACKAGE† (TOP VIEW) #### HKB PACKAGE† (TOP VIEW) | V <sub>CC</sub> ====== | 1 | 28 V <sub>SS</sub> | |------------------------|-----|--------------------| | D | 2 | 27 Q | | NC - | 3 | 26 NC | | . W | 4 | 25 <u>CAS</u> | | RAS ===== | 5 | 24 NC | | A11 | 6 | 23 A9 | | NC — | 7 . | 22 NC | | NC | 8 | 21 NC | | A10 | 9 | 20 A8 | | A0 | 10 | 19 A7 | | A1 | 11 | 18 A6 | | A2 | 12 | 17 A5 | | A3 | 13 | 16 A4 | | V <sub>CC</sub> ====== | 14 | 15 V <sub>SS</sub> | | · · | | | <sup>†</sup> Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | |-----------------------|------------------------|--|--| | A0-A11 Address Inputs | | | | | CAS | Column-Address Strobe | | | | D | Data In | | | | NC | No Internal Connection | | | | Q | Data Out | | | | RAS | Row-Address strobe | | | | W | Write Enable | | | | Vcc | 5-V Supply | | | | VSS | Ground | | | SGMS045-NOVEMBER 1992 The column address buffers in this CMOS device are activated on the falling edge of $\overline{RAS}$ . They act as a transparent or flow-through latch, while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the addresses into these buffers and also serves as an output enable. This feature allows the SMJ416100 to operate at a higher data bandwidth than conventional page-mode parts, since retrieval begins as soon as the column address is valid, rather than when $\overline{CAS}$ transitions low. The performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after t<sub>CAC</sub> max (access time from $\overline{CAS}$ low), if t<sub>AA</sub> max (access time from column address) and t<sub>RAC</sub> have been satisfied. In the event that the column address for the next cycle is valid at the time $\overline{CAS}$ goes high, access time is determined by the later occurrence of t<sub>CPA</sub> or t<sub>CAC</sub>. #### address (A0-A11) Twenty-four address bits are required to decode 1 of 16 777 216 storage cell locations. Twelve row-address bits are set on inputs A0 through A11 and latched onto the chip by the row-address strobe (RAS). Twelve column-address bits are set on A0 through A12 and latched onto the chip by the first column-address strobe (CAS). Row address A11 is required during a normal access and during RAS-only refresh as the device requires 4096 refresh cycles. All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select, activating the output buffer, as well as latching the address bits into the column buffer. #### write enable (W) The read or write mode is selected through the write-enable $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle, permitting common I/O operation. #### data in (D) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early-write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{CAS}$ will already be low, thus data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. #### data out (Q) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fan-out of two Series 54 TTL loads. The output is in the high-impedance (floating) state until $\overline{CAS}$ is brought low. In a read cycle the output becomes valid at the latest occurrence of trace, the output becomes valid at the latest occurrence of trace, the output becomes valid at the latest occurrence of trace, the output does not change, but retains the state just read. #### refresh A refresh operation must be performed at least once every 64 ms to retain data. This can be achieved by strobing each of the 4096 rows (A0–A11). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding $\overline{\text{CAS}}$ at a high (inactive) level, thus conserving power since the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. Hidden refresh may be performed by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after the specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle except with $\overline{\text{CAS}}$ held low. Valid data is maintained at the output throughout the hidden refresh cycle. An internal refresh address provides the refresh address during hidden refresh. #### CAS-before-RAS refresh CAS-before-RAS refresh is utilized by bringing CAS low earlier than RAS (see parameter t<sub>CSR</sub>) and holding it low after RAS falls (see parameter t<sub>CHR</sub>). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. For this mode of refresh, the external addresses are ignored and the refresh address is generated internally. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. SGMS045-NOVEMBER 1992 # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # functional block diagram | absolute maximum ratings over operating free-air temperature range tuniess otherwise noted) | osolute maximum ratings over operating free-air temperature range (unless otherwise noted) | |---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| |---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | Voltage range on any pin (see Note 1) | <br>−1 V to 7 V | |----------------------------------------|---------------------| | Voltage range on V <sub>CC</sub> | <br>– 1 V to 7 V | | Short circuit output current | <br>50 mA | | Power dissipation | 1 W | | Operating free-air temperature range . | <br>- 55°C to 125°C | | Storage temperature range | - 65°C to 150°C | ### recommended operating conditions | | | MIN | МОМ | MAX | UNIT | |-----|--------------------------------------|------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | - 1 | | 0.8 | V | | TA | Operating free-air temperature | - 55 | | 125 | ô | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | TEST SM | | TEST SMJ416100-60 SMJ416100-70 | | 100-70 | SMJ416 | 100-80 | SMJ416 | UNIT | | | |------------------|---------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------|------|--------|--------|--------|--------|------|------|----------| | | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | Voн | High-level output voltage | 1 <sub>OH</sub> = - 5 mA | 2.4 | | 2.4 | | 2.4 | | 2.4 | | > | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | | 0.4 | <b>v</b> | | I <sub>I</sub> | Input current<br>(leakage)‡ | V <sub>I</sub> = 0 to 6.5 V,<br>All other pins =<br>0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | Ю | Output current (leakage)‡ | V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>CAS high | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | <sup>I</sup> CC1 | Read or write cycle current (see Note 3) | Minimum cycle,<br>VCC = 5.5 V | | 90 | | 80 | | 70 | | 60 | mA | | | | After 1 memory cycle,<br>RAS and CAS high,<br>VIH = 2.4 V (TTL) | | 2 | * | 2 | | 2 | | 2 | mA | | ICC2 | Standby current | After 1 memory cycle,<br>RAS and CAS high,<br>VIH = VCC - 0.2 V<br>(CMOS) | | 1 | | 1 | | . 1 | | 1 | mA | | lCC3 | Average refresh<br>current (RAS-only or<br>CBR) (see Note 3)‡ | RAS cycling, CAS high<br>(RAS-only), RAS low<br>after CAS low (CBR) | | 90 | | 80 | | 70 | | 60 | mA | | ICC4 | Average page current (see Note 4)‡ | RAS low, CAS cycling | | 70 | | 65 | | 60 | | 55 | mA | | ICC7 | Standby current<br>output enable‡<br>(see Note 5) | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub> ,<br>Data out = enabled | | 5 | | 5 | | 5 | | 5 | mA | <sup>‡</sup> Minimum cycle, V<sub>CC</sub> = 5.5 V. <sup>5.</sup> Measured with indicated conditions following a normal read cycle. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. NOTES: 3. Measured with a maximum of one address change while RAS = VIL. <sup>4.</sup> Measured with a maximum of one address change while CAS = VIH. SGMS045-NOVEMBER 1992 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 6) | | PARAMETER | MiN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 9 | pF | | C <sub>i(D)</sub> | Input capacitance, data input | | | 8 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 8 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 8 | pF | | Co | Output capacitance · | . [ | | 14 | pF | NOTE 6: Capacitance is sampled only at initial design and after any major changes. Samples are tested at 0 V and 25° C with a 1 MHz signal applied to the pin under test. All other pins are open. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | SMJ41 | SMJ416100-60 | | 6100-70 | SMJ41 | 5100-80 | SMJ416100-10 | | UNIT | |------------------|-------------------------------------------------|-------|--------------|-----|---------|-------|---------|--------------|-----|------| | | PARAMETER | MIN | MAX | MIN | . MAX | MIN | MAX | MIN | MAX | UNII | | tAA | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | | 25 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 35 | _ | 40 | | 45 | | 50 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | tOFF | Output disable time after CAS high (see Note 8) | 0 | 15 | 0 | 18 | 0 | 20 | 0 | 25 | ns | NOTE 7: Valid data is presented at the output after all access times are satisfied but may go from a high-impedance state to an invalid data state prior to the specified access times as the output is driven when CAS goes low. <sup>8.</sup> toff is specified when the output is no longer driven. The output is disabled by bringing CAS high. ### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | SMJ416100-60 | | SMJ416100-70 | | SMJ416100-80 | | SMJ416100-10 | | | |-------------------|--------------------------------------------------------------|--------------|---------|--------------|---------|--------------|---------|--------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tRC | Random read or write cycle (see Note 9) | 110 | | 130 | | 150 | | 180 | | ns | | tRWC | Read-write cycle time | 130 | | 153 | | 175 | | 210 | | ns | | <sup>t</sup> PC | Page-mode read or write cycle time (see Note 10) | 40 | | 45 | | 50 | | 55 | | ns | | tPRWC | Page-mode read-write cycle time | 60 | | 68 | | 75 | | 85 | | ns | | <sup>t</sup> RASP | Page-mode pulse duration, RAS low (see Note 11) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | <sup>t</sup> RAS | Non-page-mode pulse duration, RAS low (see Note 11) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | t <sub>CAS</sub> | Pulse duration, CAS low (see Note 12) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 13) | 0 | | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | _ | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | 25 | | ns | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | 25 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | 0 | | ns | | twsR | W-high setup time<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | 15 | | ns | | tDH | Data hold time (see Note 12) | 10 | | 15 | | 15 | | 15 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 14) | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RRH | Read hold time after RAS high (see Note 14) | 5 | | 5 | | 5 | | 5 | | ns | | twcн | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | 15 | | ns | | twhr | W-high hold time<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | Continued next page. NOTES: 9. All cycle times assume $t_T = 5$ ns, referenced to $V_{IH}$ (min) and $V_{IL}$ (max) - 10. To insure tpc min, tASC should be greater than or equal to tcp. - 11. In a read-write cycle, $t_{\mbox{RWD}}$ and $t_{\mbox{RWL}}$ must be observed. - In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Referenced to the later of CAS or W in write operations. - 14. Either tRRH or tRCH must be satisfied for a read cycle. SGMS045-NOVEMBER 1992 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | SMJ416100-60 | | SMJ416100-70 | | SMJ416100-80 | | SMJ416100-10 | | UNIT | |------------------|--------------------------------------------------------------------------------------------------|--------------|-----|--------------|-----|--------------|-----|--------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tAWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 30 | | 35 | | 40 | | 45 | | ns | | tCHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | 5 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, $\overline{\text{CAS}}$ low to $\overline{\text{W}}$ low (Read-write operation only) | 15 | | 18 | | 20 | | 25 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address<br>(see Note 15) | 15 | 30 | 15 | 35 | 15 | 40 | 15 | 55 | ns | | <sup>t</sup> RAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | 45 | | ns | | tCAL | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | 45 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 15) | 20 | 45 | 20 | 52 | 20 | 60 | 20 | 75 | ns | | <sup>t</sup> RPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | 25 | | ns | | tRWD | Delay time, $\overline{RAS}$ low to $\overline{W}$ low (Read-write operation only) | 60 | | 70 | | 80 | | 100 | | ns | | tCPRH | RAS hold time from CAS precharge | 35 | | 40 | | 45 | | 50 | | ns | | tCPW | Delay time, W from CAS precharge | 35 | | 40 | | 45 | | 50 | | ns | | t <sub>REF</sub> | Refresh time interval | | 64 | | 64 | | 64 | | 64 | ms | NOTE 15: The maximum value is specified only to insure access time. Figure 1. Load Circuits For Timing Parameters NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing Figure 4. Write Cycle Timing SGMS045-NOVEMBER 1992 # PARAMETER MEASUREMENT INFORMATION NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Write Cycle Timing NOTES: A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. B: Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing #### SGMS045-NOVEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION NOTES: A: Referenced to $\overline{\text{CAS}}$ or $\overline{\text{W}}$ , whichever occurs last. B: A read cycle or a read-write cycle can be intermixed with write cycle as long as read and read-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Write Cycle Timing Figure 9. RAS-Only Refresh Timing Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 11. Hidden Refresh Cycle (Read) # SMJ416400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS042A-MARCH 1992-REVISED NOVEMBER 1992 - Organization . . . 4 194 304 × 4 - Single 5-V Power Supply (10% Tolerance) - Performance Ranges: | | ACCESS<br>TIME<br>tRAC<br>(MAX) | ACCESS<br>TIME<br>tCAC<br>(MAX) | ACCESS<br>TIME<br>tAA<br>(MAX) | READ<br>OR WRITE<br>CYCLE<br>(MIN) | |--------------|---------------------------------|---------------------------------|--------------------------------|------------------------------------| | SMJ416400-60 | 60 ns | 15 ns | 30 ns | 110 ns | | SMJ416400-70 | 70 ns | 18 ns | 35 ns | 130 ns | | SMJ416400-80 | 80 ns | 20 ns | 40 ns | 150 ns | | SMJ416400-10 | 100 ns | 25 ns | 45 ns | 180 ns | - Enhanced Page Mode Operation for Faster Memory Access - CAS-Before-RAS Refresh - Long Refresh Period . . . 4096 Cycles Refresh in 64 ms - 3-State Unlatched Output - Low Power Dissipation - All Inputs, Outputs, and Clocks are TTL Compatible - Operating Free-Air Temperature Range 55°C to 125°C #### description The SMJ416400 series are high-speed 16 777 216-bit dynamic random-access memories, organized as 4 194 304 words by four bits each. They employ EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum $\overline{RAS}$ access times of 60 ns, 70 ns, 80 ns, and 100 ns. All inputs, outputs, and clocks, are compatible with Series 54 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The SMJ416400 is offered in 450-mil 24/28-pin surface mount SOLCC (FNC suffix) and flatpack (HKB suffix) packages. The packages are characterized for operation from -55°C to 125°C. # FNC PACKAGE† # HKB PACKAGE† | V <sub>CC</sub> ===== | 1 | 28 | <br>$V_{SS}$ | |-----------------------|----|----|-----------------| | DQ1 | 2 | 27 | <br>DQ4 | | DQ2 | 3 | 26 | <br>DQ3 | | ₩ ==== | 4 | 25 | <br>CAS | | RAS ==== | 5 | 24 | ŌĒ | | A11 ===== | 6 | 23 | <br>A9 | | NC - | 7 | 22 | NC | | NC | 8 | 21 | NC | | A10 | 9 | 20 | <br>8A | | A0 | 10 | 19 | Α7 | | A1 | 11 | 18 | <br>A6 | | A2 | 12 | 17 | <br>A5 | | A3 | 13 | 16 | <br>A4 | | V <sub>CC</sub> — | 14 | 15 | $V_{\text{SS}}$ | | | | | | † Packages are shown for pinout reference only. | PIN | NOMENCLATURE | |-------------------|------------------------| | A0-A11 | Address Inputs | | CAS | Column-Address Strobe | | DQ1-DQ4 | Data In/Data Out | | NC | No Internal Connection | | ŌĒ | Output Enable | | RAS | Row-Address Strobe | | ₩ | Write Enable | | l v <sub>cc</sub> | 5-V Supply | | Vss | Ground | EPIC is a trademark of Texas Instruments Incorporated. # SMJ416400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS042A-MARCH 1992-REVISED NOVEMBER 1992 #### operation #### enhanced page mode Page mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to set up and strobe row addresses for the same page is eliminated. The maximum number of columns that can be addressed is determined by t<sub>RAS</sub>, the maximum RAS low width. The Column Address Buffers in this CMOS device are activated on the falling edge of RAS. They act as a transparent or flow-through latch, while CAS is high. The falling edge of CAS latches the addresses into these buffers and also serves as an output enable. This feature allows the SMJ416400 to operate at a higher data bandwidth than conventional page-mode parts, since retrieval begins as soon as the column address is valid, rather than when $\overline{\text{CAS}}$ transitions low. The performance improvement is referred to as "enhanced page mode". Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{\text{CAS}}$ . In this case, data is obtained after t<sub>CAC</sub> max (access time from $\overline{\text{CAS}}$ low), if t<sub>AA</sub> max (access time from column address) and t<sub>OEA</sub> have been satisfied. In the event that the column address for the next cycle is valid at the time $\overline{\text{CAS}}$ goes high, access time is determined by the later occurrence of t<sub>CPA</sub> or t<sub>CAC</sub>. #### address (A0-A11) Twenty-two address bits are required to decode 1 of 4 194 304 storage cell locations. Twelve row-address bits are set on inputs A0 through A11 and latched onto the chip by the row address strobe $\overline{RAS}$ . Ten column-address bits are set on A0 through A9 and latched onto the chip by the column address strobe $\overline{(CAS)}$ . Row address A11 is required during a normal access and during $\overline{RAS}$ only refresh as the device requires 4096 refresh cycles. All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select, activating the output buffer, as well as latching the address bits into the column buffer. ### write enable (W) The read or write mode is selected through the write-enable $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. #### data-in/data-out (DQ1-DQ4) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In the early-write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, $\overline{CAS}$ will already be low, thus data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. The three-state output buffer provides direct TTL compatibility (no pull-up resistor required) with a fan-out of two Series 74 TTL loads. The output is in the high-impedance (floating) state until $\overline{CAS}$ is brought low. In a read cycle the output becomes valid at the latest occurrence of $t_{RAC}$ , $t_{AA}$ , $t_{CAC}$ , or $t_{CPA}$ and remains valid while $\overline{CAS}$ is low. $\overline{CAS}$ going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output does not change, but retains the state just read. ### output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{CAS}$ to be brought low for the output buffers to go into the low-impedance state. Once in the low-impedance state, they will remain for the low-impedance state until either $\overline{OE}$ or $\overline{CAS}$ is brought high. #### refresh A refresh operation must be performed at least once every sixty-four milliseconds to retain data. This can be achieved by strobing each of the 4096 rows (A0-A11). A normal read or write cycle will refresh all bits in each row that is selected. A RAS-only operation can be used by holding CAS at a high (inactive) level, thus conserving power since the output buffer remains in the high-impedance state. Externally generated addresses must be used for a RAS-only refresh. Hidden refresh may be performed by holding CAS at V<sub>IL</sub> after a read operation and cycling RAS after the specified precharge period, similar to a RAS-only refresh cycle except with CAS held low. Valid data is maintained at the output throughout the hidden refresh cycle. An internal refresh address provides the refresh address during hidden refresh. #### **CAS-before-RAS** refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $t_{\text{CSR}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $t_{\text{CHR}}$ ). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . For this mode of refresh, the external addresses are ignored and the refresh address is generated internally. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # functional block diagram <sup>†</sup> Column Address 10 and Column Address 11 are not used. # SMJ416400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS042A-MARCH 1992-REVISED NOVEMBER 1992 #### absolute maximum ratings over operating free-air temperature† | Voltage on any pin (see Note 1) | - 1 V to 7 V | |-------------------------------------------|--------------| | Voltage range on V <sub>CC</sub> | | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range – 55 | 5°C to 125°C | | Storage temperature range – 65 | 5°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | -55 | | 125 | °C | NOTE 2: Then algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | PARAMETER | | TEGT GOVERNO | '416400 | -60 | '416400 | )-70 | '416400 | 08-0 | '416400 | | | |-----------|---------------------------------------------------|-------------------------------------------------------------------------|---------|------|---------|------|---------|------|---------|------|------| | | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = 5 mA | 2.4 | | 2.4 | , | 2.4 | | 2.4 | | ٧ | | VoL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ٧ | | IJ | Input current<br>(leakage)‡ | V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μΑ | | Ю | Output current<br>(leakage)‡ | VO = 0 to VCC, CAS high | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle,<br>VCC = 5.5 V | | 90 | | 80 | , | 70 | | 60 | mA | | la a - | Standby current | After 1 memory cycle, RAS and CAS high, VIH = 2.4 V (TTL) | | 2 | | 2 | | 2 | | 2 | mA | | ICC2 | | After 1 memory cycle, RAS and CAS high, VIH = VCC - 0.05 V (CMOS) | | 1 | | 1 | | 1 | | 1 | mA | | Іссз | Average refresh current (RAS-only or CBR)‡ | RAS cycling, CAS high<br>(RAS-only), RAS low<br>after CAS low (CBR) | | 90 | | 80 | | 70 | | 60 | mA | | ICC4 | Average page current (see Note 4)‡ | RAS low, CAS cycling | | 70 | | 65 | | 60 | | 55 | mA | | ICC7 | Standby current<br>output enable‡<br>(see Note 5) | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub> , Data<br>out = enabled | | 5 | | 5 | | 5 | | 5 | mA | <sup>‡</sup> Minimum cycle, V<sub>CC</sub> = 5.5 V. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{|L}$ . - 4. Measured with a maximum of one adddress change while CAS = VIH. - 5. Measured with indicated conditions following a normal read cycle. NOTE 1: All voltage values in this data sheet are with respect to VSS. capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 6) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 9 | pF | | Ci(RC) | Input capacitance, strobe inputs | | | 8 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 8 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 8 | pF | | СО | Output capacitance | | | 14 | pF | NOTE 6: Capacitance is sampled only at initial design and after any major change. Samples are tested at 0 V and 25°C with a 1 MHz signal applied to the pin under test. All other pins are open. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | PARAMETER | | '416400 | '416400-60 | | '416400-70 | | '416400-80 | | '416400-10 | | |------------------|-------------------------------------------------|---------|------------|-----|------------|-----|------------|-----|------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>A</sub> A | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | | 25 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | | 50 | ns | | tRAC | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | <sup>t</sup> OEA | Access time from OE low | | 15 | | 18 | | 20 | | 25 | ns | | tOFF | Output disable time after CAS high (see Note 8) | | 15 | | 18 | | 20 | | 25 | ns | | tOEZ | Output disable time after OE high (see Note 8) | | 15 | | 18 | | 20 | | 25 | ns | NOTES: 7. Valid data is presented at the outputs after all access times are satisfied but may go from a high-impedance state to an invalid data state prior to the specified access times as the outputs are driven when CAS goes low. 8. toff and toez are specified when the outputs are no longer driven. The outputs are disabled by bringing either OE or CAS high. # SMJ416400 4 194 304-WORD BY 4-BIT **DYNAMIC RANDOM-ACCESS MEMORY** SGMS042A-MARCH 1992-REVISED NOVEMBER 1992 # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | '416400-60 | | '416400-70 | | '41640 | 0-80 | '41640 | | | |-------------------|--------------------------------------------------------------|------------|---------|------------|---------|--------|---------|--------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> RC | Random read or write cycle (see Note 9) | 110 | | 130 | | 150 | | 180 | | ns | | tRWC | Read-write cycle time | 155 | | 181 | | 205 | | 245 | | ns | | <sup>t</sup> PC | Page-mode read or write cycle time (see Note 10) | 40 | | 45 | | 50 | | 55 | | ns | | tPRWC | Page-mode read-write cycle time | 85 | | 96 | | 105 | | 120 | | ns | | <sup>t</sup> RASP | Page-mode pulse duration, RAS low (see Note 10) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | †RAS | Non-page-mode pulse duration, RAS low (see Note 10) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | tCAS | Pulse duration, CAS low (see Note 9) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | twp | Write pulse duration | 15 | | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | 25 | | ns | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | 25 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | 0 | | ns | | twsR | W-high setup time<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | 300 000 | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time (see Note 11) | 10 | | 15 | | 15 | | 15 | | ns | | <sup>t</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 14) | 0 | | .0 | | 0 | | 0 | | ns | | <sup>t</sup> RRH | Read hold time after RAS high (see Note 14) | 5 | | 5 | | 5 | | 5 | | ns | | †WCH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | 15 | | ns | | twhr | W-high hold time<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | Continued next page. NOTES: 9. All cycle times assume $t_T$ = 5 ns, referenced to $V_{IH(min)}$ and $V_{IL(max)}$ . 10. To assure $t_{PC}$ min, $t_{ASC}$ should be greater than or equal to $t_{CP}$ . - 11. In a read-write cycle, tRWD and tRWL must be observed. - 12. In a read-write cycle, tcwp and tcwl must be observed. 13. Referenced to the later of CAS or W in write operations. - 14. Either tRRH or tRCH must be satisfied for a read cycle. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '416400 | 0-60 | '416400 | )-70 | '416400-80 | | '416400-10 | | UNIT | |-------------------|------------------------------------------------------------------------------------|---------|------|---------|------|------------|-----|------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>AWD</sub> | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 55 | | 63 | | 70 | | 80 | | ns | | <sup>t</sup> CHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | 5 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | | ns | | t <sub>CSR</sub> | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low (Read-write operation only) | 40 | | 46 | | 50 | | 60 | | ns | | <sup>t</sup> OEH | OE command hold time | 15 | | 18 | | 20 | | 25 | | ns | | tOED . | OE to data delay | 15 | | 18 | | 20 | | 25 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 5) | 15 | 30 | 15 | 35 | 15 | 40 | 15 | 55 | ns | | t <sub>RAL</sub> | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | 45 | | ns | | tCAL . | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | 45 | | ns | | <sup>t</sup> RCD | Delay time, RAS low to CAS low (see Note 5) | 20 | 45 | 20 | 52 | 20 | 60 | 20 | 75 | ns | | <sup>t</sup> RPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | 25 | | ns | | <sup>t</sup> RWD | Delay time, $\overline{RAS}$ low to $\overline{W}$ low (Read-write operation only) | 85 | | 98 | | 110 | | 135 | | ns | | <sup>t</sup> CPRH | RAS hold time from CAS precharge | 35 | | 40 | | 45 | | 50 | | ns | | tCPW | Delay time, W from CAS precharge | 55 | | 63 | | 70 | | 80 | | ns | | tREF | Refresh time interval | | 64 | | 64 | | 64 | | 64 | ms | NOTE 15: The maximum value is specified only to assure access time. (a) Load Circuit (b) Alternate Load Circuit Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing Figure 4. Write Cycle Timing NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Write Cycle Timing SGMS042A-MARCH 1992-REVISED NOVEMBER 1992 ### PARAMETER MEASUREMENT INFORMATION NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to $\overline{\text{CAS}}$ or $\overline{\text{W}}$ , whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycle as long as read and read-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Write Cycle Timing Figure 9. RAS-Only Refresh Timing Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 11. Hidden Refresh Cycle (Read) ### SMJ416400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS042A-MARCH 1992-REVISED NOVEMBER 1992 SGMS043-NOVEMBER 1992 - Organization . . . 16 777 216 × 1 - Single 5-V Power Supply (10% Tolerance) - Performance Ranges: | | ACCESS<br>TIME<br>tRAC<br>(MAX) | ACCESS<br>TIME<br>tCAC<br>(MAX) | ACCESS<br>TIME<br>t <sub>AA</sub><br>(MAX) | READ<br>OR WRITE<br>CYCLE<br>(MIN) | |--------------|---------------------------------|---------------------------------|--------------------------------------------|------------------------------------| | SMJ417100-60 | 60 ns | 15 ns | 30 ns | 110 ns | | SMJ417100-70 | 70 ns | 18 ns | 35 ns | 130 ns | | SMJ417100-80 | 80 ns | 20 ns | 40 ns | 150 ns | | SMJ417100-10 | 100 ns | 25 ns | 45 ns | 180 ns | - **Enhanced Page Mode Operation for Faster Memory Access** - **CAS-Before-RAS** Refresh - Long Refresh Period . . . 2048 Cycles Refresh in 32 ms - 3-State Unlatched Output - Low Power Dissipation - All Inputs, Outputs and Clocks are TTL Compatible - **Operating Free-Air Temperature Range** - 55°C to 125°C #### description The SMJ417100 series are high-speed 16 777 216-bit dynamic random-access memories, organized as 16 777 216-bit words by one bit each. They employ EPIC™ (Enhanced Process Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum RAS access times of 60 ns. 70 ns. 80 ns. and 100 ns. All inputs, outputs, and clocks, are compatible with Series 54 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The SMJ417100 is offered in 450-mil 24/28-pin surface mount SOLCC (FNC suffix) and flatpack (HKB suffix) packages. The packages are characterized for operation from - 55°C to 125°C. #### **FNC PACKAGET** (TOP VIEW) #### HKB PACKAGET (TOP VIEW) | V <sub>CC</sub> ====== | 1 | 28 | V <sub>SS</sub> | |-----------------------------------------------------|----|----|-----------------| | D | 2 | 27 | Q | | NC | 3 | 26 | NC | | W | 4 | 25 | CAS | | RAS | 5 | 24 | ———NC | | A11 | 6 | 23 | ———— A9 | | NC | 7 | 22 | NC | | NC | 8 | 21 | NC | | A10 | 9 | 20 | ——— A8 | | A0===== | 10 | 19 | A7 | | A1 | 11 | 18 | A6 | | A2 | 12 | 17 | A5 | | A3 | 13 | 16 | ———— A4 | | V <sub>CC</sub> =================================== | 14 | 15 | V <sub>SS</sub> | † Packages are shown for pinout reference only. | PII | PIN NOMENCLATURE | | | | | | |-------|------------------------|--|--|--|--|--| | A0A11 | Address Inputs | | | | | | | CAS | Column-Address Strobe | | | | | | | D | Data In | | | | | | | NC | No Internal Connection | | | | | | | Q | Data Out | | | | | | | RAS | Row-Address strobe | | | | | | | W | Write Enable | | | | | | | Vcc | 5-V Supply | | | | | | | Vss | Ground | | | | | | EPIC is a trademark of Texas Instruments Incorporated. SGMS043-NOVEMBER 1992 #### operation #### enhanced page mode Page mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to set up and strobe row addresses for the same page is eliminated. The maximum number of columns that can be addressed is determined by $t_{RAS}$ , the maximum $\overline{RAS}$ -low width. The Column Address Buffers in this CMOS device are activated on the falling edge of $\overline{RAS}$ . They act as a transparent or flow-through latch, while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the addresses into these buffers and also serves as an output enable. This feature allows the SMJ417100 to operate at a higher data bandwidth than conventional page-mode parts, since retrieval begins as soon as the column address is valid, rather than when $\overline{CAS}$ transitions low. The performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{CAS}$ low), if $t_{AA}$ max (access time from column address) and $t_{RAC}$ have been satisfied. In the event that the column address for the next cycle is valid at the time $\overline{CAS}$ goes high, access time is determined by the later occurrence of $t_{CRA}$ or $t_{CAC}$ . #### address (A0-A11) Twenty-four address bits are required to decode 1 of 16 777 216 storage cell locations. Twelve row-address bits are set on inputs A0 through A11 and latched during a normal access. All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . $\overline{RAS}$ is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. $\overline{CAS}$ is used as a chip select, activating the output buffer, as well as latching the address bits into the column buffer. #### write enable (W) The read or write mode is selected through the write-enable $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle, permitting common I/O operation. #### data-in (D) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling of $\overline{CAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early-write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and data is strobed in by $\overline{CAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{CAS}$ will already be low, thus data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. #### data-out (Q) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fan-out of two Series 54 TTL loads. The output is in the high-impedance (floating) state until $\overline{CAS}$ is brought low. In a read cycle the output becomes valid at the latest occurrence of $t_{RAC}$ , $t_{AA}$ , $t_{CAC}$ , or $t_{CPA}$ and remains valid while $\overline{CAS}$ is low. $\overline{CAS}$ going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output does not change, but retains the state just read. #### refresh A refresh operation must be performed at least once every thirty-two milliseconds to retain data. This can be achieved by strobing each of the 2048 rows (A0–A10). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding $\overline{\text{CAS}}$ at a high (inactive) level, thus conserving power since the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. Hidden refresh may be performed by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after the specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle except with $\overline{\text{CAS}}$ held low. Valid data is maintained at the output throughout the hidden refresh cycle. An internal refresh address provides the refresh address during hidden refresh. #### CAS-before-RAS refresh CAS-before-RAS refresh is utilized by bringing CAS low earlier than RAS (see parameter t<sub>CSR</sub>) and holding it low after RAS falls (see parameter t<sub>CHR</sub>). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. For this mode of refresh, the external addresses are ignored and the refresh address is generated internally. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or $\overline{CAS}$ -before- $\overline{RAS}$ ) cycle. SGMS043-NOVEMBER 1992 #### logic symboi† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### functional block diagram | absolute maximum ratings over operating free-air ter | nperature range (unless otherwise noted) i | |------------------------------------------------------|--------------------------------------------| | Voltage on any pin (see Note 1) | – 1 V to 7 V | | Voltage on V <sub>CC</sub> | – 1 V to 7 V | | Short circuit output current | 50 m/ | | Power dissipation | 1 V | | Operating free-air temperature range | – 55°C to 125°C | Storage temperature range ...... – 65°C to 150°C #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | V <sub>IL</sub> | Low-level input voltage (see Note 2) | -1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | ç | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DADAMETED | TEST | SMJ4171 | 00-60 | SMJ417 | 100-70 | SMJ417 | 100-80 | SMJ417 | 100-10 | | |----------------|---------------------------------------------------|-----------------------------------------------------------------------------|---------|-------|--------|--------|--------|--------|--------|--------|------| | | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High-level output voltage | I <sub>OH</sub> = – 5 mA | 2.4 | | 2.4 | , | 2.4 | | 2.4 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ٧ | | l <sub>l</sub> | Input current<br>(leakage)‡ | V <sub>I</sub> = 0 to 6.5 V,<br>All other pins =<br>0 V to V <sub>C</sub> C | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | Ю | Output current (leakage)‡ | VO = 0 to VCC,<br>CAS high | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle,<br>VCC = 5.5 V | | 110 | | 100 | | 90 | | 80 | mA | | | | After 1 memory cycle,<br>RAS and CAS high,<br>VIH = 2.4 V (TTL) | | 2 | | . 2 | | 2 | | 2 | mA | | ICC2 | Standby current | After 1 memory cycle,<br>RAS and CAS high,<br>VIH = VCC - 0.2 V<br>(CMOS) | | 1 | | 1 | | 1 | | 1 | mA | | lCC3 | Average refresh<br>current (RAS-only or<br>CBR)‡ | RAS cycling, CAS high<br>(RAS-only), RAS low<br>after CAS low (CBR) | | 110 | | 100 | | 90 | | 80 | mA | | ICC4 | Average page current (see Note 4)‡ | RAS low, CAS cycling | | 70 | | 65 | | 60 | | 55 | mA | | ICC7 | Standby current<br>output enable‡<br>(see Note 5) | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub> ,<br>Data out = enabled | | 5 | | 5 | · | 5 | | 5 | mA | <sup>‡</sup> Minimum cycle, V<sub>CC</sub> = 5.5 V. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . - 4. Measured with a maximum of one address change while $\overline{CAS} = V_{IH}$ . - 5. Measured with indicated conditions following a normal read cycle. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. ### SMJ417100 16 777 216-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS043-NOVEMBER 1992 ### capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 6) | | PARAMETER | MIN TYP MAX | UNIT | |--------------------|---------------------------------------|-------------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 9 | pF | | C <sub>i(D)</sub> | Input capacitance, data input | 8 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 8 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | 8 | pF | | СО | Output capacitance | 14 | pF | NOTE 6: Capacitance is sampled only at initial design and after any major change. Samples are tested at 0 V and 25° C with a 1 MHz signal applied to the pin under test. All other pins are open. ### switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | | SMJ417 | SMJ417100-60 | | SMJ417100-70 | | SMJ417100-80 | | SMJ417100-10 | | |------------------|-------------------------------------------------|--------|--------------|-----|--------------|-----|--------------|-----|--------------|------| | | PARAMETER | | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tAA | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | tCAC | Access time from CAS low | | 15 | | 18 | | 20 | | 25 | ns | | tCPA | Access time from column precharge | | 35 | | 40 | | 45 | | 50 | ns | | †RAC | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | <sup>t</sup> OFF | Output disable time after CAS high (see Note 8) | 0 | 15 | 0 | 18 | 0 | 20 | 0 | 25 | ns | NOTES: 7. Valid data is presented at the output after all access times are satisfied but may go from a high-impedance state to an invalid data state prior to the specified access times as the output is driven when CAS goes low. 8. toff is specified when the output is no longer dirven. The output is disabled by bringing CAS high. #### timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | SMJ41 | 7100-60 | SMJ41 | 7100-70 | SMJ41 | 7100-80 | SMJ41 | 7100-10 | UNIT | |-------------------|--------------------------------------------------------------|-------|---------|-------|---------|-------|---------|-------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tRC | Random read or write cycle (see Note 9) | 110 | | 130 | | 150 | | 180 | | ns | | tRWC | Read-write cycle time | 130 | | 153 | | 175 | | 210 | | ns | | <sup>t</sup> PC | Page-mode read or write cycle time (see Note 10) | 40 | | 45 | | 50 | | 55 | | ns | | <sup>t</sup> PRWC | Page-mode read-write cycle time | 60 | | 68 | | 75 | | 85 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 11) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 11) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | <sup>t</sup> CAS | Pulse duration, CAS low (see Note 12) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 13) . | 0 | | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | 25 | | ns | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | -25 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | 0 | | ns | | twsn | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time (see Note 12) | 10 | | 15 | | 15 | | 15 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 14) | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> RRH | Read hold time after RAS high (see Note 14) | 5 | | 5 | | 5 | | 5 | | ns | | †WCH | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | 15 | | ns | | twhr | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | #### Continued next page. NOTES: 9. All cycle times assume $t_T = 5$ ns, referenced to $V_{IH}(min)$ and $V_{IL}(max)$ . - 10. To guarantee tpc min, tASC should be greater than or equal to tcp. - 11. In a read-write cycle, tRWD and tRWL must be observed. - 12. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. 13. Referenced to the later of CAS or W in write operations. - 14. Either tRRH or tRCH must be satisfied for a read cycle. SGMS043-NOVEMBER 1992 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | SMJ417 | 100-60 | SMJ417 | 100-70 | SMJ417 | 7100-80 | SMJ417100-10 | | UNIT | |-------------------|--------------------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|---------|--------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tAWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 30 | | 35 | | 40 | | 45 | | ns | | <sup>t</sup> CHR | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | 5 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, $\overline{\text{CAS}}$ low to $\overline{\text{W}}$ low (Read-write operation only) | 15 | | 18 | | 20 | | 25 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 15) | 15 | 30 | 15 | 35 | 15 | 40 | 15 | 55 | ns | | t <sub>RAL</sub> | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | 45 | | ns | | tCAL | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | 45 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 15) | 20 | 45 | 20 | 52 | 20 | 60 | 20 | 75 | ns | | <sup>t</sup> RPC | Delay time, RAS high to CAS low | 0 | | 0 | • | 0 | | 0 | | ns | | t <sub>RSH</sub> | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | 25 | | ns | | <sup>t</sup> RWD | Delay time, RAS low to W low (Read-write operation only) | 60 | | 70 | | 80 | | 100 | | ns | | t <sub>CPRH</sub> | RAS hold time from CAS precharge | 35 | | 40 | | 45 | | 50 | | ns | | tCPW | Delay time, W from CAS precharge | 35 | | 40 | | 45 | ` | 50 | | ns | | <sup>t</sup> REF | Refresh time interval | | 32 | | 32 | | 32 | | 32 | ms | NOTE 15: The maximum value is specified only to assure access time. Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing Figure 4. Write Cycle Timing NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Write Cycle Timing NOTES: A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. B: Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing SGMS043-NOVEMBER 1992 - NOTES: A: Referenced to CAS or W, whichever occurs last. - B: A read cycle or a read-write cycle can be intermixed with write cycle as long as read and read-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Write Cycle Timing Figure 9. RAS-Only Refresh Timing Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 11. Hidden Refresh Cycle (Read) - Organization . . . 4 194 304 × 4 - Single 5-V Power Supply (10% Tolerance) - Performance Ranges: | | ACCESS<br>TIME<br>tRAC<br>(MAX) | ACCESS<br>TIME<br>tCAC<br>(MAX) | ACCESS<br>TIME<br>t <sub>AA</sub><br>(MAX) | READ<br>OR WRITE<br>CYCLE<br>(MIN) | |--------------|---------------------------------|---------------------------------|--------------------------------------------|------------------------------------| | SMJ417400-60 | 60 ns | 15 ns | 30 ns | 110 ns | | SMJ417400-70 | 70 ns | 18 ns | 35 ns | 130 ns | | SMJ417400-80 | 80 ns | 20 ns | 40 ns | 150 ns | | SMJ417400-10 | 100 ns | 25 ns | 45 ns | 180 ns | - Enhanced Page Mode Operation for Faster Memory Access - CAS-Before-RAS Refresh - Long Refresh Period . . . 2048 Cycles Refresh in 32 ms - 3-State Unlatched Output - Low Power Dissipation - All Inputs, Outputs, and Clocks are TTL Compatible - Operating Free-Air Temperature Range –55°C to 125°C #### description The SMJ417400 series are high-speed 16 777 216-bit dynamic random-access memories, organized as 4 194 304-bit words by four bits each. They employ EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum RAS access times of 60 ns, 70 ns, 80 ns, and 100 ns. All inputs, outputs, and clocks are compatible with Series 54 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. The SMJ417400 is offered in a 450-mil 24/28-pin surface mount SOLCC (FNC suffix) and flatpack (HKB suffix) packages. The packages are characterized for operation from –55°C to 125°C. #### FNC PACKAGE† (TOP VIEW) ### HKB PACKAGE† † Packages shown are for pinout reference only. | PIN | PIN NOMENCLATURE | | | | | | | |-----------------|------------------------|--|--|--|--|--|--| | A0A11 | Address Inputs | | | | | | | | CAS | Column-Address Strobe | | | | | | | | DQ1-DQ4 | Data In/Data Out | | | | | | | | NC | No Internal Connection | | | | | | | | ŌĒ | Output Enable | | | | | | | | RAS | Row-Address Strobe | | | | | | | | w · | Write Enable | | | | | | | | v <sub>cc</sub> | 5-V Supply | | | | | | | | VSS | Ground | | | | | | | EPIC is a trademark of Texas Instruments Incorporated. SGMS044-NOVEMBER 1992 #### operation #### enhanced page mode Page mode operation allows effectively faster memory access by keeping the same row address and strobing random column addresses onto the chip. Thus, the time required to set up and strobe row addresses for the same page is eliminated. The maximum number of columns that can be addressed is determined by t<sub>RAS</sub>, the maximum RAS low width. The Column Address Buffers in this CMOS device are activated on the falling edge of $\overline{RAS}$ . They act as a transparent or flow-through latch, while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the addresses into these buffers and also serves as an output enable. This feature allows the SMJ417400 to operate at a higher data bandwidth than conventional page-mode parts, because retrieval begins as soon as the column address is valid, rather than when $\overline{\text{CAS}}$ transitions low. The performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{\text{CAS}}$ . In this case, data is obtained after $t_{\text{CAC}}$ max (access time from $\overline{\text{CAS}}$ low), if $t_{\text{AA}}$ max (access time from column address) and $t_{\text{OEA}}$ (access time from output enable) have been satisfied. In the event that the column address for the next cycle is valid at the time $\overline{\text{CAS}}$ goes high, access time is determined by the later occurrence of $t_{\text{CPA}}$ or $t_{\text{CAC}}$ . #### address (A0-A10) Twenty-two address bits are required to decode 1 of 4 194 304 storage cell locations. Eleven row-address bits are set on inputs A0 through A10 and latched onto the chip by the Row Address Strobe RAS. Eleven column-address bits are set on A0 through A10. All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select, activating the output buffer, as well as latching the address bits into the column buffer. #### write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle, permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. #### data-in/data-out (DQ1-DQ4) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ strobes data into the on-chip data latch. In the early-write cycle, $\overline{\text{W}}$ is brought low prior to $\overline{\text{CAS}}$ and data is strobed in by $\overline{\text{CAS}}$ with setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, $\overline{\text{CAS}}$ will already be low, thus data will be strobed in by $\overline{\text{W}}$ with setup and hold times referenced to this signal. The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fan-out of two Series 74 TTL loads. The output is in the high-impedance (floating) state until CAS is brought low. In a read cycle the output becomes valid at the latest occurrence of t<sub>RAC</sub>, t<sub>AA</sub>, t<sub>CAC</sub>, t<sub>CPA</sub>, or t<sub>OEA</sub> and remains valid while CAS is low. CAS going high returns it to a high-impedance state. In a delayed-write or read-modify-write cycle, the output does not change, but retains the state just read. #### output enable (OE) $\overline{\text{OE}}$ controls the impedance of the output buffers. When $\overline{\text{OE}}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{\text{OE}}$ low during a normal cycle will activate the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ to be brought low for the output buffers to go into the low-impedance state. Once in the low-impedance state, they will remain in the low-impedance state until either $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ is brought high. #### refresh A refresh operation must be performed at least once every 32 milliseconds to retain data. This can be achieved by strobing each of the 2048 rows (A0–A10). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{RAS}$ -only operation can be used by holding $\overline{CAS}$ at a high (inactive) level, thus conserving power since the output buffer remains in the high-impedance state. Externally generated addresses must be used for a $\overline{RAS}$ -only refresh. Hidden refresh may be performed by holding $\overline{CAS}$ at $V_{IL}$ after a read operation and cycling $\overline{RAS}$ after the specified precharge period, similar to a $\overline{RAS}$ -only refresh cycle except with $\overline{CAS}$ held low. Valid data is maintained at the output throughout the hidden refresh cycle. An internal refresh address provides the refresh address during hidden refresh. #### CAS-before-RAS refresh $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh is utilized by bringing $\overline{\text{CAS}}$ low earlier than $\overline{\text{RAS}}$ (see parameter $t_{\text{CSR}}$ ) and holding it low after $\overline{\text{RAS}}$ falls (see parameter $t_{\text{CHR}}$ ). For successive $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles, $\overline{\text{CAS}}$ can remain low while cycling $\overline{\text{RAS}}$ . For this mode of refresh, the external addresses are ignored and the refresh address is generated internally. #### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight initialization cycles is required after full $V_{CC}$ level is achieved. These eight initialization cycles need to include at least one refresh (RAS-only or CAS-before-RAS) cycle. SGMS044-NOVEMBER 1992 #### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### functional block diagram #### SMJ417400 4 194 304-WORD BY 4-BIT DYNAMIC RANDOM-ACCESS MEMORY SGMS044-NOVEMBER 1992 #### absolute maximum ratings over operating free-air temperature† | Voltage range on any pin (see Note 1) | 1 V to 7 V | |---------------------------------------|-----------------| | Voltage range on V <sub>CC</sub> | – 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range | – 55°C to 125°C | | Storage temperature range | - 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | V | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | - 55 | | 125 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. ### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | DARANITER | TEST | SMJ417400-60 | | SMJ417400-70 | | SMJ417400-80 | | SMJ417400-10 | | | |------|---------------------------------------------------------------|---------------------------------------------------------------------------|--------------|------|--------------|------|--------------|------|--------------|-----|------| | | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN MA | x | UNIT | | Vон | High-level output voltage | IOH = - 5 mA | 2.4 | | 2.4 | | 2.4 | | 2.4 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | ( | 0.4 | V | | lı . | Input current<br>(leakage)‡ | V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | ± 10 | | ± 10 | | ± 10 | ± | 10 | μА | | ō | Output current (leakage)‡ | VO = 0 to VCC,<br>CAS high | | ± 10 | | ± 10 | | ± 10 | ± | 10 | μА | | lCC1 | Read or write cycle current (see Note 3) | Minimum cycle,<br>V <sub>CC</sub> = 5.5 V | | 110 | | 100 | | 90 | | во | mA | | | | After 1 memory cycle,<br>RAS and CAS high,<br>VIH = 2.4 V (TTL) | | 2 | | 2 | | 2 | | 2 | mA | | ICC2 | Standby current | After 1 memory cycle,<br>RAS and CAS high,<br>VIH = VCC - 0.2 V<br>(CMOS) | | 1 | _ | 1 | | 1 | | 1 | mA | | ІССЗ | Average refresh<br>current (RAS-only or<br>CBR) (see Note 3)‡ | RAS cycling, CAS high<br>(RAS-only); RAS low<br>after CAS low (CBR) | | 110 | | 100 | | 90 | | во | mA | | ICC4 | Average page current (see Note 4)‡ | RAS low, CAS cycling | | 70 | | 65 | | 60 | | 55 | mA | | ICC7 | Standby current<br>output enable<br>(see Note 5)‡ | RAS = V <sub>IH</sub> , CAS = V <sub>IL</sub> ,<br>Data out = enabled | | 5 | | 5 | | 5 | | 5 | mA | <sup>‡</sup> Minimum cycle, V<sub>CC</sub> = 5.5 V. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{IL}$ . - 4. Measured with a maximum of one adddress change while $\overline{CAS} = \overline{V_{IH}}$ . - 5. Measured with indicated conditions following a normal read cycle. ### capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 6) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 9 | рF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 8 | pF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 8 | рF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 8 | pF | | CO | Output capacitance | | | 14 | pF | NOTE 6: Capacitance is sampled only at initial design and after any major changes. Samples are tested at 0 V and 25°C with a 1-MHz signal applied to the pin under test. All other pins are open. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | SMJ41 | SMJ417400-60 | | SMJ417400-70 | | SMJ417400-80 | | SMJ417400-10 | | |------------------|-------------------------------------------------|-------|--------------|-----|--------------|-----|--------------|-----|--------------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tAA | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | †CAC | Access time from CAS low | | 15 | | 18 | | 20 | | 25 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | | 50 | ns | | t <sub>RAC</sub> | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | <sup>t</sup> OEA | Access time from OE low | | 15 | | 18 | | 20 | | 25 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | 0 | | ns | | <sup>t</sup> OFF | Output disable time after CAS high (see Note 8) | 0 | 15 | 0 | 18 | 0 | 20 | 0 | 25 | ns | | tOEZ | Output disable time after OE high (see Note 8) | 0 | 15 | 0 | 18 | 0 | 20 | 0 | 25 | ns | NOTES: 7. Valid data is presented at the outputs after all access times are satisfied but may go from a high-impedance state to an invalid data state prior to the specified access times, as the outputs are driven when CAS goes low. 8. toff and tofz are specified when the outputs are no longer driven. The outputs are disabled by bringing either OE or CAS high. SGMS044-NOVEMBER 1992 # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | SMJ417400-60 | | SMJ417400-70 | | SMJ4 | 17400-80 | SMJ417400-10 | | UNIT | |-------------------|--------------------------------------------------------------|--------------|---------|--------------|---------|------|----------|--------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | וואט | | tRC | Random read or write cycle (see Note 9) | 110 | | 130 | | 150 | | 180 | | ns | | tRWC | Read-write cycle time | 155 | | 181 | | 205 | | 245 | | ns | | tPC | Page-mode read or write cycle time (see Note 10) | 40 | | 45 | , | 50 | | 55 | | ns | | tPRWC | Page-mode read-write cycle time | 85 | | 96 | | 105 | | 120 | | ns | | tRASP | Page-mode pulse duration, RAS low (see Note 11) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | tRAS | Non-page-mode pulse duration, RAS low (see Note 11) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | t <sub>CAS</sub> | Pulse duration, CAS low (see Note 12) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | tCP | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>RP</sub> | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | tWP | Write pulse duration | 15 | | 15 | | 15 | | 15 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tASR | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DS</sub> _ | Data setup time (see Note 13) | 0 | | . 0 | | 0 | | 0 | | ns | | tRCS | Read setup before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W-low setup time before CAS high | 15 | | 18 | | 20 | | 25 | | ns | | tRWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | 25 | | ns | | twcs | W-low setup time before CAS low (Early write operation only) | 0 | | 0 | | 0 | | 0 | | ns | | twsR | W-high setup time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | tCAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | | 15 | | ns | | tDH | Data hold time (see Note 13) | 10 | | 15 | | 15 | | 15 | | ns | | tRAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | 10 | | ns | | tRCH | Read hold time after CAS high (see Note 14) | 0 | | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 14) | 5 | | 5 | | 5 | | 5 | | ns | | twcн | Write hold time after CAS low (Early write operation only) | 15 | | 15 | | 15 | | 15 | | ns | | twhr | W-high hold time (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | Continued next page. NOTES: 9. All cycle times assume t<sub>T</sub> = 5 ns, referenced to V<sub>IH(min)</sub> and V<sub>IL(max)</sub>. - 10. To assure tpc min, tASC should be greater than or equal to tcp. - 11. In a read-write cycle, tRWD and tRWL must be observed. - 12. In a read-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. 13. Referenced to the later of CAS or W in write operations. - 14. Either tare or tare must be satisfied for a read cycle. timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | SMJ417400-60 | | SMJ41 | 7400-70 | SMJ41 | 7400-80 | SMJ417400-10 | | | |------------------|------------------------------------------------------------------------------|--------------|-----|-------|---------|-------|---------|--------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | <sup>t</sup> AWD | Delay time, column address to $\overline{W}$ low (Read-write operation only) | 55 | | 63 | | 70 | | 80 | | ns | | t <sub>CHR</sub> | Delay time, RAS low to CAS high (CAS-before-RAS refresh only) | 20 | | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, CAS high to RAS low | 5 | | 5 | | 5 | | 5 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | | ns | | tCSR | Delay time, CAS low to RAS low (CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low (Read-write operation only) | 40 | | 46 | | 50 | | 60 | | ns | | <sup>t</sup> OEH | OE command hold time | 15 | | 18 | | 20 | | 25 | | ns | | tOED | OE to data delay | 15 | | 18 | | 20 | | 25 | | ns | | tROH | RAS hold time referenced to OE | 10 | | 10. | | 10 | | 10 | | ns | | tRAD | Delay time, RAS low to column-address (see Note 15) | 15 | 30 | 15 | 35 | 15 | 40 | 15 | 55 | ns | | tRAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | 45 | | ns | | †CAL | Delay time, column-address to CAS high | 30 | | 35 | | 40 | | 45 | | ns | | tRCD | Delay time, RAS low to CAS low (see Note 15) | 20 | 45 | 20 | 52 | 20 | 60 | 20 | 75 | ns | | <sup>t</sup> RPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 18 | | 20 | | 25 | | ns | | tRWD | Delay time, RAS low to W low (Read-write operation only) | 85 | | 98 | | 110 | | 135 | | ns | | tCPRH | RAS hold time from CAS precharge | 35 | | 40 | | 45 | | 50 | | ns | | tCPW | Delay time, W from CAS precharge | 60 | | 68 | | 75 | | 85 | | ns | | tREF. | Refresh time interval | | 32 | | 32 | | 32 | | 32 | ms | NOTE 15: The maximum value is specified only to assure access time. Figure 1. Load Circuits for Timing Parameters NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing Figure 3. Early Write Cycle Timing Figure 4. Write Cycle Timing NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Write Cycle Timing SGMS044-NOVEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing NOTES: A. Referenced to $\overline{\text{CAS}}$ or $\overline{\text{W}},$ whichever occurs last. B. A read cycle or a read-write cycle can be intermixed with write cycles as long as read and read-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing SGMS044-NOVEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Write Cycle Timing Figure 11. Hidden Refresh Cycle (Read) SGMS037B-JANUARY 1991-REVISED FEBRUARY 1993 - Military Operating Temperature Range . . . – 55°C to 125°C - Processed to MIL-STD-833, Class B - DRAM: 262 144 Words x 4 Bits SAM: 512 Words x 4 Bits - Dual Port Accessibility Simultaneous and Asynchronous Access From the DRAM and SAM Ports - Bidirectional Data Transfer Function Between the DRAM and the Serial Data Register - Write Per Bit Feature for Selective Write to Each RAM I/O - Enhanced Page Mode Operation for Faster Access - CAS-before-RAS and Hidden Refresh Modes - RAM Output Enable Allows Direct Connection of DQ and Address Lines to Simplify System Design - Long Refresh Period . . . Every 8 ms (Max) - Up to 33 MHz Uninterrupted Serial Data Stroams - 3-State Serial I/Os Allow Easy Multiplexing of Video Data Streams - 512 Solectable Serial Register Starting Locations - Toxas Instruments EPIC™ CMOS Process - Packaging Options - 28-pin Ceramic Side Brazed DIP (JD suffix) - 28-pin Ceramic Small Outline J-Leaded Chip Carrier (HJ Suffix) - Split Sorial Data Register for Simplified Roaltimo Register Reload | JD PAC<br>(TOP) | | HJ PAC<br>(TOP \ | | |-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------| | SC 1 0 SDQ0 2 SDQ1 3 TRG 4 DQ0 5 DQ1 6 W 7 GND 8 RAS 9 A8 10 A6 11 A5 12 A4 13 VCC 14 | 28 Vss<br>27 SDQ3<br>26 SDQ2<br>25 SE<br>24 DQ3<br>23 DQ2<br>22 DSF<br>21 CAS<br>20 QSF<br>19 A0<br>18 A1<br>17 A2<br>16 A3 | SC [ 1 0 SDQ0 | 28 VSS<br>27 SDQ3<br>26 SDQ2<br>25 SE<br>24 DQ3<br>23 DQ2<br>22 DSF<br>21 CAS<br>20 QSF<br>19 A0<br>18 A1<br>17 A2<br>16 A3 | | <del>99</del> Ц <u>14</u> | _15 ^/ | ○○ L <u>[ 14</u> | _15_J ^' | | PIN NOMENCLATURE | | | | | |------------------|-----------------------------------------------------|--|--|--| | A0-A8 | Address Inputs | | | | | CAS | Column Enable | | | | | DQ0-DQ3 | DRAM Data In-Out/Write Mask Bit | | | | | SE | Serial Enable | | | | | RAS | Row Enable | | | | | sc | Serial Data Clock | | | | | SDQ0-SDQ3 | Serial Data In-Out | | | | | TRG | Transfer Register/Q Output Enable | | | | | ₩ | Write Mask Select/Write Enable | | | | | DSF | Special Function Select | | | | | QSF | Split Register Activity Status | | | | | Vcc . | 5-V Supply | | | | | V <sub>SS</sub> | Ground | | | | | GND | Ground (Important: not connected internally to VSS) | | | | ### Performance Ranges: | ACCESS | ACCESS | ACCESS | ACCESS | Vcc | |-------------------|--------|--------|--------------------|----------| | TIME | TIME | TIME | TIME TO | DLERANCE | | ROW | COLUMN | SERIAL | SERIAL | | | ADDRESS | ENABLE | DATA | ENABLE | | | (MAX) | (MAX) | (MAX) | (MAX) | | | t <sub>a(R)</sub> | ta(C) | ta(SC) | t <sub>a(SE)</sub> | | | '44C250-10 100 ns | 25 ns | 30 ns | 20 ns | ±10% | | '44C250-12 120 ns | 30 ns | 35 ns | 25 ns | ±10% | ### description The SMJ44C250 multiport video RAM is a high speed, dual ported memory device. It consists of a dynamic random-access memory (DRAM) organized as 262 144 words of 4 bits each interfaced to a serial data register, or serial access memory (SAM), organized as 512 words of 4 bits each. The SMJ44C250 supports three basic types of operation: random access to and from the DRAM, serial access to and from the serial register, and bidirectional transfer of data between any row in the DRAM and the serial register. Except during transfer EPIC is a trademark of Toxas Instruments Incorporated. SGMS037B-JANUARY 1991-REVISED FEBRUARY 1993 operations, the SMJ44C250 can be accessed simultaneously and asynchronously from the DRAM and SAM ports. During a transfer operation, the 512 columns of the DRAM are connected to the 512 positions in the serial data register. The $512 \times 4$ bit serial data register can be loaded from the memory row (transfer read) or else the contents of the $512 \times 4$ bit serial data register can be written to the memory row (transfer write). The SMJ44C250 is equipped with several features designed to provide higher system-level bandwidth and simplify design integration on both the DRAM and SAM ports. On the DRAM port, a write mask register provides a persistent write-per-bit without repeated mask loading. On the serial register, or SAM port, the SMJ44C250 offers a split-register transfer read (DRAM to SAM) option, which enables realtime register reload implementation for truly continuous serial data streams without critical timing requirements. The register is divided into a high half and a low half. While one half is being read out of the SAM port, the other half can be loaded from the memory array. This new realtime register reload implementation allows truly continuous serial data. For applications not requiring realtime register reload (for example, reloads done during CRT retrace periods), the single register mode of operation is retained to simplify design. The SAM can also be configured in input mode, accepting serial data from an external device. Once the serial register within the SAM is loaded, its contents can be transferred to the corresponding column positions in any row in memory in a single memory cycle. The SAM port is designed for maximum performance. Data can be input to or accessed from the SAM at serial rates up to 33 MHz. During a split-register mode of operation, internal circuitry detects when the last bit position is accessed from the active half of the register and immediately transfers control to the opposite half. A separate open-drain output, designated QSF, is included to indicate which half of the serial register is active at any given time in the split register mode. All address lines and data-in are latched on-chip to simplify system design. All data-outs are unlatched to allow greater system flexibility. The SMJ44C250 is offered both in a 28-pin 400-mil dual-in-line ceramic sidebrazed package (JD suffix) for through-hole row insertion, and in a 28-pin ceramic small outline J-leaded chip carrier package (HJ suffix) for surface-mount applications. The L suffix device is tested for operation from 0°C to 70°C. The M suffix device is tested for operation from – 55°C to 125°C. The SMJ44C250 and other SMJ44C25x multiport video RAMs are supported by a broad line of video/graphic processors from Texas Instruments, including the SMJ34010 and the SMJ34020 graphics processors. ### functional block diagram ### **Detailed Pin Description vs Operational Mode** | PIN | DRAM | TRANSFER | SAM | | | | | |-------|-------------------------------------------------------------------|-------------------------------------------------------|------------------------------|--|--|--|--| | A0-A8 | Row, Column Address | Row, Tap Address | | | | | | | CAS | Column Enable, Output Enable | Tap Address Strobe | | | | | | | DQi | DRAM Data I/O, Write Mask Bits | | | | | | | | DSF | Persistent Write-per-bit Enable<br>Write-per-bit Mask Load Enable | Split Register Enable Alternate Write Transfer Enable | | | | | | | RAS | Row Enable | Row Enable | | | | | | | SE | | Serial-In Mode Enable | Serial Enable | | | | | | sc | | | Serial Clock | | | | | | SDQi | | | Serial Data I/O | | | | | | TRG | Q Output Enable | Transfer Enable | | | | | | | ₩ | Write Enable, Write-per-Bit Select | Transfer Write Enable | | | | | | | QSF | į | | Split Register Active Status | | | | | | Vcc | 5-V Supp | oly (typical) | | | | | | | VSS | Device G | Device Ground | | | | | | | GND | System Ground (Important: not connected internally to VSS) | | | | | | | SGMS037B-JANUARY 1991-REVISED FEBRUARY 1993 ### operation ### random access operation Refer to Table 1, Functional Table (page 7), for random access and transfer operations. Random access operations are denoted by the designator "R" and transfer operations are denoted by a "T." ### transfer register select and DQ enable (TRG) The TRG pin selects either register or random access operation as RAS falls. For random access (DRAM) mode, TRG must be held high as RAS falls. Asserting TRG high as RAS falls causes the 512 storage elements of each data register to remain disconnected from the corresponding 512-bit lines of the memory array. (Asserting TRG low as RAS falls connects the 512-bit positions in the serial register to the bit lines and indicates that a transfer will occur between the data registers and the selected memory row. See *transfer operation* for details.) During random access operations, TRG also functions as an output enable for the random (Q) outputs. Whenever TRG is held high, the Q outputs are in the high-impedance state to prevent an overlap between the address and DRAM data. This organization allows the connection of the address lines to the data I/O lines but prohibits the use of the early write cycle. It also allows read-modify-write cycles to be performed by providing a three-state condition to the common I/O pins so that write data can be driven onto the pins after output read data has been externally latched. ### address (A0-A8) Eighteen address bits are required to decode 1 of 262 144 storage cell locations. Nine row address bits are set up on pins A0 through A8 and latched onto the chip on the falling edge of $\overline{RAS}$ . Then the nine column address bits are set up on pins A0 through A8 and latched onto the chip on the falling edge of $\overline{CAS}$ . All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . ### RAS and CAS address strobes and device control clocks RAS is a control input that latches the states of the row address, W, TRG, SE, CAS, and DSF onto the chip to invoke the various DRAM and transfer functions of the SMJ44C250. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is a control input that latches the states of the column address and DSF to control various DRAM and transfer functions. CAS also acts as an output enable for the DRAM output pins. ### special function select (DSF) The special function select input is latched on the falling edges of $\overline{RAS}$ and $\overline{CAS}$ , similarly to an address, and serves three functions. First, during write cycles DSF invokes persistent write-per-bit operation. If $\overline{TRG}$ is high, $\overline{W}$ is low, and DSF is low on the falling edge of $\overline{RAS}$ , the write mask will be reloaded with the data present on the DQ pins. If DSF is high, the mask will not be reloaded but will retain the data from the last mask reload cycle. Second, DSF is used to change the internally stored write-per-bit mask register (or write mask) via the load write mask cycle. The data present on the DQ pins when $\overline{W}$ falls is written to the write mask rather than to the addressed memory location. See "Delayed Write Cycle Timing" and the accompanying "Write Cycle State Table" in the timing diagram section. Once the write mask is loaded, it can be used on subsequent masked write-per-bit cycles. This feature allows systems with a common address and data bus to use the write-per-bit feature, eliminating the time needed for multiplexing the write mask and input data on the data bus. Third, the DSF pin is used to invoke the split-register transfer and serial access operation, described in the sections "transfer operation" and "serial operation". ### write enable, write-per-bit enable (W) The $\overline{W}$ pin enables data to be written to the DRAM and is also used to select the DRAM write-per-bit mode of operation. A logic high level on the $\overline{W}$ input selects the read mode and logic low level selects the write mode. In an early write cycle, $\overline{W}$ is brought low before $\overline{CAS}$ and the DRAM output pins (DQ) remain in the high-impedance state for the entire cycle. During DRAM write cycles, holding $\overline{W}$ low on the falling edge of $\overline{RAS}$ will invoke the write-per-bit operation. Two modes of write-per-bit operation are supported. Case 1. If DSF is low on the falling edge of RAS, the write mask is reloaded. Accordingly, a four-bit binary code (the write-per-bit mask) is input to the device via the random DQ pins and is latched on the falling edge of $\overline{RAS}$ . The write-per-bit mask selects which of the four random I/Os are written and which are not. After $\overline{RAS}$ has latched the write mask on-chip, input data is driven onto the DQ pins and is latched on the falling edge of the later of $\overline{CAS}$ or $\overline{W}$ . If a low was strobed into a particular I/O pin on the falling edge of $\overline{RAS}$ , data will not be written to that I/O. If a high was strobed into a particular I/O pin on the falling edge of $\overline{RAS}$ , data will be written to that I/O. Case 2. If DSF is high on the falling edge of RAS, the mask is not reloaded from the DQ pins but instead retains the value stored during the last write-per-bit mask reload. This mode of operation is known as persistent write-per-bit, since the write-per-bit mask is persistent over an arbitrary number of cycles. See the corresponding timing diagrams for details. IMPORTANT: The write-per-bit operation is invoked only if $\overline{W}$ is held low on the falling edge of $\overline{RAS}$ . If $\overline{W}$ is held high on the falling edge of $\overline{RAS}$ , write-per-bit is not enabled and the write operation is identical to that of standard × 4 DRAMs. ### data I/O (DQ0-DQ3) DRAM data is written during a write or read-modify-write cycle. The falling edge of $\overline{W}$ strobes data into the on-chip data latches. In an early write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by $\overline{CAS}$ with data setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, $\overline{CAS}$ will already be low. Thus, the data will be strobed in by $\overline{W}$ with data setup and hold times referenced to this signal. The 3-state output buffers provide direct TTL compatibility (no pullup resistors required) with a fanout of two Series 74/54 TTL loads. Data-out is the same polarity as data-in. The outputs are in the high impedance (floating) state as long as $\overline{CAS}$ or $\overline{TRG}$ is held high. Data will not appear at the outputs until after both $\overline{CAS}$ and $\overline{TRG}$ have been brought low. Once the outputs are valid, they remain valid while $\overline{CAS}$ and $\overline{TRG}$ are low. $\overline{CAS}$ or $\overline{TRG}$ going high returns the outputs to a high-impedance state. In an early write cycle, the outputs are always in the high-impedance state. In a register transfer operation (memory-to-register or register-to-memory), the outputs remain in the high-impedance state for the entire cycle. ### enhanced page mode Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the SMJ44C250 to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as column address is valid rather than when $\overline{CAS}$ transitions low. This performance improvement is referred to as enhanced page mode. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{a(C)}$ max (access time from $\overline{CAS}$ low), if $t_{a(CA)}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time $\overline{CAS}$ goes high, access time for the next cycle is determined by the later occurrence of $t_{a(C)}$ or $t_{a(CP)}$ (access time from rising edge of $\overline{CAS}$ ). SGMS037B-JANUARY 1991-REVISED FEBRUARY 1993 Enhanced page mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row address setup, row address hold, and address multiplex is thus eliminated, and a memory cycle time reduction of up to $3 \times \text{can}$ be achieved, compared to minimum $\overline{\text{RAS}}$ cycle times. The maximum number of columns that may be accessed is determined by the maximum $\overline{\text{RAS}}$ low time and page mode cycle time used. The SMJ44C250 allows a full page (512 cycles) of information to be accessed in read, write, or read-modify-write mode during a single $\overline{\text{RAS}}$ low period using relatively conservative page mode cycle times. During write-per-bit operations, the DQ pins are used to load the write-per-bit mask register described above under the $\overline{W}$ pin description. ### refresh A refresh operation must be performed to each row at least once every eight milliseconds to retain data. Since the output buffer is in the high-impedance state (unless $\overline{CAS}$ is applied), the $\overline{RAS}$ -only refresh sequence avoids any output during refresh. Strobing each of the 512 row addresses with $\overline{RAS}$ causes all bits in each row to be refreshed. $\overline{CAS}$ can remain high (inactive) for this refresh sequence to conserve power. ### CAS-before-RAS refresh CAS-before-RAS refresh is accomplished by bringing CAS low earlier than RAS. The external row address is ignored and the refresh address is generated internally. ### GND (Pin 8) This pin is reserved for the manufacturer's test operation. It is an input and should be tied to system ground to ensure proper device operation. IMPORTANT: GND is not connected internally to VSS. SGMS037B-JANUARY 1991-REVISED FEBRUARY 1993 Table 1. Functional Table | T<br>Y<br>P | | RAS FALL | | | CAS<br>FALL | ADDRESS | | DQ0 | -DQ3 | FUNCTION | | |-------------|-----|----------|----|-----|-------------|---------|-----------------|--------------|---------------|---------------|-----------------------------------------------------| | Et | CAS | TRG | ₩¶ | DSF | SE | DSF | RAS | CAS | RAS | CAS‡<br>W | | | R | L | χ§ | Х | Х | Х | Х | Х | ·x | Х | Х | CAS-before-RAS Refresh | | Т | н | L | L | х | L | х | Row<br>Addr | Tap<br>Point | х | x | Register to Memory Transfer<br>(Transfer Write) | | Т | Н | L | L | Н | х | х | Row<br>Addr | Tap<br>Point | х | х | Alternate Transfer Write (Independent of SE) | | Т | н | L | L | L | н | х | Refresh<br>Addr | Tap<br>Point | х | х | Serial Write-Mode Enable<br>(Pseudo-Transfer Write) | | Т | Н | L | н | ال | х | х | Row<br>Addr | Tap<br>Point | × | x | Memory to Register Transfer (Transfer Read) | | Т | Н | L | Н | Н | x | х | Row<br>Addr | Tap<br>Point | х | x | Split Register Transfer Read<br>(Must Reload Tap) | | R | н | Н | L | L | х | L | Row<br>Addr | Col<br>Addr | Write<br>Mask | Valid<br>Data | Load and Use Write Mask,<br>Write Data to DRAM | | R | н | I | L | н | x | L | Row<br>Addr | Col<br>Addr | х | Valid<br>Data | Persistent Write-Per-Bit,<br>Write Data to DRAM | | R | н | Н | н | L | х | L | Row<br>Addr | Col<br>Addr | х | Valid<br>Data | Normal Dram Read/Write<br>(Nonmasked) | | R | Н | н | н | Ħ | × | L | Refresh<br>Addr | х | X | Write<br>Mask | Load Write Mask | <sup>†</sup> R = Random access operation; T = Transfer operation. Addr Mask = 1; write to address location enabled Write Mask = 1; write to I/O enabled. <sup>‡</sup> DQ0-DQ3 are latched on the later of W or CAS falling edge. <sup>§</sup> X = Don't care. $<sup>\</sup>P$ In persistent write-per-bit function, $\overline{W}$ must be high during the refresh cycles ### random port to serial port interface Figure 1. Block Diagram Showing One Random and One Serial I/O Interface ### random-address space to serial-address space mapping The 512 bits in each of the four data registers of the SAM are connected to the 512 column locations of each of the four random I/Os. Data can be accessed in or out of the SAM starting at any of the 512 data bit locations. This start location is selected by addresses A0 through A8 on the falling edge of CAS during any transfer cycle. The SAM is accessed starting from the selected start address, proceeding from the lowest to the highest significant bits. After the most significant bit position (511) is accessed, the serial counter wraps around such that bit 0 is accessed on the next clock pulse. The selected start address is stored and used for all subsequent transfer cycles until CAS is again brought low during any transfer cycle. Thus, the start address can be set once and CAS held high during all subsequent transfer cycles and the start address point will not change regardless of data present on A0 through A8. ### split-register mode random-address to serial address-space mapping In split-register transfer operations, the serial data register is split into halves, the low half containing bits 0–255 and the high half containing bits 256–511. When a split-register transfer cycle is performed, the tap address must be strobed in on the falling edge of $\overline{\text{CAS}}$ . The most significant column address bit (A8) determines which register half will be reloaded from the memory array. The eight remaining column address bits (A0–A7) are used to select the SAM starting location for the register half selected by A8. To insure proper operation when using the split-register read transfer feature, a non-split-register transfer must precede any split-register sequence. The serial start address must be supplied for every split-register transfer. (See Split Register Operating Sequence on page 36.) ### transfer operations As illustrated in Table 1, the SMJ44C250 supports five basic transfer modes of operation: - 1. Normal Write Transfer (SAM to DRAM) - 2. Alternate Write Transfer (independent of the state of SE) - 3. Pseudo Write Transfer (Switches serial port from serial-out mode to serial-in mode. No actual data transfer takes place between the DRAM and the SAM.) - 4. Normal Read Transfer (Transfer entire contents of DRAM to SAM) - 5. Split-Register Read Transfer (Divides the SAM into a high and a low half. Only one half is transferred to the SAM while the other half is read from the serial I/O port.) - NOTES: A. All transfer write operations will switch the SDQ pins into the input (write) mode. Before data can be clocked into the serial port via the SDQ pins and SC serial clock, it is necessary to switch the SDQ pins into input mode via a previous transfer write operation. - B. Pseudo Transfer Write Mode has the same meaning as the term "Write Mode Control Cycle" as used in some VRAM data sheets. Both modes, or control cycles, serve to switch the direction of the SDQs without an actual data transfer taking place. - C. All transfer read operations will switch the SDQ pins into the output (read) operation. - D. All transfer read operations and the pseudo transfer write operation perform a memory refresh on the selected row. ### transfer register select (TRG) Transfer operations between the memory array and the data registers are invoked by bringing TRG low before RAS falls. The states of W, SE, and DSF, which are also latched on the falling edge of RAS, determine which transfer operation will be invoked. (See Table 2.) During read transfer cycles, TRG going high causes the addressed row of data to be transferred into the data register. Although the previous data in the data register is overwritten, the last bit of data appearing at SDQ before TRG goes high will remain valid until the first positive transition of SC after TRG goes high. The data at SDQ will then switch to new data beginning from the selected start, or *tap*, position. ### transfer write enable (W) In register transfer mode, $\overline{W}$ determines whether a read or a write transfer will occur. To perform a write transfer, $\overline{W}$ and $\overline{SE}$ are held low as $\overline{RAS}$ falls. If $\overline{SE}$ is high during this transition, no transfer of data from the data register to the memory array occurs, but the SDQs are put into the input mode. The SDQs are put into input mode by use of a transfer write cycle. This allows serial data to be input into the SAM. An alternative way to perform the transfer write cycle is by holding DSF high on the falling edge of $\overline{RAS}$ . In this way, the state of $\overline{SE}$ is a Don't Care as $\overline{RAS}$ falls. To perform a read transfer operation, $\overline{W}$ is held high and $\overline{SE}$ is a Don't Care as $\overline{RAS}$ falls. This cycle also puts the SDQs into the read mode, allowing serial data to be shifted out of the data register. (See Table 2.) ### column enable (CAS) If CAS is brought low during a control cycle, the address present on the pins A0 through A8 will become the new register start location. If CAS is held high during a control cycle, the previous tap address will be retained from the last transfer cycle in which CAS went low to set the tap address. ### addresses (A0 through A8) Nine address bits are required to select one of the 512 possible rows involved in the transfer of data to or from the data registers. The states of A0–A8 are latched on the falling edge of RAS to select one of 512 rows for the transfer operation. To select one of the 512 positions in the SAM from which the first serial data will be accessed, the appropriate 9-bit column address (A0–A8) must be valid when $\overline{CAS}$ falls. However, the $\overline{CAS}$ and start (tap) position need not be supplied every cycle, only when changing to a different start position. In the split-register transfer mode, the most significant column address bit (A8) selects which half of the register will be loaded from the memory array. The remaining eight addresses (A0–A7) determine the register starting location for the register to be loaded. ### special function input (DSF) In the read transfer mode, holding DSF high on the falling edge of $\overline{RAS}$ selects the split-register mode transfer operation. This mode divides the serial data register into a high order half and a low order half; one active, and one inactive. When the cycle is initiated, a transfer occurs between the memory array and either the high half or the low half register, depending on the state of the most significant column address bit (A8) that is strobed in on the falling edge of $\overline{CAS}$ . If A8 is high, the transfer is to the high half of the register. If A8 is low, the transfer is to the low half of the register. Use of the split-register mode read transfer feature allows on-the-fly read transfer operation without synchronizing $\overline{TRG}$ to the serial clock. In the write transfer mode, holding DSF high on the falling edge of $\overline{RAS}$ permits use of an alternate mode of transfer write. This mode allows $\overline{SE}$ to be high on the falling edge of $\overline{RAS}$ without permitting a pseudo write transfer with the serial port disabled during the entire transfer write cycle. ### serial access operation Refer to Tables 2 and 3 for the following discussion on serial access operation. ### serial clock (SC) Data (SDQ) is accessed in or out of data registers on the rising edge of SC. The SMJ44C250 is designed to work with a wide range of clock duty cycles to simplify system design. Since the data registers comprising the SAM are of static design, there are no SAM refresh requirements and there is no minimum SC clock operating frequency. ### serial data input/output (SDQ0-SDQ3) SD and SQ share a common I/O pin. Data is input to the device when $\overline{SE}$ is low during write mode, and data is output from the device when $\overline{SE}$ is low during read mode. The data in the SAM will be accessed in the direction from least significant bit to most significant bit. The data registers operate modulo 512. Thus, after bit 511 is accessed, the next bits to be accessed will be bits 00, 01, 02, and so on. ### serial enable (SE) The serial enable pin has two functions: first, it is latched on the falling edge of $\overline{RAS}$ , with both $\overline{TRG}$ and $\overline{W}$ low to select one of the transfer functions (see Table 2). If $\overline{SE}$ is low during this transition, then a transfer write occurs. If $\overline{SE}$ is high as $\overline{RAS}$ falls and DSF is low, then a write mode control cycle is performed. The function of this cycle is to switch the SDQs from the output mode to the input mode, thus allowing data to be shifted into the data register. NOTE: All transfer read and serial mode enable (pseudo transfer write) operations will perform a memory refresh operation on the selected row. Second, during serial access operations, $\overline{SE}$ is used as an SDQ enable/disable. In the write mode, $\overline{SE}$ is used as an input enable. $\overline{SE}$ high disables the input and $\overline{SE}$ low enables the input. To take the device out of the write mode and into the read mode, a transfer read cycle must be performed. The read mode allows data to be accessed from the data register. While in the read mode, $\overline{SE}$ high disables the output and $\overline{SE}$ low enables the output. IMPORTANT: While $\overline{SE}$ is held high, the serial clock is NOT disabled. Thus, external SC pulses will increment the internal serial address counter regardless of the state of $\overline{SE}$ . This ungated serial clock scheme minimizes access time of serial output from $\overline{SE}$ low since the serial clock input buffer and the serial address counter are not disabled by $\overline{SE}$ . ### QSF active status output QSF is an open-drain output pin. During the split register mode of serial access operation, QSF indicates which half of the serial register in the SAM is being accessed. If QSF is low, then the serial address pointer is accessing the low (least significant) 256 bits of the SAM. If QSF is high, then the pointer is accessing the higher (most significant) 256 bits of the SAM. QSF changes state upon crossing the boundary between the two register halves. When the SAM is not operating in split-register mode, the QSF output remains in the high-impedance state. QSF is designed as an open drain output to allow OR-type of QSF outputs from several chips. Thus, an external pullup resistor is required for the zero-to-one transition on QSF, and the output rise time is determined by the load-capacitance and the value of the pullup resistor. The specification for QSF switching time assumes a pullup resistor of 820 $\Omega$ and a load capacitance of 30 pF illustrated as follows. Figure 2. QSF Load Circuit Table 2. Transfer Operation Logic | TRG | W | SE | DSF | MODE | |-----|---|------------|-----|---------------------------------------------------------------| | L | L | L | × | Register to memory (write) transfer, serial write mode enable | | L | L | . <b>X</b> | н | Alternate register to memory transfer | | L | L | н | L | Serial write mode enable (pseudo write transfer) | | L | н | × | L | Memory to register (read) transfer | | L | н | × | Н | Split-register read transfer | NOTE: Above logic states are assumed valid on the falling edge of RAS. **Table 3. Serial Operation Logic** | LAST TRANSFER CYCLE | SE | SDQ | |------------------------------|----|----------------| | Alternate register to memory | Н | Input Disabled | | Serial write mode enable† | L | Input Enabled | | Serial write mode enable† | Н | Input Disabled | | Memory to register | L | Output Enabled | | Memory to register | н | Hi-Z | <sup>†</sup> Pseudo transfer write. ### power up To achieve proper device operation, an initial pause of 200 μs is required after power up, followed by a minimum of eight RAS cycles or eight CAS-before-RAS cycles, a memory-to-register transfer cycle, and two SC cycles. ### absolute maximum ratings over operating temperature (unless otherwise noted)† | erate manufacture (announce of the composition of (announce of the composition) | , | |---------------------------------------------------------------------------------|----------------------------| | Input voltage on any pin except DQ and SDQ (see Note 1) | –1 V to 7 V | | Input voltage on DQ and SDQ (see Note 1) | 1 V to V <sub>CC</sub> + 1 | | Supply voltage range on V <sub>CC</sub> (see Note 1) | 0 V to 7 V | | Short circuit output current (per output) | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range: | | | SMJ44C250, L suffix | 0°C to70°C | | SMJ44C250, M suffix | –55°C to 125°C | | Storage temperature range | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. recommended operating conditions | | | | MIN | NOM | MAX | UNIT | | |----------|--------------------------------------|-------------------------------------|------|-----|---------------------|------|--| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | | Vss | Supply voltage | | 1 | 0 | | ٧ | | | VIH | High-level input voltage | | 2.9 | | V <sub>CC</sub> + 1 | ٧ | | | VIL | Low-level input voltage (see Note 2) | • | -1 | | 0.6 | V | | | T. | | L suffix | 0 | | | . °C | | | TA | | M suffix | - 55 | | | | | | <b>-</b> | Operating apparatuments | L suffix | | | 70 | | | | ТС | C Operating case temperature | Operating case temperature M suffix | | | 125 | °C | | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. SGMS037B-JANUARY 1991-REVISED FEBRUARY 1993 ### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT | |-----|---------------------------------------|----------------------------------------------------------------------------|---------|------| | Voн | High level output voltage | I <sub>OH</sub> = -5 mA | 2.4 | V | | VOL | Low level output voltage (see Note 4) | I <sub>OL</sub> = 4.2 mA | 0.4 | V | | 11 | Input leakage current | V <sub>j</sub> = 0 to 5.8 V, V <sub>CC</sub> = 5 V,<br>All other pins open | ±1.0 | μА | | Ю | Output leakage current (see Note 3) | V <sub>O</sub> = 0 to V <sub>CC</sub> , V <sub>CC</sub> = 5.5 V | ±10 | μА | | | PARAMETER | | SAM | '44C2 | 50-10 | '44C250-12 | | UNIT | |------------------|--------------------------------------------------------|--------------|---------|-------|-------|------------|-----|------| | <b>.</b> | PARAMETER | | PORT | MIN | MAX | MIN | MAX | UNII | | lCC1 | Operation current t <sub>c(RW)</sub> = Minimum | | Standby | | 100 | | 90 | | | ICC1A | t <sub>C</sub> (SC) = Minimum | | Active | | 110 | | 100 | | | ICC2 | Standby current, All clocks = VCC | c . | | | 15 | | 15 | | | ICC2A | $t_{C(SC)} = Minimum$ | | | | 35 | | 35 | | | lCC3 | RAS-only refresh current, t <sub>C(RW)</sub> = Minimum | 7 | Standby | | 100 | | 90 | | | ICC3A | t <sub>C</sub> (SC) = Minimum | (and Note 5) | Active | | 110 | | 100 | A | | ICC4 | Page mode current, t <sub>c(P)</sub> = Minimum | (see Note 5) | Standby | | 65 | | 60 | mA | | ICC4A | t <sub>C</sub> (SC) = Minimum | | Active | | 70 | | 65 | | | <sup>1</sup> CC5 | CAS-before-RAS current, t <sub>C</sub> (RW) = Minimum | | Standby | | 90 | | 80 | | | ICC5A | t <sub>C</sub> (SC) = Minimum | | Active | | 110 | | 100 | | | lCC6 | Data transfer current, t <sub>c(RW)</sub> = Minimum | 7 | Standby | | 100 | | 90 | | | ICC6A | t <sub>C</sub> (SC) = Minimum | | Active | | 110 | | 100 | | NOTES: 3. SE is disabled for SDQ output leakage tests. - 4. The SMJ44C250 1-megabit video RAM may exhibit simultaneous switching noise as described in Texas Instruments Advanced CMOS Logic Designer's Handbook. This phenomenon exhibits itself upon the DQ pins when the SDQ pins are switched and upon the SDQ pins when DQ pins are switched. This may cause the V<sub>OL</sub> and V<sub>OH</sub> to exceed the data book limit for a short period of time, depending upon output loading and temperature. Care should be taken to provide proper termination, decoupling, and layout of the device to minimize simultaneous switching effects. - 5. I<sub>CC</sub> (standby) vs I<sub>CCA</sub> (active) denotes the following: I<sub>CC</sub> (standby) denotes that the SAM port is inactive (standby) and the DRAM port is active (except for I<sub>CC2</sub>). I<sub>CCA</sub> (active) denotes that the SAM port is active and the DRAM port is active (except for I<sub>CC2</sub>). I<sub>CC</sub> is measured with no load on DQ or SDQ pins. SGMS037B-JANUARY 1991-REVISED FEBRUARY 1993 # capacitance over recommended ranges of supply voltage and operating temperature, f = 1 MHz (see Note 6) | | PARAMETER | MIN MAX | UNIT | |--------------------|-----------------------------------|---------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 7 | pF | | C <sub>0</sub> (O) | Output capacitance, SDQ and DQ | 8 | pF | | Co(QSF) | Output capacitance, QSF | 14 | pF | NOTE 6: Capacitance is sampled only at initial design and after any major change. Samples are tested at 0 V and 25°C with a 1 MHz signal applied to the pin under test. All other pins are open. # switching characteristics over recommended ranges of supply voltage and operating temperature (see Note 7) | NO. | | PARAMETER | TEST | ALT. | '44C250-10 | | '44C250-12 | | UNIT | |-----|----------------------|-------------------------------------------------------|------------------------|------------------|------------|-----|------------|-----|------| | NO. | FANAMEIEN | | CONDITIONS | SYMBOL | MIN | MAX | MIN | MAX | UNIT | | 1 | ta(C) | Access time from CAS | $t_{d(RLCL)} = MAX$ | tCAC | | 25 | | 30 | ns | | 2 | ta(CA) | Access time from column address | $t_{d(RLCL)} = MAX$ | tCAA | | 50 | | 60 | ns | | 3 | ta(CP) | Access time from CAS high | td(RLCL) = MIN | tCAP | | 55 | | 65 | ns | | 4 | ta(R) | Access time from RAS | td(RLCL) = MIN | tRAC | | 100 | | 120 | ns | | 5 | ta(G) | Access time of Q from TRG low | | tOEA | | 25 | | 30 | ns | | 6 | ta(SQ) | Access time of SQ from SC high | C <sub>L</sub> = 30 pF | tSCA | | 30 | | 35 | ns | | 7 | ta(SE) | Access time of SQ from SE low | C <sub>L</sub> = 30 pF | t <sub>SEA</sub> | | 20 | | 25 | ns | | 8 | ta(QSF) | Access time of QSF from SC low | C <sub>L</sub> = 30 pF | | | 60 | | 60 | ns | | 9 | <sup>t</sup> dis(CH) | Random output disable time from CAS high (see Note 8) | C <sub>L</sub> = 80 pF | tOFF | 0 | 20 | 0 | 20 | ns | | 10 | <sup>t</sup> dis(G) | Random output disable time from TRG high (see Note 8) | C <sub>L</sub> = 80 pF | tOEZ | 0 | 20 | 0 | 20 | ns | | 11 | <sup>t</sup> dis(SE) | Serial output disable time from SE high (see Note 8) | C <sub>L</sub> = 30 pF | <sup>t</sup> SEZ | 0 | 20 | 0 | 20 | ns | NOTES: 7. Switching times assume C<sub>L</sub> = 100 pF unless otherwise noted (see Figure 3). 8. Disable times are specified when the output is no longer driven. SGMS037B-JANUARY 1991-REVISED FEBRUARY 1993 ### timing requirements over recommended ranges of supply voltage and operating temperature<sup>†</sup> | | | DADAMETER | ALT. | '44C250-10 | | '44C250-12 | | UNIT | |-----|-----------------------|-----------------------------------------------------|------------------|------------|--------|------------|--------|------| | NO. | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | וואט | | 12 | <sup>t</sup> c(rd) | Read cycle time (see Note 9) | tRC | 190 | | 220 | | ns | | 13 | t <sub>c(W)</sub> | Write cycle time | twc | 190 | | 220 | | ns | | 14 | <sup>t</sup> c(rdW) | Read-modify-write cycle time | tRWC | 250 | | 290 | | ns | | 15 | t <sub>c(P)</sub> | Page-mode read, write cycle time | tPC | 60 | | 70 | | ns | | 16 | <sup>t</sup> c(RDWP) | Page-mode read-modify-write cycle time | tRWC | 105 | | 125 | | ns | | 17 | tc(TRD) | Transfer read cycle time | tRC | 190 | | 220 | | ns | | 18 | <sup>t</sup> c(TW) | Transfer write cycle time | tWC | 190 | | 220 | | ns | | 19 | t <sub>c</sub> (SC) | Serial clock cycle time (see Note 10) | tscc | 30 | | 35 | | ns | | 20 | tw(CH) | Pulse duration, CAS high | tCP | 20 | | 30 | | ns | | 21 | <sup>t</sup> w(CL) | Pulse duration, CAS low (see Note 11) | t <sub>CAS</sub> | 25 | 75 000 | 30 | 75 000 | ns | | 22 | tw(RH) | Pulse duration, RAS high | tRP | 80 | | 90 | | ns | | 23 | tw(RL) | Pulse duration, RAS low (see Note 12) | tRAS | 100 | 75 000 | 120 | 75 000 | ns | | 24 | tw(WL) | Pulse duration, W low | tWP | 25 | | 25 | | ns | | 25 | tw(TRG) | Pulse duration, TRG low | | 25 | | 30 | | ns | | 26 | tw(SCH) | Pulse duration, SC high | tsc | 10 | | 12 | | ns | | 27 | tw(SCL) | Pulse duration, SC low | tSCP | 10 | | 12 | | ns | | 28 | t <sub>su(CA)</sub> | Column address setup time | tASC | 0 | | 0 | | ns | | 29 | t <sub>su(SFC)</sub> | DSF setup time before CAS low | | 0 | | 0 | | ns | | 30 | t <sub>su(RA)</sub> | Row address setup time | tasr | 0 | | 0 | | ns | | 31 | tsu(WMR) | W setup time before RAS low | twsR | . 0 | | 0 | | ns | | 32 | t <sub>su(DQR)</sub> | DQ setup time before RAS low (write mask operation) | tMS | 0 | | 0 | | ns | | 33 | t <sub>su(TRG)</sub> | TRG setup time before RAS low | tTLS | 0 | | 0 | | ns | | 34 | t <sub>su(SE)</sub> | SE setup time before RAS low (see Note 13) | tESR | 0 | | 0 | | ns | | 35 | t <sub>su(SFR)</sub> | DSF setup time before RAS low | | 0 | | 0 | | ns | | 36 | t <sub>su(DCL)</sub> | Data setup time before CAS low | tDSC | 0 | | 0 | | ns | | 37 | t <sub>su</sub> (DWL) | Data setup time before W low | tDSW | 0 | | 0 | | ns | | 38 | tsu(rd) | Read command setup time | tRCS | 0 | | 0 | | ns | | 39 | tsu(WCL) | Early write command setup time before CAS low | twcs | -5 | | -5 | | ns | | 40 | tsu(WCH) | Write setup time before CAS high | tcwL | 25 | | 30 | | ns | | 41 | tsu(WRH) | Write setup time before RAS high | tRWL | 25 | | 30 | | ns | | 42 | t <sub>su(SDS)</sub> | SD setup time before SC high | tsds | 3 | | 3 | | ns | † Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. NOTES: 9. All cycle times assume $t_1 = 5$ ns. - 10. When the odd tap is used (tap address can be 0-511, and odd taps are 1,3,5, etc.), the cycle time for SC in the first serial data out cycle needs to be 70 ns minimum. - 11. In a read-modify-write cycle, $t_d(CLWL)$ and $t_{SU(WCH)}$ must be observed. Depending on the user's transition times, this may require additional $\overline{CAS}$ low time $(t_{W(CL)})$ . - In a read-modify-write cycle, t<sub>d</sub>(RLWL) and t<sub>SU(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>W(RL)</sub>). - 13. Register to memory (write) transfer cycles only. # timing requirements over recommended ranges of supply voltage and operating temperature (continued) $\!\!\!\!\!^{\dagger}$ | NO. | . ~ | ` PARAMETER | ALT. | '44C2 | 50-10 | '44C250-12 | | HAUT | |-----|----------------------|--------------------------------------------------------------|------------------|-------|-------|------------|-----|------| | NO. | | PAHAMETER | SYMBOL | MIN | MAX | MIN | MAX | TINU | | 43 | th(CLCA) | Column address hold time after CAS low | t <sub>CAH</sub> | 20 | | 20 | | ns | | 44 | th(SFC) | DSF hold time after CAS low | | 20 | | 20 | | ns | | 45 | <sup>t</sup> h(RA) | Row address hold time after RAS low | tRAH | 15 | | 15 | | ns | | 46 | th(TRG) | TRG hold time after RAS low | <sup>t</sup> TLH | 15 | | 15 | | ns | | 47 | th(SE) | SE hold time after RAS low (see Note 13) | tREH | 15 | | 15 | | ns | | 48 | th(RWM) | W hold time after RAS low | t <sub>RWH</sub> | 15 | | 15 | | ns | | 49 | th(RDQ) | DQ hold time after RAS low (write mask operation) | tMH | 15 | | 15 | | ns | | 50 | th(SFR) | DSF hold time after RAS low | | 15 | | 15 | | ns | | 51 | th(RLCA) | Column address hold time after RAS low (see Note 14) | tAR | 45 | | 45 | | ns | | 52 | th(CLD) | Data hold time after CAS low | tDH_ | 20 | | 、 25 | | ns | | 53 | th(RLD) | Data hold time after RAS low (see Note 14) | tohr | 45 | | 50 | | ns | | 54 | th(WLD) | Data hold time after W low | tDH | 20 | | 25 | | ns | | 55 | th(CHrd) | Read hold time after CAS (see Note 15) | tRCH | 0 | | 0 | | ns | | 56 | <sup>t</sup> h(RHrd) | Read hold time after RAS (see Note 15) | tRRH | 10 | | 10 | | ns | | 57 | th(CLW) | Write hold time after CAS low | tWCH | 30 | | 35 | | ns | | 58 | th(RLW) | Write hold time after RAS low (see Note 14) | twcn | 50 | | 55 | | ns | | 59 | th(WLG) | TRG hold time after W low (see Note 20) | twcr | 25 | | 30 | | ns | | 60 | th(SDS) | SD hold time after SC high | tsdh | 5 | | 5 | | ns | | 61 | th(SHSQ) | SQ hold time after SC high | tsoH | 5 | | 5 | | ns | | 62 | td(RLCH) | Delay time, RAS low to CAS high | tcsH | 100 | | 120 | | ns | | 63 | td(CHRL) | Delay time, CAS high to RAS low | tCRP | 0 | | 0 | | ns | | 64 | td(CLRH) | Delay time, CAS low to RAS high | trsh | 25 | | 30 | | ns | | 65 | td(CLWL) | Delay time, CAS low to W low (see Notes 16 and 17) | tCWD | 55 | | 65 | | ns | | 66 | td(RLCL) | Delay time, RAS low to CAS low (see Note 18) | tRCD | 25 | 75 | 25 | 90 | ns | | 67 | td(CARH) | Delay time, column address to RAS high | t <sub>RAL</sub> | 50 | | 60 | | ns | | 68 | <sup>t</sup> d(RLWL) | Delay time, RAS low to W low (see Note 16) | t <sub>RWD</sub> | 130 | | 155 | | ns | | 69 | <sup>t</sup> d(CAWL) | Delay time, column address to W low (see Note 16) | tAWD | 85 | | 100 | | ns | | 70 | td(RLCH)R | Delay time, RAS low to CAS high (see Note 19) | tCHR | 25 | | 25 | | ns | | 71 | td(CLRL)R | Delay time, CAS low to RAS low (see Note 19) | tCSR | 10 | | 10 | | ns | | 72 | td(RHCL)R | Delay time, RAS high to CAS low (see Note 19) | tRPC | 10 | | 10 | | ns | | 73 | td(CLGH) | Delay time, CAS low to TRG high | tCTH | 25 | | 30 | | ns | | 74 | <sup>t</sup> d(GHD) | Delay time, TRG high before data applied at DQ (see Note 16) | | 25 | • | 30 | | ns | | 75 | <sup>t</sup> d(RLTH) | Delay time, RAS low to TRG high | t <sub>RTH</sub> | 90 | | 95 | | ns | <sup>†</sup> Timing measurements are referenced to VIL max and VIH min. NOTES: 13. Register to memory (write) transfer cycles only. - 13. Aegister to memory (white) transier cycles only. 14. The minimum value is measured when t<sub>d(RLCL)</sub> is set to t<sub>d(RLCL)</sub> min as a reference. 15. Either t<sub>h</sub>(RHrd) or t<sub>h</sub>(CHrd) must be satisfied for a read cycle. 16. Read-modify-write operation only. 17. TRG must disable the output buffers prior to applying data to the DQ pins. - 18. Maximum value specified only to assure RAS access time. - 19. CAS-before-RAS refresh operation only. - 20. Output enable controlled write. Outputs remain in the high-impedance state for the entire cycle. ### timing requirements over recommended ranges of supply voltage and operating temperature (concluded)† | NO. | | PARAMETER | ALT. | '44C250-10 | | '44C250-12 | | | |-----|----------|----------------------------------------------------------------------------------------------------------------------------|--------|------------|-----|------------|-----|------| | | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNIT | | 76 | td(RLSH) | Delay time, RAS low to first SC high after TRG high (see Note 21) | tRSD | 130 | | 140 | . | ns | | 77 | td(CLSH) | Delay time, CAS low to first SC high after TRG high (see Note 21) | tCSD | 40 | | 45 | | ns | | 78 | td(SCTR) | Delay time, SC high to TRG high (see Notes 21 and 22) | tTSL | 15 | | 20 | | ns | | 79 | td(THRH) | Delay time, TRG high to RAS high (see Note 21) | tTRD | - 10 | | - 10 | | ns | | 80 | td(SCRL) | Delay time, SC high to RAS (see Notes 13 and 21) | tsrs | 10 | | 20 | | ns | | 81 | td(SCSE) | Delay time, SC high to SE high in serial input mode | | 20 | | 20 | | ns | | 82 | td(RHSC) | Delay time, RAS high to SC high (see Note 13) | tSRD | 25 | | 30 | | ns | | 83 | td(THRL) | Delay time, TRG high to RAS low (see Note 24) | tTRP | tw(RH) | | tw(RH) | | ns | | 84 | td(THSC) | Delay time, TRG high to SC high (see Note 24) | tTSD | 35 | | 40 | | ns | | 85 | td(SESC) | Delay time, SE low to SC high (see Note 25) | tsws | 10 | | 15 | | ns | | 86 | td(RHMS) | Delay time, RAS high to last (most significant) rising edge of SC before boundary switch during split read transfer cycles | | 25 | | 30 | | ns | | 87 | td(TPRL) | Delay time, first (TAP) rising edge of SC after boundary switch to RAS low during split read transfer cycles | | 20 | | 25 | | ns | | 88 | trf(MA) | Refresh time interval, memory | tREF | | 8 | | 8 | ms | † Timing measurements are referenced to VIL max and VIH min. NOTES: 13. Register to memory (write) transfer cycles only. - 21. Memory to register (read) transfer cycles only. 22. In a transfer read cycle, the state of SC when TRG rises is a Don't Care condition. However, to assure proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when TRG goes high. - 23. In a transfer write cycle, the state of SC when RAS falls is a Don't Care condition. However, to assure proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when RAS goes low. - 24. Memory to register (read) and register to memory (write) transfer cycles only. - 25. Serial data-in cycles only. - 26. System transition times (rise and fall) are to be a minimum of 3 ns and a maximum of 50 ns. ### PARAMETER MEASUREMENT INFORMATION Figure 3. Load Circuit Figure 4. Read Cycle Timing NOTE A: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". Figure 5. Early Write Cycle Timing ### PARAMETER MEASUREMENT INFORMATION NOTE A: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". Figure 6. Delayed Write Cycle Timing ### PARAMETER MEASUREMENT INFORMATION ### write cycle state table | CYCLE | | STATE | | | | | | | |----------------------------------------------------------------------------------|---|-------|---|---------------|---------------|--|--|--| | . CYCLE | 1 | 2 | 3 | 4 | 5 | | | | | Write mask load/use write DQs to I/Os | L | L | L | Write<br>Mask | Valid<br>Data | | | | | Use previous write mask, write DQs to I/Os | Н | L | L | Don't<br>Care | Valid<br>Data | | | | | Load write mask on later of $\overline{W}$ fall and $\overline{\text{CAS}}$ fall | н | L | н | Don't<br>Care | Write<br>Mask | | | | | Normal early or late write operation | L | L | н | Don't<br>Care | Valid<br>Data | | | | # NOTE A: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". Same logic as delayed write cycle. Figure 7. Read-Write/Read-Modify-Write Cycle Timing † Access time is $t_{a(CP)}$ or $t_{a(CA)}$ dependent. ‡ Output may go from high-impedance state to an invalid data state prior to the specified access time. NOTE A: A write cycle or a read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated and the proper polarity of DSF is selected on the falling edge of RAS and CAS to select the desired write mode (normal, block write, etc.). Figure 8. Enhanced Page-Mode Read Cycle Timing † Referenced to $\overline{\text{CAS}}$ or $\overline{\text{W}}$ , whichever occurs last. NOTES: A. See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". B. A read cycle or a read-modify-write cycle can be intermixed with write cycles, observing read and read-modify-write timing specifications. TRG must remain high throughout the entire page-mode operation if the late write feature is used, to assure page-mode cycle time. If the early write cycle timing is used, the state of TRG is a Don't Care after the minimum period th(TRG) from the falling edge of RAS. Figure 9. Enhanced Page-Mode Write Cycle Timing † Output may go from the high-impedance state to an invalid data state prior to the specified access time. NOTES: A. See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". B. A read or a write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 10. Enhanced Page-Mode Read-Modify-Write Cycle Timing Figure 11. RAS-Only Refresh Timing # PARAMETER MEASUREMENT INFORMATION TRAS TRG DSF DQ HI-Z Figure 12. CAS-Before-RAS Refresh Figure 13. CAS-Before-RAS Refresh Counter Test Timing ### PARAMETER MEASUREMENT INFORMATION Figure 14. Hidden Refresh Cycle Timing The write-mode control cycle is used to change the SDQs from the output mode to the input mode. This allows serial data to be written into the data register. The diagram below assumes that the device was originally in the serial read mode. NOTES: A. Random-mode Q outputs remain in the high-impedance state for the entire write-mode control. B. SE must be high as RAS falls in order to perform a write-mode control cycle. Figure 15. Write-Mode Control Pseudo Write Transfer Timing NOTES: A. Random mode Q outputs remain in the high-impedance state for the entire data register to memory transfer cycle. This cycle is used to transfer data from the data register to the memory array. Every one of the 512 locations in each data register is written into the corresponding 512 columns of the selected row. Data in the data register may proceed from a serial shift-in or from a parallel load from one of the memory array rows. The above diagram assumes that the device is in the serial write mode (i.e., SD is enabled by a previous write mode control cycle, thus allowing data to be shifted-in). - B. See "Register Transfer Function Table" for logic state of "1" and "3". - C. Successive transfer writes can be performed without serial clocks for applications requiring fast memory array clears. Figure 16. Data Register to Memory Timing, Serial Input Enabled ### PARAMETER MEASUREMENT INFORMATION ## register transfer function table | | RAS FALL | | | | | | | |-------------------------------------------------------|----------|-----|-----|------------|-----------|--|--| | FUNCTION | Ī | TRG | ₩ . | DSF<br>(1) | SE<br>(3) | | | | Register to memory transfer | | L | L | Х | L | | | | Register to memory transfer, alternate transfer write | | L | L | Н | × | | | | Pseudo-transfer SDQ control, serial input enabled | | L | L | L | Н | | | | Memory to register transfer | ł | L | Н | L | x | | | | Split-register transfer | I | L | н | н | x | | | Figure 17. Alternate Data Register to Memory Timing - NOTES: A. Random mode (Q outputs) remain in the high-impedance state for the entire memory to data register transfer cycle. The memory to data register transfer cycle is used to load the data registers in parallel from the memory array. The 512 locations in each data register are written into from the 512 corresponding columns of the selected row. The data that is transferred into the data registers may be either shifted out or transferred back into another row. - B. Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., the SQ is enabled), thus allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG has gone high must be activated by a positive transition of SC. Figure 18. Memory to Data Register Transfer Timing NOTE A: There must be a minimum of two SC clocks cycle between any two split-register reload cycles, and a minimum of one SC clock cycle between a transfer read cycle and a split-register cycle. Figure 19. Split-Register Mode Read Transfer Timing NOTES: A. In the split-register mode, data can be transferred from different rows to the low and high halves of the data register. B. When enabling or disabling the split-register mode, ta(OSF) is measured from RAS low in the transfer cycle. Figure 20. Split-Register Operating Sequence #### application notes - In order to achieve proper split-register operation, a normal read transfer followed by a minimum of one serial clock cycle should be performed before the first split-register transfer cycle. This is necessary to initialize the data register and the starting tap location. Serial access can then begin after the normal transfer cycle. - A split-register transfer into the inactive half is not allowed until t<sub>d(TPRL)</sub> is met. t<sub>d(TPRL)</sub> is the minimum delay time between the rising edge of the serial clock (SC) of the previously loaded tap point and the falling edge of RAS of the split-register transfer cycle into the inactive half. - After t<sub>d(TPRL)</sub> is met, the split-register transfer into the inactive half must also satisfy the t<sub>d(RHMS)</sub> condition. t<sub>d(RHMS)</sub> is the minimum delay time between the rising edge of RAS of the split-register transfer cycle into the inactive half and the rising edge of the last serial clock (SC 255 or 511) of the active half. Figure 21. Serial Data-In Timing The serial data-in cycle (SD) is used to input serial data into the data registers. Before data can be written into the data registers via SD, the device must be put into the write mode by performing a write mode control, or transfer write cycle. Transfer write cycles occurring between the write mode control cycle and the subsequent writing of data will not take the device out of the write mode. However, a transfer read cycle during that time will take the device out of the write mode and put it into the read mode, thus disabling the input of data. Data will be written starting at the location specified by the input address loaded on the previous transfer cycle. While accessing data in the serial data registers, the state of $\overline{TRG}$ is a Don't Care as long as $\overline{TRG}$ is held high when $\overline{RAS}$ goes low to prevent data transfers between memory and data registers. NOTE A: When the odd tap is used (tap addresses can be 0–511, and odd taps are 1,3,5 ... etc.), the cycle time for SC in the first serial data out cycle needs to be 70 ns minimum. #### Figure 22. Serial Data-Out Timing The serial data-out (SQ) cycle is used to read data out of the data registers. Before data can be read via SQ, the device must be put into the read mode by performing a transfer read cycle. Transfer write cycles occurring between the transfer read cycle and the subsequent shifting out of data will not take the device out of the read mode. But a write mode control cycle at that time will take the device out of the read mode and put it in the write mode, thus not allowing the reading of data. While accessing data in the serial data registers, the state of $\overline{TRG}$ is a Don't Care as long as $\overline{TRG}$ is held high when $\overline{RAS}$ goes low to prevent data transfers between memory and data registers. # SMJ44C250 262 144 BY 4-BIT MULTIPORT VIDEO RAM SGMS037B-JANUARY 1991-REVISED FEBRUARY 1993 ## SMJ44C251 262 144 BY 4-BIT MULTIPORT VIDEO RAM SGMS038B-JANUARY 1991-REVISED FEBRUARY 1993 | • | <b>Military Operating Temperature</b> | |---|---------------------------------------| | | Range – 55°C to 125°C | - Processed to MIL-STD-883, Class B - DRAM: 262 144 Words × 4 Bits SAM: 512 Words × 4 Bits - Dual Port Accessibility—Simultaneous and Asynchronous Access From the DRAM and SAM Ports - Bidirectional Data Transfer Function Between the DRAM and the Serial Data Register - 4 x 4 Block Write Feature for Fast Area Fill Operations. As Many as Four Memory Address Locations Written Per Cycle From an On-Chip Color Register - Write Per Bit Feature for Selective Write to Each RAM I/O - Enhanced Page-Mode Operation for Faster Access - CAS-Before-RAS and Hidden Refresh Modes - RAM Output Enable Allows Direct Connection of DQ and Address Lines to Simplify System Design - Long Refresh Period . . . Every 8 ms (Max) - Up to 33 MHz Uninterrupted Serial Data Streams - 3-State Serial I/Os Allow Easy Multiplexing of Video Data Streams - 512 Selectable Serial Register Starting Locations - Texas Instruments EPIC™ CMOS Process - Packaging Options: - 28-Pin Ceramic Sidebraze DIP (JD Suffix) - 28-Pin Ceramic Small Outline J-Leaded Chip Carrier (HJ Suffix) - Split Serial Data Register for Simplified Realtime Register Reload | | ACKAGE† | | | PACKAC | | |---------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------| | SDQ1 G<br>TRG G<br>DQ0 G<br>DQ1 G<br>GND G<br>RAS G<br>A6 G<br>A4 G | 3 21 ]<br>9 20 ]<br>10 19 ]<br>11 18 ]<br>12 17 ]<br>13 16 ] | Vss<br>sdq3<br>sdq2<br>SE<br>dq3<br>dq2<br>dsf<br>CAS<br>qsf<br>A0<br>A1<br>A2<br>A3<br>A7 | SC C SDQ0 C SDQ1 C SDQ1 C SDQ1 C SDQ1 C SDQ1 C SQ1 S | 1 28<br>2 27<br>3 26<br>4 25<br>5 24<br>6 23<br>7 22<br>8 21<br>10 19<br>11 18<br>12 17<br>13 16 | DOGS DOGS DOGS DOGS DOGS DOGS DOGS DOGS | | Vcc [[1 | 14 15 | ~' | VccL | 14 15 | A7 | † Packages shown are for pinout reference only. | | PIN NOMENCLATURE | |-----------------|-----------------------------------| | A0A8 | Address Inputs | | CAS | Column Enable | | DQ0-DQ3 | DRAM Data In-Out/Write Mask Bit | | SE | Serial Enable | | RAS | Row Enable | | sc | Serial Data Clock | | SDQ0-SDQ3 | Serial Data In-Out | | TRG | Transfer Register/Q Output Enable | | ₩ | Write Mask Select/Write Enable | | DSF | Special Function Select | | QSF | Split Register Activity Status | | Vcc | 5-V Supply | | V <sub>SS</sub> | Ground | | GND | Ground (Important: Not connected | | | to internal V <sub>SS</sub> ) | #### • Performance Ranges: | ACCESS | ACCESS | <b>ACCESS</b> | <b>ACCESS</b> | Vcc | | |-------------------|--------|---------------|---------------|---------|---| | TIME | TIME | TIME | TIME T | OLERANC | E | | ROW | COLUMN | SERIAL | SERIAL | | | | ADDRESS | ENABLE | DATA | <b>ENABLE</b> | • | | | (MAX) | (MAX) | (MAX) | (MAX) | | | | ta(R) | ta(C) | ta(SC) | ta(SE) | | | | '44C251-10 100 ns | 25 ns | 30 ns | 20 ns | ±10% | | | '44C251-12 120 ns | 30 ns | 35 ns | 25 ns | ±10% | | #### description The SMJ44C251 multiport video RAM is a high speed, dual ported memory device. It consists of a dynamic random-access memory (DRAM) organized as 262 144 words of 4 bits each interfaced to a serial data register, or serial access memory (SAM), organized as 512 words of 4 bits each. The SMJ44C251 supports three basic EPIC is a trademark of Texas Instruments Incorporated. types of operation: random access to and from the DRAM, serial access to and from the serial register, and bidirectional transfer of data between any row in the DRAM and the serial register. Except during transfer operations, the SMJ44C251 can be accessed simultaneously and asynchronously from the DRAM and SAM ports. During a transfer operation, the 512 columns of the DRAM are connected to the 512 positions in the serial data register. The 512 × 4 bit serial data register can be loaded from the memory row (transfer read) or else the contents of the 512 x 4 bit serial data register can be written to the memory row (transfer write). The SMJ44C251 is equipped with several features designed to provide higher system-level bandwidth and simplify design integration on both the DRAM and SAM ports. On the DRAM port, greater pixel draw rates can be achieved by the device's 4 x 4 block write mode. The block write mode allows four bits of data present in an on-chip color data register to be written to any combination of four adjacent column address locations. As many as 16 bits of data can be written to memory during each CAS cycle time. Also on the DRAM port, a write mask register provides a persistent write-per-bit without repeated mask loading. On the serial register, or SAM port, the SMJ44C251 offers a split-register transfer read (DRAM TO SAM) option, which enables realtime register reload implementation for truly continuous serial data streams without critical timing requirements. The register is divided into a high half and a low half. While one half is being read out of the SAM port, the other half can be loaded from the memory array. This new realtime register reload implementation allows truly continuous serial data. For applications not requiring realtime register reload (for example, reloads done during CRT retrace periods), the single register mode of operation is retained to simplify design. The SAM can also be configured in input mode, accepting serial data from an external device. Once the serial register within the SAM is loaded, its contents can be transferred to the corresponding column positions in any row in memory in a single memory cycle. The SAM port is designed for maximum performance. Data can be input to or accessed from the SAM at serial rates up to 33 MHz. During a split-register mode of operation, internal circuitry detects when the last bit position is accessed from the active half of the register and immediately transfers control to the opposite half. A separate open-drain output, designated QSF, is included to indicate which half of the serial register is active at any given time in the split register mode. All address lines and data-in are latched on-chip to simplify system design. All data-outs are unlatched to allow greater system flexibility. The SMJ44C251 is offered both in a 28-pin 400-mil dual-in-line ceramic sidebrazed package (JD suffix) for through-hole row insertions, and in a 28-pin ceramic small outline J-leaded chip carrier package (HJ suffix) for surface-mount applications. The L suffix device is tested for operation from 0°C to 70°C. The M suffix device is tested for operation from – 55°C to 125°C. The SMJ44C251 and other SMJ44C25x multiport video RAMs are supported by a broad line of video/graphic processors from Texas Instruments, including the SMJ34010 and the SMJ34020 graphics processors. ## functional block diagram #### **Detailed Pin Description vs Operational Mode** | PIN | DRAM | TRANSFER | SAM | |-----------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------| | A0-A8 | Row, Column Address | Row, Tap Address | | | CAS | Column Enable, Output Enable | Tap Address Strobe | | | DQi | DRAM Data I/O, Write Mask Bits | | | | DSF | Block Write Enable<br>Persistent Write-per-Bit Enable<br>Color Register Load Enable<br>Write-per-Bit Mask Load Enable | Split Register Enable<br>Alternate Write Transfer Enable | | | RAS | Row Enable | Row Enable | | | SE | | Serial-In Mode Enable | Serial Enable | | SC | | | Serial Clock | | SDQi | | | Serial Data I/O | | TRG | Q Output Enable | Transfer Enable | | | $\overline{W}$ | Write Enable, Write-per-Bit Select | Transfer Write Enable | | | QSF | | | Split Register<br>Active Status | | VCC | 5-V Supply | (typical) | | | V <sub>SS</sub> | Device Gro | und | | | GND | System Gro | und (Important: not connected internally to VSS | ) | #### operation #### random access operation Refer to Table 1, Functional Table (page 9), for random access and transfer operations. Random access operations are denoted by the designator "R" and transfer operations are denoted by a "T." ### transfer register select and DQ enable (TRG) The TRG pin selects either register or random access operation as RAS falls. For random access (DRAM) mode, TRG must be held high as RAS falls. Asserting TRG high as RAS falls causes the 512 storage elements of each data register to remain disconnected from the corresponding 512-bit lines of the memory array. (Asserting TRG low as RAS falls connects the 512-bit positions in the serial register to the bit lines and indicates that a transfer will occur between the data registers and the selected memory row. See *transfer operation* for details.) During random access operations, TRG also functions as an output enable for the random (Q) outputs. Whenever TRG is held high, the Q outputs are in the high-impedance state to prevent an overlap between the address and DRAM data. This organization allows the connection of the address lines to the data I/O lines but prohibits the use of the early write cycle. It also allows read-modify-write cycles to be performed by providing a three-state condition to the common I/O pins so that write data can be driven onto the pins after output read data has been externally latched. #### address (A0-A8) Eighteen address bits are required to decode 1 of 262 144 storage cell locations. Nine row address bits are set up on pins A0 through A8 and latched onto the chip on the falling edge of $\overline{RAS}$ . Then the nine column address bits are set up on pins A0 through A8 and latched onto the chip on the falling edge of $\overline{CAS}$ . All addresses must be stable on or before the falling edges of $\overline{RAS}$ and $\overline{CAS}$ . #### RAS and CAS address strobes and device control clocks RAS is a control input that latches the states of the row address, W, TRG, SE, CAS, and DSF onto the chip to invoke the various DRAM and transfer functions of the SMJ44C251. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is a control input that latches the states of the column address and DSF to control various DRAM and transfer functions. CAS also acts as an output enable for the DRAM output pins. #### special function select (DSF) The special function select input is latched on the falling edges of $\overline{RAS}$ and $\overline{CAS}$ , similarly to an address, and serves four functions. First, during write cycles DSF invokes persistent write-per-bit operation. If $\overline{TRG}$ is high, $\overline{W}$ is low, and DSF is low on the falling edge of $\overline{RAS}$ , the write mask will be reloaded with the data present on the DQ pins. If DSF is high, the mask will not be reloaded but will retain the data from the last mask reload cycle. Second, DSF is used to change the internally stored write-per-bit mask register (or write mask) via the load write mask cycle. The data present on the DQ pins when $\overline{W}$ falls is written to the write mask rather than to the addressed memory location. See "Delayed Write Cycle Timing" and the accompanying "Write Cycle State Table" in the timing diagram section. Once the write mask is loaded, it can be used on subsequent masked write-per-bit cycles. This feature allows systems with a common address and data bus to use the write-per-bit feature, eliminating the time needed for multiplexing the write mask and input data on the data bus. Third, the DSF pin is used to load an on-chip four-bit data, or "color", register via the Load Color Register cycle. The contents of this register can subsequently be written to any combination of four adjacent column memory locations using the $4 \times 4$ -Block Write feature. The load color register cycle is performed using normal write cycle timing except that DSF is held high on the falling edge of $\overline{RAS}$ and $\overline{CAS}$ . Once the color register is loaded, it retains data until power is lost or until another load color register cycle is performed. ## SMJ44C251 262 144 BY 4-BIT MULTIPORT VIDEO RAM SGMS038B-JANUARY 1991-REVISED FEBRUARY 1993 After loading the color register, the block write cycle can be enabled by holding DSF high on the falling edge of $\overline{\text{CAS}}$ . During block write cycles, only the seven most significant column addresses (A2–A8) are latched on the falling edge of $\overline{\text{CAS}}$ . The two least significant addresses (A0–A1) are replaced by the four DQ bits, which are also latched on the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ falling. These four bits are used as an address mask and indicate which of the four column address locations addressed by A2–A8 will be written with the contents of the color register during the write cycle, and which ones will not. DQ0 enables a write to column address A1 = low, A0 = low; DQ1 enables a write to A1 = low, A0 = high; DQ2 enables a write to A1 = high, A0 = low; and DQ3 enables a write to A1 = high, A0 = high. A logic high level enables a write and a logic low level disables the write. A maximum of 16 bits can be written to memory during each $\overline{\text{CAS}}$ cycle (see Figure 1, Block Write Diagram). Fourth, the DSF pin is used to invoke the split-register transfer and serial access operation, described in the sections "transfer operation" and "serial operation". <sup>&</sup>lt;sup>†</sup> W must be low during the Block Write Cycle. - 1. Refresh Address - 2. Row Address - 3. Block Address (A2-A8) - 4. Color Register Data - 5. Column Mask Data - 6. DQ Mask Data Don't Care Figure 1. Block Write Diagram <sup>‡</sup> DQ0–DQ3 (\overline{CAS}) are latched on the later of \overline{W} or \overline{CAS} falling edge. DQ0–DQ3 (\overline{RAS}) are latched on \overline{RAS} falling edge. Legend: ## write enable, write-per-bit enable (W) The $\overline{W}$ pin enables data to be written to the DRAM and is also used to select the DRAM write-per-bit mode of operation. A logic high level on the $\overline{W}$ input selects the read mode and logic low level selects the write mode. In an early write cycle, $\overline{W}$ is brought low before $\overline{CAS}$ and the DRAM output pins (DQ) remain in the high-impedance state for the entire cycle. During DRAM write cycles, holding $\overline{W}$ low on the falling edge of $\overline{RAS}$ will invoke the write-per-bit operation. Two modes of write-per-bit operation are supported. Case 1. If DSF is low on the falling edge of $\overline{RAS}$ , the write mask is reloaded. Accordingly, a four-bit binary code (the write-per-bit mask) is input to the device via the random DQ pins and is latched on the falling edge of $\overline{RAS}$ . The write-per-bit mask selects which of the four random I/Os are written and which are not. After $\overline{RAS}$ has latched the write mask on-chip, input data is driven onto the DQ pins and is latched on the falling edge of the later of $\overline{CAS}$ or $\overline{W}$ . If a low was strobed into a particular I/O pin on the falling edge of $\overline{RAS}$ , data will not be written to that I/O. If a high was strobed into a particular I/O pin on the falling edge of $\overline{RAS}$ , data will be written to that I/O. Case 2. If DSF is high on the falling edge of RAS, the mask is not reloaded from the DQ pins but instead retains the value stored during the last write-per-bit mask reload. This mode of operation is known as Persistent Write-Per-Bit, since the write-per-bit mask is persistent over an arbitrary number of cycles. See the corresponding timing diagrams for details. IMPORTANT: The write-per-bit operation is invoked only if $\overline{W}$ is held low on the falling edge of $\overline{RAS}$ . If $\overline{W}$ is held high on the falling edge of $\overline{RAS}$ , write-per-bit is not enabled and the write operation is identical to that of standard × 4 DRAMs. #### data I/O (DQ0-DQ3) DRAM data is written during a write or read-modify-write cycle. The falling edge of $\overline{W}$ strobes data into the on-chip data latches. In an early write cycle, $\overline{W}$ is brought low prior to $\overline{CAS}$ and the data is strobed in by $\overline{CAS}$ with data setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, $\overline{CAS}$ will already be low. Thus, the data will be strobed-in by $\overline{W}$ with data setup and hold times referenced to this signal. The 3-state output buffers provide direct TTL compatibility (no pullup resistors required) with a fanout of two Series 74/54 TTL loads. Data-out is the same polarity as Data-in. The outputs are in the high impedance (floating) state as long as $\overline{CAS}$ or $\overline{TRG}$ is held high. Data will not appear at the outputs until after both $\overline{CAS}$ and $\overline{TRG}$ have been brought low. Once the outputs are valid, they remain valid while $\overline{CAS}$ and $\overline{TRG}$ are low. $\overline{CAS}$ or $\overline{TRG}$ going high returns the outputs to a high-impedance state. In an early write cycle, the outputs are always in the high-impedance state. In a register transfer operation (memory-to-register or register-to-memory), the outputs remain in the high-impedance state for the entire cycle. #### enhanced page mode Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the SMJ44C251 to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as column address is valid rather than when $\overline{CAS}$ transitions low. This performance improvement is referred to as enhanced page mode. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{a(C)}$ max (access time from $\overline{CAS}$ low), if $t_{a(CA)}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time $\overline{CAS}$ goes high, access time for the next cycle is determined by the later occurrence of $t_{a(C)}$ or $t_{a(CP)}$ (access time from rising edge of $\overline{CAS}$ ). Enhanced page mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row address setup, row address hold, and address multiplex is thus eliminated, and a memory cycle time reduction of up to $3 \times \text{can}$ be achieved, compared to minimum $\overline{\text{RAS}}$ cycle times. The maximum number of columns that may be accessed is determined by the maximum $\overline{\text{RAS}}$ low time and page mode cycle time used. The SMJ44C251 allows a full page (512 cycles) of information to be accessed in read, write, or read-modify-write mode during a single $\overline{\text{RAS}}$ low period using relatively conservative page mode cycle times. During write-per-bit operations, the DQ pins are used to load the write-per-bit mask register described above under the $\overline{W}$ pin description. During block write operations, the DQ pins are used to load the on-chip color register during the load color register cycle and are also used as a write enable during block write cycles. #### refresh A refresh operation must be performed to each row at least once every eight milliseconds to retain data. Since the output buffer is in the high-impedance state (unless $\overline{\text{CAS}}$ is applied), the $\overline{\text{RAS}}$ -only refresh sequence avoids any output during refresh. Strobing each of the 512 row addresses with $\overline{\text{RAS}}$ causes all bits in each row to be refreshed. $\overline{\text{CAS}}$ can remain high (inactive) for this refresh sequence to conserve power. #### CAS-before-RAS refresh CAS-before-RAS refresh is accomplished by bringing CAS low earlier than RAS. The external row address is ignored and the refresh address is generated internally. #### GND (Pin 8) This pin is reserved for the manufacturer's test operation. It is an input and should be tied to system ground to ensure proper device operation. IMPORTANT: GND is not connected internally to VSS. # **262 144 BY 4-BIT MULTIPORT VIDEO RAM** SGMS038B-JANUARY 1991-REVISED FEBRUARY 1993 Table 1. Functional Table | T<br>Y | | RAS FALL | | | CAS<br>FALL | ADDRI | ESS | DQ0-DQ3 | | FUNCTION | | |---------|-----|----------|-----|-----|-------------|-------|-----------------|--------------|---------------|---------------|---------------------------------------------------| | P<br>E† | CAS | TRG | ₩¶ | DSF | SE | DSF | RAS | CAS | RAS | CAS‡<br>W | | | R | L | χ§ | X | Х | Х | Х | Х | X | X | X | CAS-before-RAS Refresh | | Т | н | L | L | х | L | х | Row<br>Addr | Tap<br>Point | × | х | Register to Memory Transfer<br>(Transfer Write) | | Т | н | L | ٦ | н | х | х | Row<br>Addr | Tap<br>Point | х | х | Alternate Transfer Write (Independent of SE) | | Т | Н | L | ا د | L | н | Х | Refresh<br>Addr | Tap<br>Point | х | х | Serial Write-Mode Enable (Pseudo-Transfer Write) | | T | Н | L | Н | L | × | Х | Row<br>Addr | Tap<br>Point | × | х | Memory to Register Transfer<br>(Transfer Read) | | Т | н | L | Н | н | х | Х | Row<br>Addr | Tap<br>Point | × | х | Split Register Transfer Read<br>(Must Reload Tap) | | R | н | н | L | L | х | L | Row<br>Addr | Col<br>Addr | Write<br>Mask | Valid<br>Data | Load and Use Write Mask,<br>Write Data to DRAM | | R | Н | Н | L | L | х | Н | Row<br>Addr | Col<br>A2–A8 | Write<br>Mask | Addr<br>Mask | Load and Use Write Mask,<br>Block Write to DRAM | | R | н | Ι | ٦ | н | х | L | Row<br>Addr | Col<br>Addr | х | Valid<br>Data | Persistent Write-Per-Bit,<br>Write Data to DRAM | | R | Н | н | L | н | х | н | Row<br>Addr | Col<br>A2-A8 | × | Addr<br>Mask | Persistent Write-Per-Bit,<br>Block Write to DRAM | | R | н | I | н | L | х | L | Row<br>Addr | Col<br>Addr | × | Valid<br>Data | Normal Dram Read/Write (Nonmasked) | | R | н | н | Н | L | х | Н | Row<br>Addr | Col<br>A2-A8 | х | Addr<br>Mask | Block Write to DRAM<br>(Nonmasked) | | R | Н | Н | н | Н | х | L | Refresh<br>Addr | × | х | Write<br>Mask | Load Write Mask | | R | н | н | н | Н | × | Н | Refresh<br>Addr | х | х | Color<br>Data | Load Color Register | Addr Mask = 1; write to address location enabled Write Mask = 1; write to I/O enabled. <sup>†</sup> R = Random access operation; T = Transfer operation. ‡ DQ0–DQ3 are latched on the later of W or CAS falling edge. <sup>§</sup> X = Don't care. $<sup>\</sup>P$ In persistent write-per-bit function, $\overline{W}$ must be high during the refresh cycles ## random port to serial port interface Figure 2. Block Diagram Showing One Random and One Serial I/O Interface #### random address space to serial address space mapping The 512 bits in each of the four data registers of the SAM are connected to the 512 column locations of each of the four random I/Os. Data can be accessed in or out of the SAM starting at any of the 512 data bit locations. This start location is selected by addresses A0 through A8 on the falling edge of $\overline{CAS}$ during any transfer cycle. The SAM is accessed starting from the selected start address, proceeding from the lowest to the highest significant bits. After the most significant bit position (511) is accessed, the serial counter wraps around such that bit 0 is accessed on the next clock pulse. The selected start address is stored and used for all subsequent transfer cycles until $\overline{CAS}$ is again brought low during any transfer cycle. Thus, the start address can be set once and $\overline{CAS}$ held high during all subsequent transfer cycles and the start address point will not change regardless of data present on A0 through A8. ## split-register mode random-access to serial address-space mapping In split-register transfer operations, the serial data register is split into halves, the low half containing bits 0–255 and the high half containing bits 256–511. When a split-register transfer cycle is performed, the tap address must be strobed in on the falling edge of $\overline{CAS}$ . The most significant column address bit (A8) determines which register half will be reloaded from the memory array. The eight remaining column address bits (A0–A7) are used to select the SAM starting location for the register half selected by A8. To insure proper operation when using the split-register read transfer feature, a non-split-register transfer must precede any split-register sequence. The serial start address must be supplied for every split-register transfer. (See Split Register Operating Sequence on page 38.) #### transfer operations As illustrated in Table 1, the SMJ44C251 supports five basic transfer modes of operation: - 1. Normal Write Transfer (SAM to DRAM) - 2. Alternate Write Transfer (independent of the state of SE) - 3. Pseudo Write Transfer (Switches serial port from serial-out mode to serial-in mode. No actual data transfer takes place between the DRAM and the SAM.) - 4. Normal Read Transfer (Transfer entire contents of DRAM to SAM) - 5. Split-Register Read Transfer (Divides the SAM into a high and a low half. Only one half is transferred to the SAM while the other half is read from the serial I/O port.) - NOTES: A. All transfer write operations will switch the SDQ pins into the input (write) mode. Before data can be clocked into the serial port via the SDQ pins and SC serial clock, it is necessary to switch the SDQ pins into input mode via a previous transfer write operation. - B. Pseudo Transfer Write Mode has the same meaning as the term "Write Mode Control Cycle" as used in some VRAM data sheets. Both modes, or control cycles, serve to switch the direction of the SDQs without an actual data transfer taking place. - C. All transfer read operations will switch the SDQ pins into the output (read) operation. - D. All transfer read operations and the pseudo transfer write operation perform a memory refresh on the selected row. #### transfer register select (TRG) Transfer operations between the memory array and the data registers are invoked by bringing $\overline{RAS}$ low before $\overline{RAS}$ falls. The states of $\overline{W}$ , $\overline{SE}$ , and DSF, which are also latched on the falling edge of $\overline{RAS}$ , determine which transfer operation will be invoked. (See Table 2.) During read transfer cycles, TRG going high causes the addressed row of data to be transferred into the data register. Although the previous data in the data register is overwritten, the last bit of data appearing at SDQ before TRG goes high will remain valid until the first positive transition of SC after TRG goes high. The data at SDQ will then switch to new data beginning from the selected start, or *tap*, position. ## transfer write enable (W) In register transfer mode, $\overline{W}$ determines whether a read or a write transfer will occur. To perform a write transfer, $\overline{W}$ and $\overline{SE}$ are held low as $\overline{RAS}$ falls. If $\overline{SE}$ is high during this transition, no transfer of data from the data register to the memory array occurs, but the SDQs are put into the input mode. The SDQs are put into input mode by use of a transfer write cycle. This allows serial data to be input into the SAM. An alternative way to perform the transfer write cycle is by holding DSF high on the falling edge of $\overline{RAS}$ . In this way, the state of $\overline{SE}$ is a Don't Care as $\overline{RAS}$ falls. To perform a read transfer operation, $\overline{W}$ is held high and $\overline{SE}$ is a Don't Care as $\overline{RAS}$ falls. This cycle also puts the SDQs into the read mode, allowing serial data to be shifted out of the data register. (See Table 2.) #### column enable (CAS) If $\overline{\text{CAS}}$ is brought low during a control cycle, the address present on the pins A0 through A8 will become the new register start location. If $\overline{\text{CAS}}$ is held high during a control cycle, the previous tap address will be retained from the last transfer cycle in which $\overline{\text{CAS}}$ went low to set the tap address. #### addresses (A0 through A8) Nino address bits are required to select one of the 512 possible rows involved in the transfer of data to or from the data registers. The states of A0–A8 are latched on the falling edge of AS to select one of 512 rows for the transfer operation. To solect one of the 512 positions in the SAM from which the first serial data will be accessed, the appropriate 9-bit column address (A0–A8) must be valid when $\overline{CAS}$ falls. However, the $\overline{CAS}$ and start (tap) position need not be supplied every cycle, only when changing to a different start position. In the split-register transfer mode, the most significant column address bit (A8) selects which half of the register will be loaded from the memory array. The remaining eight addresses (A0–A7) determine the register starting location for the register to be loaded. #### special function input (DSF) In the read transfer mode, holding DSF high on the falling edge of $\overline{RAS}$ selects the split-register mode transfer operation. This mode divides the serial data register into a high order half and a low order half; one active, and one inactive. When the cycle is initiated, a transfer occurs between the memory array and either the high half or the low half register, depending on the state of the most significant column address bit (A8) that is strobed in on the falling edge of $\overline{CAS}$ . If A8 is high, the transfer is to the high half of the register. If A8 is low, the transfer is to the low half of the register. Use of the split-register mode read transfer feature allows on-the-fly read transfer operation without synchronizing $\overline{TRG}$ to the serial clock. In the write transfer mode, holding DSF high on the falling edge of RAS permits use of an alternate mode of transfer write. This mode allows SE to be high on the falling edge of RAS without permitting a pseudo write transfer, with the serial port disabled during the entire transfer write cycle. #### serial access operation Refer to Tables 2 and 3 for the following discussion on serial access operation. #### serial clock (SC) Data (SDQ) is accessed in or out of data registers on the rising edge of SC. The SMJ44C251 is designed to work with a wide range of clock duty cycles to simplify system design. Since the data registers comprising the SAM are of static design, there are no SAM refresh requirements and there is no minimum SC clock operating frequency. #### serial data input/output (SDQ0-SDQ3) SD and SQ share a common I/O pin. Data is input to the device when $\overline{SE}$ is low during write mode and data is output from the device when $\overline{SE}$ is low during read mode. The data in the SAM will be accessed in the direction from least significant bit to most significant bit. The data registers operate modulo 512. Thus, after bit 511 is accessed, the next bits to be accessed will be bits 00, 01, 02, and so on. #### serial enable (SE) The serial enable pin has two functions: first, it is latched on the falling edge of $\overline{RAS}$ , with both $\overline{TRG}$ and $\overline{W}$ low to select one of the transfer functions (see Table 2). If $\overline{SE}$ is low during this transition, then a transfer write occurs. If $\overline{SE}$ is high as $\overline{RAS}$ falls and DSF is low, then a write mode control cycle is performed. The function of this cycle is to switch the SDQs from the output mode to the input mode, thus allowing data to be shifted into the data register. NOTE: All transfer read and serial mode enable (pseudo transfer write) operations will perform a memory refresh operation on the selected row. Second, during serial access operations, $\overline{SE}$ is used as an SDQ enable/disable. In the write mode, $\overline{SE}$ is used as an input enable. $\overline{SE}$ high disables the input and $\overline{SE}$ low enables the input. To take the device out of the write mode and into the read mode, a transfer read cycle must be performed. The read mode allows data to be accessed from the data register. While in the read mode, $\overline{SE}$ high disables the output and $\overline{SE}$ low enables the output. IMPORTANT: While $\overline{SE}$ is held high, the serial clock is NOT disabled. Thus, external SC pulses will increment the internal serial address counter regardless of the state of $\overline{SE}$ . This ungated serial clock scheme minimizes access time of serial output from $\overline{SE}$ low since the serial clock input buffer and the serial address counter are not disabled by $\overline{SE}$ . ### QSF active status output QSF is an open-drain output pin. During the split register mode of serial access operation, QSF indicates which half of the serial register in the SAM is being accessed. If QSF is low, then the serial address pointer is accessing the low (least significant) 256 bits of the SAM. If QSF is high, then the pointer is accessing the higher (most significant) 256 bits of the SAM. QSF changes state upon crossing the boundary between the two register halves. When the SAM is not operating in split-register mode, the QSF output remains in the high-impedance state. QSF is designed as an open drain output to allow OR-type of QSF outputs from several chips. Thus, an external pullup resistor is required for the zero to one transition on QSF and the output rise time is determined by the load-capacitance and the value of the pullup resistor. The specification for QSF switching time assumes a pullup resistor of 820 $\Omega$ and a load capacitance of 30 pF illustrated as follows. Figure 3. QSF Load Circuit Table 2. Transfer Operation Logic | TRG | W | SE | DSF | MODE | |-----|---|----|-----|---------------------------------------------------------------| | L | L | L | × | Register to memory (write) transfer, serial write mode enable | | L | L | × | н | Alternate register to memory transfer | | L | L | Н | L | Serial write mode enable (pseudo write transfer) | | L | н | × | ] ∟ | Memory to register (read) transfer | | L | н | × | н | Split-register read transfer | NOTE: Above logic states are assumed valid on the falling edge of RAS. Table 3. Serial Operation Logic | LAST TRANSFER CY | CLE SE | SDQ | |------------------------------|--------|----------------| | Alternate register to memory | Н | Input Disabled | | Serial write mode enable† | L | Input Enabled | | Serial write mode enable† | н | Input Disabled | | Memory to register | L | Output Enabled | | Memory to register | н | HI-Z | <sup>†</sup> Pseudo transfer write. ## power up To achieve proper device operation, an initial pause of 200 $\mu$ s is required after power up, followed by a minimum of eight $\overline{RAS}$ cycles or eight $\overline{CAS}$ -before- $\overline{RAS}$ cycles, a memory-to-register transfer cycle, and two SC cycles. ## absolute maximum ratings over operating temperature (unless otherwise noted)† | Input voltage range on any pin except DQ and SDQ (see Note 1) | –1 V to 7 V | |---------------------------------------------------------------|----------------------------| | Input voltage range on DQ and SDQ (see Note 1) | 1 V to V <sub>CC</sub> + 1 | | Input voltage range on V <sub>CC</sub> (see Note 1) | 0 V to 7 V | | Short circuit output current (per output) | 50 mA | | Power dissipation | 1 W | | Operating free-air temperature range: | | | SMJ44C251, L suffix | 0°C to70°C | | SMJ44C251, M suffix | –55°C to 125°C | | Storage temperature range | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |------------|--------------------------------------|----------|------|---------------------------------------------|-------|------| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | Vss | Supply voltage | | | 0 | | V | | VIH | High-level input voltage | | 2.9 | | Vcc+1 | V | | VIL | Low-level input voltage (see Note 2) | | -1 | | 0.6 | V | | <b>T</b> . | Operation for a sinternal control | L suffix | 0 | | | °C | | TA | Operating free-air temperature | M suffix | - 55 | 5 5 5.5<br>0 9 V <sub>CC</sub> + 1<br>1 0.6 | | | | | Operating case temperature | L suffix | | | 70 | •°C | | ТС | | M suffix | | | 125 | | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. NOTE 1: All voltage values in this data sheet are with respect to VSS. # 262 144 BY 4-BIT MULTIPORT VIDEO RAM SGMS038B-JANUARY 1991-REVISED FEBRUARY 1993 ## electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT | |-----|---------------------------------------|----------------------------------------------------------------------------|---------|------| | Voн | High level output voltage | I <sub>OH</sub> = - 5 mA | 2.4 | V | | VOL | Low level output voltage (see Note 4) | I <sub>OL</sub> = 4.2 mA | 0.4 | V | | IL | Input leakage current | V <sub>I</sub> = 0 to 5.8 V, V <sub>CC</sub> = 5 V,<br>All other pins open | ±1.0 | μА | | Ю | Output leakage current (see Note 3) | V <sub>O</sub> = 0 to V <sub>CC</sub> , V <sub>CC</sub> = 5.5 V | ±10 | μΑ | | | PARAMETER | | SAM | '44C251-10 | '44C251-12 | | |-------|---------------------------------------------------------|--------------|---------|------------|------------|------| | | PAHAMETER | | PORT | MIN MA | MIN MAX | דואט | | ICC1 | Operation current t <sub>C</sub> (RW) = Minimum | | Standby | 10 | 90 | | | ICC1A | t <sub>C</sub> (SC) = Minimum | | Active | 11 | 100 | ] | | ICC2 | Standby current, All clocks = VCC | 7 | Standby | 1 | 5 15 | 1 | | ICC2A | t <sub>C</sub> (SC) = Minimum | | Active | 3 | 35 | ] | | ICC3 | RAS-only refresh current, t <sub>C</sub> (RW) = Minimum | | Standby | 10 | 90 | 7 | | ICC3A | t <sub>C</sub> (SC) = Minimum | (and Note 5) | Active | 11 | 100 | 1 | | ICC4 | Page mode current, t <sub>C(P)</sub> = Minimum | (see Note 5) | Standby | 6 | 5 60 | mA | | ICC4A | t <sub>C(SC)</sub> = Minimum | | Active | 7 | 0 . 65 | 1 | | lCC5 | CAS-before-RAS current, tc(RW) = Minimum | | Standby | 9 | 80 | 1 | | ICC5A | t <sub>C(SC)</sub> = Minimum | | Active | 11 | 100 | 1 | | ICC6 | Data transfer current, t <sub>c(RW)</sub> = Minimum | | Standby | 10 | 90 | 1 | | ICC6A | $t_{C(SC)} = Minimum$ | | Active | 11 | 100 | 1 | - NOTES: 3. SE is disabled for SDQ output leakage tests. - 4. The SMJ44C251 1-megabit video RAM may exhibit simultaneous switching noise as described in the Texas Instruments Advanced CMOS Logic Designer's Handbook. This phenomenon exhibits itself upon the DQ pins when the SDQ pins are switched and upon the SDQ pins when DQ pins are switched. This may cause the VOL and VOH to exceed the data book limit for a short period of time, depending upon output loading and temperature. Care should be taken to provide proper termination, decoupling, and layout of the device to minimize simultaneous switching effects. - 5. ICC (standby) vs ICCA (active) denotes the following: - ICC (standby) denotes that the SAM port is inactive (standby) and the DRAM port is active (except for ICC2). - ICCA (active) denotes that the SAM port is active and the DRAM port is active (except for ICC2). - ICC is measured with no load on DQ or SDQ pins. # capacitance over recommended ranges of supply voltage and operating temperature, f = 1 MHz (see Note 6) | PARAMETER | | | UNIT | |--------------------|-----------------------------------|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 7 | pF | | C <sub>o(O)</sub> | Output capacitance, SDQ and DQ | . 8 | pF | | Co(QSF) | Output capacitance, QSF | 14 | pF | NOTE 6: Capacitance is sampled only at initial design and after any major change. Samples are tested at 0 V and 25°C with a 1 MHz signal applied to the pin under test. All other pins are open. # switching characteristics over recommended ranges of supply voltage and operating temperature (see Note 7) | NO. | PARAMETER | | TEST | ALT. | '44C251-10 | | '44C251-12 | | UNIT | |-----|----------------------|-------------------------------------------------------|------------------------|------------------|------------|-----|------------|-----|------| | NO. | | | CONDITIONS | SYMBOL | MIN | MAX | MIN | MAX | UNII | | 1 | ta(C) | Access time from CAS | td(RLCL) = MAX | †CAC | | 25 | | 30 | ns | | 2 | ta(CA) | Access time from column address | td(RLCL) = MAX | tCAA | | 50 | | 60 | ns | | 3 | ta(CP) | Access time from CAS high | td(RLCL) = MIN | tCAP | | 55 | | 65 | ns | | 4 | t <sub>a(R)</sub> | Access time from RAS | td(RLCL) = MIN | tRAC | | 100 | | 120 | ns | | , 5 | ta(G) | Access time of Q from TRG low | | <sup>t</sup> OEA | | 25 | | 30 | ns | | 6 | ta(SQ) | Access time of SQ from SC high | C <sub>L</sub> = 30 pF | tSCA | | 30 | | 35 | ns | | 7 | ta(SE) | Access time of SQ from SE low | C <sub>L</sub> = 30 pF | t <sub>SEA</sub> | | 20 | ! | 25 | ns | | 8 | ta(QSF) | Access time of QSF from SC low | C <sub>L</sub> = 30 pF | | | 60 | | 60 | ns | | 9 | <sup>t</sup> dis(CH) | Random output disable time from CAS high (see Note 8) | C <sub>L</sub> = 80 pF | toff | 0 | 20 | 0 | 20 | ns | | 10 | <sup>t</sup> dis(G) | Random output disable time from TRG high (see Note 8) | C <sub>L</sub> = 80 pF | tOEZ | 0 | 20 | 0 | 20 | ns | | 11 | <sup>t</sup> dis(SE) | Serial output disable time from SE high (see Note 8) | C <sub>L</sub> = 30 pF | <sup>t</sup> SEZ | 0 | 20 | 0 | 20 | ns | NOTES: 7. Switching times assume $C_L = 100 \text{ pF}$ unless otherwise noted (see Figure 3). 8. Disable times are specified when the output is no longer driven. ## SMJ44C251 262 144 BY 4-BIT MULTIPORT VIDEO RAM SGMS038B-JANUARY 1991-REVISED FEBRUARY 1993 ## timing requirements over recommended ranges of supply voltage and operating temperature† | امدا | PARAMETER | | ALT. | '44C251-10 | | '44C251-12 | | LIMIT | |------|-----------------------|-----------------------------------------------------|------------------|------------|--------|------------|--------|-------| | NO. | | | SYMBOL | MIN | MAX | MIN | MAX | UNIT | | 12 | <sup>t</sup> c(rd) | Read cycle time (see Note 9) | tRC | 190 | | 220 | | ns | | 13 | t <sub>c(W)</sub> | Write cycle time | twc | 190 | | 220 | | ns | | 14 | <sup>t</sup> c(rdW) | Read-modify-write cycle time | tRWC | 250 | | 290 | | ns | | 15 | <sup>t</sup> c(P) | Page-mode read, write cycle time | tPC | 60 | | 70 | | ns | | 16 | tc(RDWP) | Page-mode read-modify-write cycle time | tPRWC | 105 | | 125 | | ns | | 17 | tc(TRD) | Transfer read cycle time | tRC | 190 | | 220 | | ns | | 18 | t <sub>c</sub> (TW) | Transfer write cycle time | twc | 190 | | 220 | | ns | | 19 | t <sub>c(SC)</sub> | Serial clock cycle time (see Note 10) | tscc | 30 | | 35 | | ns | | 20 | tw(CH) | Pulse duration, CAS high | tCP | 20 | | 30 | | ns | | 21 | tw(CL) | Pulse duration, CAS low (see Note 11) | tCAS | 25 | 75 000 | 30 | 75 000 | ns | | 22 | tw(RH) | Pulse duration, RAS high | t <sub>RP</sub> | 80 | | 90 | | ns | | 23 | tw(RL) | Pulse duration, RAS low (see Note 12) | tRAS | 100 | 75 000 | 120 | 75 000 | ns | | 24 | tw(WL) | Pulse duration, W low | tWP | 25 | | 25 | | ns | | 25 | tw(TRG) | Pulse duration, TRG low | | 25. | | 30 | | ns | | 26 | tw(SCH) | Pulse duration, SC high | tsc | 10 | | 12 | | ns | | 27 | tw(SCL) | Pulse duration, SC low | tSCP | 10 | | 12 | | ns | | 28 | tsu(CA) | Column address setup time | tASC | 0 | | 0 | | ns | | 29 | t <sub>su(SFC)</sub> | DSF setup time before CAS low | | 0 | | 0 | | ns | | 30 | <sup>t</sup> su(RA) | Row address setup time | tASR | 0 | | 0 | | ns | | 31 | t <sub>su</sub> (WMR) | W setup time before RAS low | twsR | 0 | | 0 | | ns | | 32 | t <sub>su(DQR)</sub> | DQ setup time before RAS low (write mask operation) | tMS | 0 | | 0 | | ns | | 33 | <sup>t</sup> su(TRG) | TRG setup time before RAS low | <sup>†</sup> TLS | 0 | | 0 | | ns | | 34 | t <sub>su(SE)</sub> | SE setup time before RAS low (see Note 13) | tESR | 0 | | 0 | | ns | | 35 | t <sub>su(SFR)</sub> | DSF setup time before RAS low | | 0 | | 0 | | ns | | 36 | t <sub>su(DCL)</sub> | Data setup time before CAS low | tDSC | 0 | | 0 | | ns | | 37 | t <sub>su(DWL)</sub> | Data setup time before $\overline{W}$ low | tosw | 0 | | 0 | | ns | | 38 | tsu(rd) | Read command setup time | tRCS | 0 | | 0 | | ns | | 39 | t <sub>su(WCL)</sub> | Early write command setup time before CAS low | twcs | - 5 | | -5 | | ns | | 40 | t <sub>su(WCH)</sub> | Write setup time before CAS high | tcwL | 25 | | 30 | | ns | | 41 | t <sub>su</sub> (WRH) | Write setup time before RAS high | t <sub>RWL</sub> | 25 . | | 30 | | ns | | 42 | t <sub>su(SDS)</sub> | SD setup time before SC high | tsds | 3 | | 3 | _ | ns | † Timing measurements are referenced to VIL max and VIH min. NOTES: 9. All cycle times assume t<sub>t</sub> = 5 ns. - 10. When the odd tap is used (tap address can be 0-511, and odd taps are 1,3,5, etc.), the cycle time for SC in the first serial data out cycle needs to be 70 ns minimum. - In a read-modify-write cycle, t<sub>d</sub>(CLWL) and t<sub>su</sub>(WCH) must be observed. Depending on the user's transition times, this may require additional CAS low time (t<sub>w</sub>(CL)). - 12. In a read-modify-write cycle, td(RLWL) and tsu(WRH) must be observed. Depending on the user's transition times, this may require additional RAS low time (tw(RL)). - 13. Register to memory (write) transfer cycles only. ## timing requirements over recommended ranges of supply voltage and operating temperature (continued)† | | PARAMETER | | ALT. | '44C251-10 | | '44C251-12 | | UNIT | |-----|----------------------|--------------------------------------------------------------------------------------------|------------------|------------|-----|------------|-----|------| | NO. | | | SYMBOL | MIN | MAX | MIN | MAX | UNII | | 43 | th(CLCA) | Column address hold time after CAS low | tCAH | 20 | | 20 | | ns | | 44 | th(SFC) | DSF hold time after CAS low | | 20 | | 20 | | ns | | 45 | th(RA) | Row address hold time after RAS low | t <sub>RAH</sub> | 15 | | 15 | | ns | | 46 | th(TRG) | TRG hold time after RAS low | tTLH | 15 | | 15 | | ns | | 47 | th(SE) | SE hold time after RAS low (see Note 13) | tREH | 15 | | 15 | | ns | | 48 | th(RWM) | W hold time after RAS low | tRWH | 15 | | 15 | | ns | | 49 | th(RDQ) | DQ hold time after RAS low (write mask operation) | tMH | 15 | | 15 | | ns | | 50 | th(SFR) | DSF hold time after RAS low | | 15 | | 15 | | ns | | 51 | th(RLCA) | Column address hold time after RAS low (see Note 14) | tAR | 45 | | 45 | | ns | | 52 | th(CLD) | Data hold time after CAS low | t <sub>DH</sub> | 20 | | 25 | | ns | | 53 | th(RLD) | Data hold time after RAS low (see Note 14) | tohr | 45 | | 50 | | ns | | 54 | th(WLD) | Data hold time after $\overline{W}$ low | tDH | 20 | | 25 | | ns | | 55 | th(CHrd) | Read hold time after CAS (see Note 15) | tRCH | 0 | | 0 | | ns | | 56 | <sup>t</sup> h(RHrd) | Read hold time after RAS (see Note 15) | tRRH | 10 | | 10 | | ns | | 57 | th(CLW) | Write hold time after CAS low | twch | 30 | | 35. | | ns | | 58 | th(RLW) | Write hold time after RAS low (see Note 14) | twcn | 50 | | 55 | | ns | | 59 | <sup>t</sup> h(WLG) | TRG hold time after W low (see Note 20) | tOEH | 25 | | 30 | | ns | | 60 | th(SDS) | SD hold time after SC high | tSDH | 5 | | 5 | | ns | | 61 | th(SHSQ) | SQ hold time after SC high | tson | 5 | | 5 | | ns | | 62 | td(RLCH) | Delay time, RAS low to CAS high | tcsH | 100 | | 120 | | ns | | 63 | td(CHRL) | Delay time, CAS high to RAS low | tCRP | 0 | | 0 | | ns | | 64 | td(CLRH) | Delay time, CAS low to RAS high | trsh | 25 | | 30 | | ns | | 65 | td(CLWL) | Delay time, $\overline{\text{CAS}}$ low to $\overline{\text{W}}$ low (see Notes 16 and 17) | tcwp | 55 | | 65 | | ns | | 66 | <sup>t</sup> d(RLCL) | Delay time, RAS low to CAS low (see Note 18) | tRCD | 25 | 75 | 25 | 90 | ns | | 67 | td(CARH) | Delay time, column address to RAS high | t <sub>RAL</sub> | 50 | | 60 | | ns | | 68 | <sup>t</sup> d(RLWL) | Delay time, RAS low to W low (see Note 16) | tRWD | 130 | | 155 | | ns | | 69 | td(CAWL) | Delay time, column address to W low (see Note 16) | tAWD | 85 | | 100 | | ns | | 70 | td(RLCH)R | Delay time, RAS low to CAS high (see Note 19) | tCHR | 25 | | 25 | | ns | | 71 | td(CLRL)R | Delay time, CAS low to RAS low (see Note 19) | tCSR | 10 | | 10 | | ns | | 72 | td(RHCL)R | Delay time, RAS high to CAS low (see Note 19) | tRPC | 10 | | 10 | | ns | | 73 | td(CLGH) | Delay time, CAS low to TRG high | tстн | 25 | | 30 | | ns | | 74 | <sup>t</sup> d(GHD) | Delay time, TRG high before data applied at DQ (see Note 16) | | 25 | | 30 | | ns | | 75 | td(RLTH) | Delay time, RAS low to TRG high | tRTH | 90 | | 95 | | ns | $\ensuremath{^{\dagger}}$ Timing measurements are referenced to VIL max and VIH min. NOTES: 13. Register to memory (write) transfer cycles only. - 14. The minimum value is measured when $t_{d(RLCL)}$ is set to $t_{d(RLCL)}$ min as a reference. - 15. Either th(RHrd) or th(CHrd) must be satisfied for a read cycle. - 16. Read-modify-write operation only. 17. TRG must disable the output buffers prior to applying data to the DQ pins. - 18. Maximum value specified only to assure RAS access time. - 19. CAS-before-RAS refresh operation only. - 20. Output enable controlled write. Output remains in the high-impedance state for the entire cycle. ### timing requirements over recommended ranges of supply voltage and operating temperature (concluded)† | NO. | PARAMETER | | ALT.<br>SYMBOL | '44C251-10 | | '44C251-12 | | UNIT | |-----|----------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------|------------|-----|------------|-----|-------| | NO. | | | | MIN | MAX | MIN | MAX | CIVIT | | 76 | td(RLSH) | Delay time, RAS low to first SC high after TRG high (see Note 21) | tRSD | 130 | | 140 | | ns | | 77 | td(CLSH) | Delay time, CAS low to first SC high after TRG high (see Note 21) | tCSD | 40 | | 45 | | ns | | 78 | td(SCTR) | Delay time, SC high to TRG high (see Notes 21 and 22) | tTSL | 15 | | 20 | | ns | | 79 | td(THRH) | Delay time, TRG high to RAS high (see Note 21) | tTRD | - 10 | | - 10 | | ns | | 80 | td(SCRL) | Delay time, SC high to RAS low (see Notes 13 and 23) | tsrs | 10 | | 20 | | ns | | 81 | td(SCSE) | Delay time, SC high to SE high in serial input mode | | 20 | | 20 · | | ns | | 82 | td(RHSC) | Delay time, RAS high to SC high (see Note 13) | tSRD | 25 | | 30 | | ns | | 83 | td(THRL) | Delay time, TRG high to RAS low (see Note 24) | tTRP | tw(RH) | | tw(RH) | | ns | | 84 | td(THSC) | Delay time, TRG high to SC high (see Note 24) | tTSD | 35 | | 40 | | ns | | 85 | td(SESC) | Delay time, SE low to SC high (see Note 25) | tsws | 10 | | 15 | | ns | | 86 | <sup>t</sup> d(RHMS) | Delay time, RAS high to last (most significant) rising edge<br>of SC before boundary switch during split read transfer<br>cycles | | 25 | | 30 | | ns | | 87 | td(TPRL) | Delay time, first (TAP) rising edge of SC after boundary switch to RAS low during split read transfer cycles | | 20 | | 25 | | ns | | 88 | <sup>t</sup> rf(MA) | Refresh time interval, memory | tREF | | 8 | | 8 | ms | † Timing measurements are referenced to VIL max and VIH min. - NOTES: 13. Register to memory (write) transfer cycles only. - 21. Memory to register (read) transfer cycles only. 22. In a transfer read cycle, the state of SC when TRG rises is a Don't Care condition. However, to assure proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when TRG goes high. - 23. In a transfer write cycle, the state of SC when RAS falls is a Don't Care condition. However, to assure proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when RAS goes low. - 24. Memory to register (read) and register to memory (write) transfer cycles only. - 25. Serial data-in cycles only. - 26. System transition times (rise and fall) are to be a minimum of 3 ns and a maximum of 50 ns. #### PARAMETER MEASUREMENT INFORMATION Figure 4. Load Circuit Figure 5. Read Cycle Timing NOTE A: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". Figure 6. Early Write Cycle Timing ### PARAMETER MEASUREMENT INFORMATION tc(W) tw(RL) RAS td(RLCH) tΤ td(CLRH) td(RLCL) tw(CL) td(CHRL) CAS th(RA) th(RLCA) tw(CH) tsu(CA) ▶ tsu(RA) → - th(CLCA) A0--A8 Column th(SFR) <sup>∔</sup> th(SFC) DSF tsu(TRG) TRG tsu(WRH) td(GHD) tsu(WCH) th(RLW) tsu(WMR) th(CLW) th(RWM) t<sub>su(DWL)</sub> t<sub>su(DQR)</sub> tw(WL) - th(RDQ) th(WLD) th(RLD) NOTE A: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". Figure 7. Delayed Write Cycle Timing 5 DQ ## SMJ44C251 262 144 BY 4-BIT MULTIPORT VIDEO RAM SGMS038B-JANUARY 1991-REVISED FEBRUARY 1993 ## PARAMETER MEASUREMENT INFORMATION ## write cycle state table | CYCLE | | STATE | | | | | | | |-------------------------------------------------------------------------------|---|-------|---|---------------|---------------|--|--|--| | CYCLE | 1 | 2 | 3 | 4 | 5 | | | | | Write mask load/use, write DQs to I/Os | L | L | L | Write<br>Mask | Valid<br>Data | | | | | Write mask load/use, block write | L | н | L | Write<br>Mask | Addr<br>Mask | | | | | Use previous write mask, write DQs to I/Os | Н | L | L | Don't<br>Care | Valid<br>Data | | | | | Use previous write mask, block write | н | н | L | Don't<br>Care | Addr<br>Mask | | | | | Load write mask on later of $\overline{W}$ fall and $\overline{CAS}$ fall | н | L | н | Don't<br>Care | Write<br>Mask | | | | | Load color register on later of $\overline{W}$ fall and $\overline{CAS}$ fall | Н | н | Н | Don't<br>Care | Color<br>Data | | | | | Write mask disabled, block write to all I/Os | L | н | Н | Don't<br>Care | Addr<br>Mask | | | | | Normal early or late write operation | L | L | Н | Don't<br>Care | Valid<br>Data | | | | #### PARAMETER MEASUREMENT INFORMATION tc(rdW) tw(RL) RAS td(CLRH) tw(RH) td(RLCL) ≯— td(CHRL) tw(CL) CAS th(RA) †tsu(CA) - tw(CH) → t<sub>su(RA)</sub> th(RLCA) Row Column tsu(SFR) tsu(SFC) th(SFR) th(SFC) DSF tsu(WCH) tsu(WRH) th(TRG) td(CAWL) TRG th(WLG) t<sub>su(TRG)</sub> th(RLW) th(CLW) th(RWM) tsu(WMR) → td(CLWL) tw(WL) $\overline{\mathbf{w}}$ ta(CA) ▶ td(RLWL) th(WLD) 4- td(GHD) ta(R) tsu(DQR) → ta(C) tsu(DWL) · th(RDQ) Valid 4 5 NOTE A: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". Same logic as delayed write cycle. ta(G) → H- Figure 8. Read-Write/Read-Modify-Write Cycle Timing - dus(G) Output † Access time is $t_{a(CP)}$ or $t_{a(CA)}$ dependent. ‡ Output may go from high-impedance state to an invalid data state prior to the specified access time. NOTE A: A write cycle or a read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated and the proper polarity of DSF is selected on the falling edge of RAS and CAS to select the desired write mode (normal, block write, etc.). Figure 9. Enhanced Page-Mode Read Cycle Timing #### PARAMETER MEASUREMENT INFORMATION RAS tw(RH) td(RLCH) tw(CH) td(CLRH) td(RLCL) tw(CL) td(CHRL) CAS tsu(RA) tsu(CA) → th(RA) th(CLCA) th(RLCA) td(CARH) Row 8A-0A Column Column t<sub>su(SFR)</sub> t<sub>su(SFC)</sub> tsu(SFC) th(SFC) th(SFC) th(SFR) 2 2 tsu(TRG) TRG tsu(WCH) t<sub>su(WCH)</sub> tsu(WMR) t<sub>su(WRH)</sub> th(RWM) 3 – t<sub>h(CLD)</sub>† tsu(DWL) tsu(DQR) - tsu(DCL) th(RDQ) → th(WLD)† th(RLD) <sup>†</sup> Referenced to $\overline{\text{CAS}}$ or $\overline{\text{W}}$ , whichever occurs last. 4 NOTES: A. See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". B. A read cycle or a read-modify-write cycle can be intermixed with write cycles, observing read and read-modify-write timing specifications. TRG must remain high throughout the entire page-mode operation if the late write feature is used, to assure page-mode cycle time. If the early write cycle timing is used, the state of TRG is a Don't Care after the minimum period th(TRG) from the falling edge of RAS. Figure 10. Enhanced Page-Mode Write Cycle Timing 5 † Output may go from the high-impedance state to an invalid data state prior to the specified access time. NOTES: A. See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". B. A read or a write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 11. Enhanced Page-Mode Read-Modify-Write Cycle Timing Figure 12. RAS-Only Refresh Timing Figure 13. CAS-Before-RAS Refresh Figure 14. CAS-Before-RAS Refresh Counter Test Timing Figure 15. Hidden Refresh Cycle Timing The write-mode control cycle is used to change the SDQs from the output mode to the input mode. This allows serial data to be written into the data register. The diagram below assumes that the device was originally in the serial read mode. NOTES: A. Random-mode Q outputs remain in the high-impedance state for the entire write-mode control. B. SE must be high as RAS falls in order to perform a write-mode control cycle. Figure 16. Write-Mode Control Pseudo Write Transfer Timing NOTES: A. Random mode Q outputs remain in the high-impedance state for the entire data register to memory transfer cycle. This cycle is used to transfer data from the data register to the memory array. Every one of the 512 locations in each data register is written into the corresponding 512 columns of the selected row. Data in the data register may proceed from a serial shift-in or from a parallel load from one of the memory array rows. The above diagram assumes that the device is in the serial write mode (i.e., SD is enabled by a previous write mode control cycle, thus allowing data to be shifted-in). - B. See "Register Transfer Function Table" for logic state of "1" and "3". - C. Successive transfer writes can be performed without serial clocks for applications requiring fast memory array clears. Figure 17. Data Register to Memory Timing, Serial Input Enabled SGMS038B-JANUARY 1991-REVISED FEBRUARY,1993 # PARAMETER MEASUREMENT INFORMATION # register transfer function table | | | RAS FALL | | | | | | |-------------------------------------------------------|---|----------|---|------------|------------|--|--| | FUNCTION | | TRG | W | DSF<br>(1) | SE<br>(3) | | | | Register to memory transfer | | L | L | Х | L | | | | Register to memory transfer, alternate transfer write | | L | L | н | · <b>X</b> | | | | Pseudo-transfer SDQ control, serial input enabled | | L | L | L | н | | | | Memory to register transfer | | L | н | L | х | | | | Split-register transfer | Ĩ | L | н | н | х | | | Figure 18. Alternate Data Register to Memory Timing NOTES: A. Random mode (Q outputs) remain in the high-impedance state for the entire memory to data register transfer cycle. The memory to data register transfer cycle is used to load the data registers in parallel from the memory array. The 512 locations in each data register are written into from the 512 corresponding columns of the selected row. The data that is transferred into the data registers may be either shifted out or transferred back into another row. B. Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., the SQ is enabled), thus allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG has gone high must be activated by a positive transition of SC. Figure 19. Memory to Data Register Transfer Timing SGMS038B-JANUARY 1991-REVISED FEBRUARY 1993 NOTE A: There must be a minimum of two SC clocks cycle between any two split-register reload cycles, and a minimum of one SC clock cycle between a transfer read cycle and a split-register cycle. Figure 20. Split-Register Mode Read Transfer Timing NOTES: A. In the split-register mode, data can be transferred from different rows to the low and high halves of the data register. B. When enabling or disabling the split-register mode, $t_{a(QSF)}$ is measured from $\overline{RAS}$ low in the transfer cycle. Figure 21. Split-Register Operating Sequence #### application notes - 1. In order to achieve proper split-register operation, a normal read transfer followed by a minimum of one serial clock cycle should be performed before the first split-register transfer cycle. This is necessary to initialize the data register and the starting tap location. Serial access can then begin after the normal transfer cvcle. - 2. A split-register transfer into the inactive half is not allowed until $t_{d(TPRL)}$ is met. $t_{d(TPRL)}$ is the minimum delay time between the rising edge of the serial clock (SC) of the previously loaded tap point and the falling edge of RAS of the split-register transfer cycle into the inactive half. - After t<sub>d(TPRL)</sub> is met, the split-register transfer into the inactive half must also satisfy the t<sub>d(RHMS)</sub> condition. $t_{d(RHMS)}$ is the minimum delay time between the rising edge of $\overline{RAS}$ of the split-register transfer cycle into the inactive half and the rising edge of the last serial clock (SC 255 or 511) of the active half. ### PARAMETER MEASUREMENT INFORMATION Figure 22. Serial Data-In Timing The serial data-in cycle (SD) is used to input serial data into the data registers. Before data can be written into the data registers via SD, the device must be put into the write mode by performing a write mode control or transfer write cycle. Transfer write cycles occurring between the write mode control cycle and the subsequent writing of data will not take the device out of the write mode. However, a transfer read cycle during that time will take the device out of the write mode and put it into the read mode, thus disabling the input of data. Data will be written starting at the location specified by the input address loaded on the previous transfer cycle. While accessing data in the serial data registers, the state of $\overline{TRG}$ is a Don't Care as long as $\overline{TRG}$ is held high when $\overline{RAS}$ goes low to prevent data transfers between memory and data registers. NOTE A: When the odd tap is used (tap addresses can be 0–511, and odd taps are 1,3,5 ... etc.), the cycle time for SC in the first serial data out cycle needs to be 70 ns minimum. ### Figure 23. Serial Data-Out Timing The serial data-out (SQ) cycle is used to read data out of the data registers. Before data can be read via SQ, the device must be put into the read mode by performing a transfer read cycle. Transfer write cycles occurring between the transfer read cycle and the subsequent shifting out of data will not take the device out of the read mode. But a write mode control cycle at that time will take the device out of the read mode and put it in the write mode, thus not allowing the reading of data. While accessing data in the serial data registers, the state of $\overline{TRG}$ is a Don't Care as long as $\overline{TRG}$ is held high when $\overline{RAS}$ goes low to prevent data transfers between memory and data registers. # SMJ44C251 262 144 BY 4-BIT MULTIPORT VIDEO RAM SGMS038B-JANUARY 1991-REVISED FEBRUARY 1993 - Military Operating Temperature Range - 55°C to 125°C - MIL-STD-883, Class B - DRAM: 262 144 Words × 16 Bits SAM: 256 Words × 16 Bits - **Dual Port Accessibility Simultaneous and** Asynchronous Access From the DRAM and **SAM Ports** - Data Transfer Function From the DRAM to the Serial Data Register - $(4 \times 4) \times 4$ Block Write Feature for Fast Area Fill Operations. As Many as Four Memory Address Locations Written Per Cycle From the 16-Bit On-Chip Color Register - Write-Per-Bit Feature for Selective Write to Each RAM I/O. Two Write-Per-Bit Modes to Simplify System Design - Byte Write Control (CASL, CASU) Provides Flexibility - **Enhanced Page Mode Operation for Faster** Access - CAS-Before-RAS and Hidden Refresh Modes - Long Refresh Period: Every 8 ms (Max) - Up to 33-MHz Uninterrupted Serial Data Streams - 256 Selectable Serial Register Starting Locations - SE Controlled Register Status Signal - Split Serial-Data Register for Simplified Realtime Register Reload - 3-State Serial Outputs Allow Easy Multiplexing of Video Data Streams - All Inputs/Outputs and Clocks TTL Compatible - Texas Instruments EPIC™ CMOS Process - Designed to Work With the Industry-**Leading Texas Instruments Graphics** Family - Ceramic Package: - 0.5-mm Fine Pitch Brazed Flatpack With Non-Conductive Tie-Bar - Pin Grid Array - Performance: | TRG | 2 | 63 | SE | |------|------|----|----------| | VSS | 3 | 62 | VSS | | SQ0 | 4 | 61 | SQ15 | | DQ0 | 5 | 60 | DQ15 | | SQ1 | 6 | 59 | SQ14 | | DQ1 | 7 | 58 | DQ14 | | Vcc | 8 | 57 | Vcc | | SQ2 | 9 | 56 | SQ13 | | DQ2 | 10 | 55 | DQ13 | | SQ3 | 11 | 54 | SQ12 | | DQ3 | 12 | 53 | DQ12 | | Vss | 13 | 52 | Vss | | SQ4 | 14 | 51 | SQ11 | | DQ4 | 15 | 50 | DQ11 | | SQ5 | 16 | 49 | SQ10 | | DQ5 | . 17 | 48 | DQ10 | | Vcc | 18 | 47 | Vcc | | SQ6 | 19 | 46 | SQ9 | | DQ6 | 20 | 45 | DQ9 | | SQ7 | 21 | 44 | SQ8 | | DQ7 | 22 | 43 | DQ8 | | Vss | 23 | 42 | VSS | | CASL | 24 | 41 | DSF | | WE | 25 | 40 | NC / GND | | RAS | 26 | 39 | CASU | | A8 | 27 | 38 | QSF | | A7 | 28 | 37 | A0 | | A6 | 29 | 36 | A1 | | A5 | 30 | 35 | A2 | | A4 | 31 | 34 | A3 | | Vcc | 32 | 33 | VSS | | | | | | | † Package is shown | for pinout | reference | only. | |--------------------|------------|-----------|-------| |--------------------|------------|-----------|-------| | | PIN NOMENCLATURE | |----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A8 CASL, CASU DQ0-DQ15 SE RAS SC SQ0-SQ15 TRG WE DSF QSF VCC VSS NC/GND | Address Inputs Column-Address Strobe/Byte Selects DRAM Data I/O, Write Mask Data Serial Enable Row-Address Strobe Serial Clock Serial Data Output Output Enable, Transfer Select DRAM Write Enable Selects Special Function Select Special Function Output 5-V Supply (TYP) Ground No Connect/Ground (Important: Not Connected Internally to VSS) | | | ACCESSTIME<br>ROWENABLE<br>t <sub>a</sub> (R)<br>(MAX) | ACCESSTIME<br>SERIAL DATA<br>t <sub>a</sub> (SQ)<br>(MAX) | DRAM<br>CYCLETIME<br><sup>t</sup> c(rd W)<br>(MIN) | DRAM PAGE MODE t <sub>c</sub> (P) (MIN) | SERIAL<br>CYCLETIME<br>t <sub>c</sub> (SC)<br>(MIN) | |----------|--------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------|------------------------------------------|-----------------------------------------------------| | SMJ55160 | 80 ns | 25 ns | 150 ns | 50 ns | 30 ns | EPIC is a trademark of Texas Instruments Incorporated. - Military Operating Temperature Range – 55°C to 125°C - MIL-STD-883, Class B - DRAM: 262 144 Words x 16 Bits SAM: 256 Words x 16 Bits - Dual Port Accessibility Simultaneous and Asynchronous Access From the DRAM and SAM Ports - Data Transfer Function From the DRAM to the Serial Data Register - (4 × 4) × 4 Block Write Feature for Fast Area Fill Operations. As Many as Four Memory Address Locations Written Per Cycle From the 16-Bit On-Chip Color Register - Write-Per-Bit Feature for Selective Write to Each RAM I/O. Two Write-Per-Bit Modes to Simplify System Design - Byte Write Control (WEL, WEU) Provides Flexibility - Enhanced Page Mode Operation for Faster Access - CAS-Before-RAS and Hidden Refresh Modes - Long Refresh Period: Every 8 ms (Max) - Up to 33-MHz Uninterrupted Serial Data Streams - 256 Selectable Serial Register Starting Locations - SE Controlled Register Status Signal - Split Serial-Data Register for Simplified Realtime Register Reload - 3-State Serial Outputs Allow Easy Multiplexing of Video Data Streams - All inputs/Outputs and Clocks TTL Compatible - Texas Instruments EPIC™ CMOS Process - Designed to Work With the Industry-Leading Texas Instruments Graphics Family - Ceramic Package: - 0.5-mm Fine Pitch Brazed Flatpack With Non-Conductive Tie-Bar - Pin Grid Array #### HKC PACKAGE (TOP VIEW) † Package is shown for pinout reference only. # PIN NOMENCLATURE | A0-A8 | Address Inputs | |-----------|---------------------------------------------| | CAS | Column-Address Strobe/Byte Selects | | DQ0-DQ15 | DRAM Data I/O, Write Mask Data | | SE | Serial Enable | | RAS | Row-Address Strobe | | SC | Serial Clock | | SQ0 -SQ15 | Serial Data Output | | TRG | Output Enable, Transfer Select | | WEU, WEL | DRAM Write Enable Selects | | DSF | Special Function Select | | QSF | Special Function Output | | Vcc | 5-V Supply (TYP) | | VSS | Ground | | NC/GND | No Connect/Ground (Important: Not Connected | | | Internally to VSS) | | | | #### Performance: | | ACCESSTIME | ACCESSTIME | DRAM | DRAM | SERIAL | |----------|--------------------|--------------------|----------------------|--------------------|--------------------| | | ROWENABLE | SERIAL DATA | CYCLETIME | PAGE MODE | CYCLETIME | | | t <sub>a</sub> (R) | <sup>†</sup> a(SQ) | <sup>t</sup> c(rd W) | t <sub>C</sub> (P) | <sup>t</sup> c(SC) | | | (MAX) | (MAX) | (MIN) | (MIN) | (MIN) | | SMJ55165 | 80 ns | 25 ns * | 150 ns | 50 ns | 30 ns | EPIC is a trademark of Texas Instruments Incorporated. # SMJ55165 262 144 BY 16-BIT MULTIPORT VIDEO RAM SGMS051-DECEMBER 1992 # SMJ27C128 131 072-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS006C-AUGUST 1986-REVISED FEBRUARY 1993 | • | Military Operating Temperature | |---|--------------------------------| | | Range – 55°C to 125°C | - Processed to MIL-STD-883, Class B - Organization ... 16K × 8 - Single 5-V Power Supply - Pin Compatible With Existing 64K and 128K EPROMs - All Inputs/Outputs Fully TTL Compatible - Max Access/Min Cycle Times | $V_{CC} \pm 5\%$ | V <sub>CC</sub> ± 10% | | |------------------|-----------------------|--------| | '27C128-120 | | 120 ns | | | '27C128-15 | 150 ns | | • | '27C128-17 | 170 ns | | | '27C128-20 | 200 ns | | | '27C128-25 | 250 ns | | | '27C128-30 | 300 ns | - HVCMOS Technology - 3-State Output Buffer - Low Power Dissipation - Active ... 138 mW Worst Case - Standby . . . 1.7 mW Worst Case (CMOS-Input Levels) - 400-mV Minimum DC Noise Immunity With Standard TTL Loads | V <sub>PP</sub> [ | 1 | U | 28 | ] v <sub>cc</sub> | |-------------------|----|---|----|-------------------| | A12[ | 2 | | 27 | ] PGM | | A7[ | 3 | | 26 | ] A13 | | A6[ | 4 | | 25 | ] A8 | | A5[ | 5 | | 24 | ] A9 | | A4[ | 6 | | 23 | A11 | | A3[ | 7 | | 22 | ្រ G | | A2[ | 8 | | 21 | ] A10 | | A1 [ | 9 | | 20 | ŊΕ | | ]0A | 10 | | 19 | Q7 | | Qo[ | 11 | | 18 | Q6 | | Q1[ | 12 | | 17 | Q5 | | Q2[ | 13 | | 16 | Q4 | | GND | 14 | | 15 | Q3 | J PACKAGE<sup>†</sup> (TOP VIEW) <sup>†</sup> Package is shown for pinout reference only. | | PIN NOMENCLATURE | | |----------------------------------|------------------------------------------------------------------------------------------------------------------|--| | A0-A13 E G GND PGM Q0-Q7 VCC VPP | Address Inputs Chip Enable/Power Down Output Enable Ground Program Outputs 5-V Power Supply 12–13-V Power Supply | | #### description The SMJ27C128 series are 131 072-bit, ultraviolet-light erasable, electrically programmable read-only memory. These devices are fabricated using HVCMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 54 TTL circuits without the use of external pullup resistors. The data outputs are three-state for connecting multiple devices to a common bus. The SMJ27C128 is pin compatible with 28-pin 128K ROMs and EPROMs. They are offered in a 600-mil dual-in-line ceramic package (J suffix) rated for operation from $-55^{\circ}$ C to $125^{\circ}$ C. Since these EPROMs operate from a single 5-V supply (in the read mode), they are ideal for use in microprocessor-based systems. One other (12.5 V) supply is needed for programming, but all programming signals are TTL level. These devices are programmable by either Fast or SNAP! Pulse programming algorithms. The Fast programming algorithm uses a Vpp of 12.5 V and a $V_{CC}$ of 6 V for a nominal programming time of two minutes. The SNAP! Pulse programming algorithm uses a Vpp of 13.0 V and a $V_{CC}$ of 6.5 V for a nominal programming time of two seconds. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. #### operation The seven modes of operation for the SMJ27C128 are listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL level except for $V_{PP}$ during programming (12.5 V for Fast, or 13 V for SNAP! Pulse) and 12 V on A9 for signature mode. # SMJ27C128 131 072-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS006C-AUGUST 1986-REVISED FEBRUARY 1993 | FUNCTION | 1 | | | MODE | E | | | | |-------------------------|-----------------|-------------------|---------|------------------|-----------------|--------------------|------------------|------------------| | FUNCTION<br>(PINS) | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | | TURE<br>DE | | Ē<br>(20) | VIL | VIL | VIH | V <sub>IL</sub> | VIL | VIH | v | iL | | G<br>(22) | V <sub>IL</sub> | VIH | χt | V <sub>IH</sub> | VIL | х | V | IL | | PGM<br>(27) | ViH | VIH | х | ٧ <sub>ا</sub> ١ | VIH | х | v | IH | | V <sub>PP</sub> (1) | Vcc | vcc | Vcc | Vpp | V <sub>PP</sub> | Vpp | V | CC | | V <sub>CC</sub><br>(28) | Vcc | Vcc | Vcc | Vcc | Vcc | Vcc | Vo | CC | | A9<br>(24) | × | × | х | x | x | х | V <sub>H</sub> ‡ | V <sub>H</sub> ‡ | | A0<br>(10) | х | x | Х. | х | х | х | V <sub>IL</sub> | VIH | | Q0-Q7 | | | | | | | | DE | | 11–13, 15–19) | Data Out | HI-Z | HI-Z | Data In | Data Out | HI-Z | MFG | DEVIC | | · | <u> </u> | | L | | | | 97 | 83 | X can be VIL or VIH. ### read/output disable When the outputs of two or more SMJ27C128s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of the selected SMJ27C128, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins Q0 through Q7. #### latchup immunity Latchup immunity on the SMJ27C128 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the devices are interfaced to industry-standard TTL or MOS logic devices. Input/output layout approach controls latchup without compromising performance or packing density. For more information see application report SMLA001; "Design Considerations; Latchup Immunity of the HVCMOS EPROM Family," available through TI Field Sales Offices. #### powerdown Active $I_{CC}$ supply current can be reduced from 25 mA to 500 $\mu$ A (TTL-level inputs) or 300 $\mu$ A (CMOS-level inputs) by applying a high input signal to the $\overline{E}$ pin. In this mode all outputs are in the high-impedance state. #### erasure Before programming, the SMJ27C128 is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). EPROM erasure before programming is necessary to assure that all bits are in the logic 1 (high) state. Logic lows are programmed into the desired locations. A programmed logic low can be erased only by ultraviolet light. The recommended minimum exposure dose (UV intensity × exposure time) is 15 W•s/cm². A typical 12 mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the SMJ27C128, the window should be covered with an opaque label. $<sup>^{\</sup>ddagger}V_{H} = 12 V \pm 0.5 V.$ SGMS006C-AUGUST 1986-REVISED FEBRUARY 1993 ### **SNAP!** Pulse programming The 128K EPROM can be programmed using the TI SNAP! Pulse programming algorithm illustrated by the flowchart in Figure 1, which can reduce programming time to a nominal of two seconds. Actual programming time will vary as a function of the programmer used. Data is presented in parallel (eight bits) on pins Q0 to Q7. Once addresses and data are stable, PGM is pulsed. The SNAP! Pulse programming algorithm uses initial pulses of 100 $\mu$ s followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100- $\mu$ s pulses per byte are provided before a failure is recognized. The programming mode is achieved when $V_{PP}=13$ V, $V_{CC}=6.5$ V, $\overline{G}=V_{IH}$ , and $\overline{E}=V_{IL}$ . More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC}=V_{PP}=5$ V. #### fast programming The 128K EPROM can be programmed using the Fast programming algorithm illustrated by the flowchart in Figure 2. During Fast programming, data is presented in parallel (eight bits) on pins Q0 through Q7. Data is presented in parallel (eight bits) on pins Q0 to Q7. Once addresses and data are stable, $\overline{PGM}$ is pulsed. The programming mode is achieved when $V_{PP}=12.5$ V, $V_{CC}=6$ V, $\overline{G}=V_{IH}$ , $\overline{PGM}=V_{IL}$ , and $\overline{E}=V_{IL}$ . More than one SMJ27C128 can be programmed when the devices are connected in parallel. Locations can be programmed in any order. Programming uses two types of programming pulses: Prime and Final. The length of the Prime pulse is 1 millisecond; this pulse is applied X times. After each Prime pulse, the byte being programmed is verified. If the correct data is read, the Final programming pulse is applied; if correct data is not read, an additional 1 millisecond pulse is applied up to a maximum X of 25. The Final programming pulse is 3X long. This sequence of programming and verification is performed at $V_{CC} = 6 \text{ V}$ and $V_{PP} = 12.5 \text{ V}$ . When the full Fast programming routine is complete, all bits are verified with $V_{CC} = V_{PP} = 5 \text{ V}$ (see Figure 2). #### program inhibit Programming may be inhibited by maintaining a high level input on the $\overline{E}$ or $\overline{PGM}$ pin. #### program verify Programmed bits may be verified with $V_{PP} = 12.5 \text{ V}$ when $\overline{G} = V_{IL}$ , $\overline{E} = V_{IL}$ , and $\overline{PGM} = V_{IH}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 24) is forced to 12 V $\pm$ 0.5 V. Two identifier bytes are accessed by A0 (pin 10); i.e., A0 = $V_{IL}$ accesses the manufacturer code, which is output on Q0–Q7; A0 = $V_{IH}$ accesses the device code, which is output on Q0–Q7. All other addresses must be held at $V_{IL}$ . Each byte possesses odd parity on bit Q7. The manufacturer code for these devices is 97, and the device code is 83. Figure 1. SNAP! Pulse Programming Flowchart Figure 2. FAST Programming Flowchart SGMS006C-AUGUST 1986-REVISED FEBRUARY 1993 # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> (see Note 1) | | |--------------------------------------------------------|--------------------------------| | Supply voltage range, VPP (see Note 1) | –0.6 V to 14 V | | Input voltage range (see Note 1), All inputs except A9 | 0.6 V to 6.5 V | | A9 | 0.6 V to 13.5 V | | Output voltage range (see Note 1) | 0.6 V to V <sub>CC</sub> + 1 V | | Minimum operating free-air temperature | –55° C | | Maximum operating case temperature | 125° C | | Storage temperature range | | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. # SMJ27C128 131 072-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS006C-AUGUST 1986-REVISED FEBRUARY 1993 ## recommended operating conditions | | | | | '27C128-120 | | '27C128-15<br>'27C128-17<br>'27C128-20<br>'27C128-25<br>'27C128-30 | | | UNIT | | |-----|----------------------------|------------------------------------------|---------------------|----------------------|------|--------------------------------------------------------------------|----------------------|------|--------------------|----| | | | | | MIN | NOM | MAX | MIN | NOM | MAX | | | | | Read mode (se | e Note 2) | 4.75 | 5 | 5.25 | 4.5 | 5 | 5.5 | ٧ | | VCC | Supply voltage | upply voltage Fast programming algorithm | | 5.75 | 6 | 6.25 | 5.75 | 6 | 6.25 | V | | | | SNAP! Pulse programming algorithm | | 6.25 | 6.50 | 6.75 | 6.25 | 6.5 | 6.75 | V | | | | Read mode (se | e Note 3) | V <sub>CC</sub> -0.6 | | V <sub>CC</sub> +0.6 | V <sub>CC</sub> -0.6 | | VCC+0.6 | V | | Vpp | Supply voltage | Fast programm | ng algorithm | 12 | 12.5 | 13 | 12 | 12.5 | 13 | V | | | | SNAP! Pulse pr | ogramming algorithm | 12.75 | 13 | 13.25 | 12.75 | 13 | 13.25 | V | | | Ulab tavalianus | | TTL | 2 | | V <sub>CC</sub> + 1 | 2 | | V <sub>CC</sub> +1 | V | | VIH | High-level input v | /oitage | CMOS | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> + 1 | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> +1 | V | | | I am land in an Am | -14 | TTL | -0.5 | | 0.8 | -0.5 | | 0.8 | V | | VIL | Low-level input v | Low-level input voltage | | -0.5 | | 0.2 | -0.5 | | 0.2 | V | | TA | Operating free-ai | ir temperature | | -55 | | | -55 | | | °C | | ТС | Operating case temperature | | | | 125 | | | 125 | °C | | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. 3. Vpp can be connected to VCC directly (except in the program mode). VCC supply current in this case would be ICC + Ipp. ## electrical characteristics over full ranges of operating conditions | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------|------------------------------------|------------------|------------------------------------------------------------------------------------------------|-----|-----|------|----| | Vон | High-level output voltage | | I <sub>OH</sub> = -400 mA | 2.4 | | | V | | VoL | Low-level output voltage | | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | l <sub>l</sub> | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | | ±1 | μА | | Ю | Output current (leakage) | | V <sub>O</sub> = 0 to V <sub>CC</sub> | | | ±1 | μΑ | | lpp1 | Vpp supply current | | Vpp = Vcc = 5.5 V | | | 100 | μΑ | | lpp2 | Vpp supply current‡ (during progra | ım pulse) | Vpp = 13 V | | 35 | 50 | mA | | 1 | V curely extremt (standby) | TTL-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>IH</sub> | 1 | | 500 | μΑ | | ICC1 | VCC supply current (standby) | CMOS-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub> | | | 300 | μΑ | | I <sub>CC2</sub> | VCC supply current (active) | | VCC = 5.5 V, E = V <sub>IL</sub> ,<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open | | 10 | 25 | mA | † Typical values are at T<sub>A</sub> = 25°C and nominal voltages. ## capacitance§ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|--------------------|-------------------------------|-----|-----|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 6 | 10 | pF | | СО | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 8 | 14 | pF | † Typical values are at TA = 25°C and nominal voltages. <sup>&</sup>lt;sup>‡</sup> This parameter has been characterized at 25°C and is not tested. <sup>§</sup> Capacitance measurements are made on sample basis only. SGMS006C-AUGUST 1986-REVISED FEBRUARY 1993 # switching characteristics over full ranges of recommended operating conditions (see Notes 4 and 5) | PARAMETER | | TEST CONDITIONS | '27C128-120 | | '27C128-15 | | '27C128-17 | | UNIT | |--------------------|----------------------------------------------------------------------------------------------|---------------------|-------------|---------|------------|-----|------------|-----|------| | | | (SEE NOTES 4 AND 5) | MIN | MIN MAX | | MAX | MIN MAX | | UNIT | | ta(A) | Access time from address | | | 120 | | 150 | | 170 | ns | | ta(E) | Access time from chip enable | | | 120 | | 150 | | 170 | ns | | t <sub>en(G)</sub> | Output enable time from G | | | 50 | | 70 | | 70 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first $\dagger$ | See Figure 3 | 0 | 50 | 0 | 50 | 0 | 50 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, E, or G, whichever occurs first t | | 0 | | 0 | | 0 | | ns | | PARAMETER | | TEST CONDITIONS | '27C128-20 | | '27C128-25 | | '27C128-30 | | UNIT | |--------------------|----------------------------------------------------------------------------------------------|---------------------|------------|-----|------------|-----|------------|-----|------| | | | (SEE NOTES 4 AND 5) | MIN | MAX | MIN | MAX | MIN | MAX | ONII | | ta(A) | Access time from address | | | 200 | | 250 | | 300 | ns | | ta(E) | Access time from chip enable | | | 200 | | 250 | | 300 | ns | | ten(G) | Output enable time from G | | | 75 | | 100 | | 120 | ns | | <sup>t</sup> dis | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first $\dagger$ | See Figure 3 | 0 | 60 | 0 | 60 | 0 | 105 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, E, or G, whichever occurs first | | 0 | | 0 | | 0 | | ns | T Value calculated from 0.5 V delta to measured level. This parameter is only sampled and not production tested. # recommended timing requirements for programming: $V_{CC}$ = 6 V and $V_{PP}$ = 12.5 V (Fast) or $V_{CC}$ = 6.5 and $V_{PP}$ =13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 4) | | | | MIN | NOM | MAX | UNIT | |----------------------|--------------------------------|-----------------------------------|------|-----|-------|------| | | Initial and another described | Fast programming algorithm | 0.95 | 1 | 1.05 | ms | | tw(IPGM) | Initial program pulse duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | tw(FPGM) | Final pulse duration | Fast programming only | 2.85 | | 78.75 | ms | | t <sub>su(A)</sub> | Address setup time | | 2 | | | μs | | t <sub>su(G)</sub> | G setup time | | 2 | | | μs | | <sup>t</sup> dis | Output disable time from G | | 0 | | 130 | ns | | t <sub>en</sub> G | Output enable time from G | | | | 150 | ns | | t <sub>su(D)</sub> | Data setup time | | 2 | | | μs | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | | μs | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | | 2 | | | μs | | th(A) | Address hold time | | 0 | | | μs | | th(D) | Data hold time | | 2 | | | μs | | t <sub>su(E)</sub> | E setup time | | 2 | | | μS | NOTES: 4. For all switching characteristics and timing measurements input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2.0 V for logic high and 0.8 V for logic low for both inputs and outputs. 5. Common test conditions apply for tdis except during programming. #### PARAMETER MEASUREMENT INFORMATION Figure 3. Output Load Circuit # AC testing input/output wave forms A.C. testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. Figure 4. Read Cycle Timing ## PARAMETER MEASUREMENT INFORMATION Figure 5. Program Cycle Timing # SMJ27C256 262 144-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS005D-MAY 1986-REVISED FEBRUARY 1993 - Military Operating Temperature Range . . . 55°C to 125°C - MIL-STD-883C Class B High-Reliability Processing - Organization ... 32K x 8 - Single 5-V Power Supply - Pin Compatible With Existing 128K and 256K EPROMs - All Inputs/Outputs Fully TTL Compatible - Max Access/Min Cycle Times | '27C256-15 | 150 ns | |------------|--------| | '27C256-17 | 170 ns | | '27C256-20 | 200 ns | | '27C256-25 | 250 ns | | '27C256-30 | 300 ns | - HVCMOS Technology - 3-State Output Buffers - 400 mV Minimum DC Noise Immunity With Standard TTL Loads - Low Power Dissipation - Active ... 138 mW Worst Case - Standby . . . 1.7 mW Worst Case (CMOS Input Levels) | (TOP VIEW) | | | | | | | | | |-------------------|----|-------------|------|-----|--|--|--|--| | ı | | $\tau \tau$ | ٦ | | | | | | | V <sub>PP</sub> [ | 1 | O 2 | 8 | Vcc | | | | | | A12[ | 2 | 2 | 7 | A14 | | | | | | A7[ | 3 | 2 | 6 | A13 | | | | | | A6[ | 4 | 2 | 5 | A8 | | | | | | A5 [ | 5 | 2 | 4 | A9 | | | | | | A4 🗍 | 6 | 2 | зF | A11 | | | | | | AST | 7 | 2 | 2 F | G | | | | | | A2 [ | 8 | 2 | 1 | A10 | | | | | | A1 | 9 | 2 | ٥ħ | Ē | | | | | | AO | 10 | 1 | 9Ē | Q7 | | | | | | โดด | 11 | 1 | ۶Ħ | Q6 | | | | | | Q1 | 12 | 1 | ᄖ | Q5 | | | | | | Q2 | 13 | | 6 F | Q4 | | | | | | | | | - 11 | | | | | | J PACKAGET † Package is shown for pinout reference only. GNDI 14 | PIN NOMENCLATURE | | | | | | | |------------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|--| | A0-A14<br>E<br>G<br>GND<br>Q0-Q7<br>VCC<br>VPP | Address Inputs Chip Enable/Power Down Output Enable Ground Outputs 5-V Power Supply Output Enable | | | | | | 15 T Q3 ### description The SMJ27C256 series are 262 144-bit, ultraviolet-light erasable, electrically programmable read-only memories. These devices are fabricated using HVCMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 54 TTL circuits without the use of external pullup resistors, and each output can drive one Series 54 TTL circuit without external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The SMJ27C256 is pin compatible with 28-pin 256K ROMs and EPROMs. They are offered in a 600 mil dual-in-line ceramic package (J suffix) rated for operation from -55°C to 125°C. Since these EPROMs operate from a single 5-V supply (in the read mode), they are ideal for use in microprocessor-based systems. One other 12–13 V supply is needed for programming, but all programming signals are TTL level. These devices are programmable by either Fast or SNAP! Pulse programming algorithms. The Fast programming algorithm uses a $V_{PP}$ of 12.5 V and a $V_{CC}$ of 6 V for a nominal programming time of two minutes. The SNAP! Pulse programming algorithm uses a $V_{PP}$ of 13 V and a $V_{CC}$ of 6.5 V for a nominal programming time of four seconds. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. #### operation The seven modes of operation for the SMJ27C256 are listed in the following table. Read mode requires a single 5-V supply. All inputs are TTL level except for $V_{PP}$ during programming (12.5 V for Fast, or 13 V for SNAP! Pulse) and 12 V on A9 for signature mode. SGMS005D-MAY 1986-REVISED FEBRUARY 1993 | FUNCTION | | | | MODE | | | | | |-------------------------|------------------|-------------------|---------|-----------------|----------|--------------------|-------------------|------------------| | FUNCTION<br>(PINS) | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNATURE<br>MODE | | | Ē<br>(20) | V <sub>I</sub> L | VIĻ | VIH | V <sub>IL</sub> | VIH | ViH | V | IL | | G<br>(22) | V <sub>IL</sub> | VIH | xt | V <sub>IH</sub> | VIL | х | v | IL · | | · V <sub>PP</sub> (1) | Vcc | Vcc | Vcc | Vpp | Vpp | V <sub>P</sub> P | V | cc | | V <sub>CC</sub><br>(28) | Vcc | Vcc | Vcc | Vcc | Vcc | Vcc | V | oc - | | A9<br>(24) | х | , x | х | × | х | × | V <sub>H</sub> ‡ | V <sub>H</sub> ‡ | | A0<br>(10) | х | х | х | × | х | × | VIL | . VIH | | 00.07 | | | | | | | CC | DE | | Q0–Q7<br>(11–13, 15–19) | Data Out | HI-Z | HI-Z | Data In | Data Out | HI-Z | MFG | DEVICE | | (,) | ļ | | | | ļ | | 97 | 04 | <sup>&</sup>lt;sup>†</sup>X can be V<sub>IL</sub> or V<sub>IH</sub>. ## read/output disable When the outputs of two or more SMJ27C256s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of the selected SMJ27C256, a low-level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins Q0 through Q7. #### latchup immunity Latchup immunity on the SMJ27C256 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the EPROM is interfaced to industry standard TTL or MOS logic devices. Input/output layout approach controls latchup without compromising performance or packing density. For more information see application report SMLA001; "Design Considerations; Latchup Immunity of the HVCMOS EPROM Family." #### powerdown Active $I_{CC}$ supply current can be reduced from 25 mA to 500 $\mu$ A (TTL-level inputs) or 300 $\mu$ A (CMOS-level inputs) by applying a high TTL signal to the $\overline{E}$ pin. In this mode all outputs are in the high-impedance state. #### erasure Before programming, the SMJ27C256 is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). EPROM erasure before programming is necessary to assure that all bits are in the logic 1 (high) state. Logic 0s (lows) are programmed into the desired locations. A programmed logic low can be erased only by ultraviolet light. The recommended minimum exposure dose (UV intensity × exposure time) is 15 W•s/cm². A typical 12 mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the SMJ27C256, the window should be covered with an opaque label. <sup>‡</sup> V<sub>H</sub> = 12 V ± 0.5 V. ## SMJ27C256 262 144-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS005D-MAY 1986-REVISED FEBRUARY 1993 #### **SNAP!** Pulse programming The 256K EPROM can be programmed using the TI SNAP! Pulse programming algorithm as illustrated by the flowchart in Figure 1, which can reduce programming time to a nominal of 4 seconds. Actual programming time will vary as a function of the programmer used. Data is presented in parallel (eight bits) on pins Q0 to Q7. Once addresses and data are stable, E is pulsed. The SNAP! Pulse programming algorithm uses initial pulses of 100 microseconds ( $\mu$ s) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100- $\mu$ s pulses per byte are provided before a failure is recognized. The programming mode is achieved when $V_{PP}=13$ V, $V_{CC}=6.5$ V, $\overline{G}=V_{IH}$ and $\overline{E}=V_{IL}$ . More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC}=V_{PP}=5$ V. #### fast programming The 256K EPROM can be programmed using the Fast programming algorithm illustrated by the flowchart in Figure 2. During Fast programming data is presented in parallel (eight bits) on pins Q0 to Q7. Once addresses and data are stable, $\overline{E}$ is pulsed. The programming mode is achieved when $V_{PP}=12.5$ V, $V_{CC}=6$ V, $\overline{G}=V_{IH}$ and $\overline{E}=V_{IL}$ . More than one SMJ27C256 can be programmed when the devices are connected in parallel. Locations can be programmed in any order. Fast programming uses two types of programming pulses: Prime and Final. The length of the Prime pulse is 1 millisecond; this pulse is applied X times. After each Prime pulse, the byte being programmed is verified. If the correct data is read, the Final programming pulse is applied; if correct data is not read, an additional 1 millisecond pulse is applied up to a maximum X of 25. The Final programming pulse is 3X long. This sequence of programming and verification is performed at $V_{CC} = 6 \text{ V}$ and $V_{PP} = 12.5 \text{ V}$ . When the full Fast programming routine is complete, all bits are verified with $V_{CC} = V_{PP} = 5 \text{ V}$ (see Figure 2). #### program inhibit Programming may be inhibited by maintaining a high level input on the $\overline{E}$ pin. #### program verify Programmed bits may be verified with $V_{PP} = 12.5 \text{ V}$ when $\overline{G} = V_{IL}$ , and $\overline{E} = V_{IH}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 24) is forced to 12 V $\pm$ 0.5 V. Two identifier bytes are accessed by A0 (pin 10); i.e., A0 = $V_{IL}$ accesses the manufacturer code, which is output on Q0–Q7; A0 = $V_{IH}$ accesses the device code, which is output on Q0–Q7. All other addresses must be held at $V_{IL}$ . Each byte possesses odd parity on bit Q7. The manufacturer code for these devices is 97, and the device code is 04. Figure 1. SNAP! Pulse Programming Flowchart Figure 2. FAST Programming Flowchart SGMS005D-MAY 1986-REVISED FEBRUARY 1993 # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> (see Note 1) | | |--------------------------------------------------------|----------------------------| | Supply voltage range, V <sub>PP</sub> (see Note 1) | -0.6 V to 14 V | | Input voltage range (see Note 1), All inputs except A9 | -0.6 V to 6.5 V | | A9 | | | Output voltage range (see Note 1) | V to V <sub>CC</sub> + 1 V | | Minimum operating free-air temperature | −55°C | | Maximum operating case temperature | 125°C | | Storage temperature range | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. # 262 144-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS005D-MAY 1986-REVISED FEBRUARY 1993 ## recommended operating conditions | | | PARAMETER | | MIN | МОМ | MAX | UNIT | |-----------------|---------------------|----------------------------|----------------------------|----------------------|------|-------------------------------------------------------------------------------------------|------| | | | Read mode (see Note 2) | | 4.5 | 5 | 5.5 | V | | V <sub>PP</sub> | Supply Voltage | Fast programming algorithm | Fast programming algorithm | | | 6.25 | V | | | | SNAP! Pulse programming a | gorithm | 6.25 | 6.5 | 6 6.25<br>6.5 6.75<br>V <sub>CC</sub> -0.6 | V | | | | Read mode (see Note 3) | | | | V <sub>CC</sub> -0.6 | V | | VPP | Supply Voltage | Fast programming algorithm | | 12 | 12.5 | 13 | V | | | | SNAP! Pulse programming at | gorithm | 12.75 | 13 | 13 13.25 | V | | V | High lovel inputs | roltogo (ogo Noto 4) | ΠL | 2 | | V <sub>CC</sub> +1 | V | | VIH | riign-ievei input v | oltage (see Note 4) | смоѕ | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> +0.2 | V | | 17 | I am laval lamin | ollege (see Note 4) | TTL | -0.5 | | 0.8 | ٧ | | νIΓ | Low-level input v | oltage (see Note 4) | CMOS | GND-0.2 | | 6.75<br>V <sub>CC</sub> -0.6<br>13<br>13.25<br>V <sub>CC</sub> +1<br>V <sub>CC</sub> +0.2 | ٧ | | TA | Operating free-ai | r temperature | . <b>.</b> | -55 | | | °C | | TC | Operating case to | emperature | | | | 125 | °C | ## electrical characteristics over full ranges of operating conditions | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|---------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | Vон | High-level output voltage (see Note 4) | | I <sub>OH</sub> = -400 μA | 2.4 | | | ٧ | | VOL | Low-level output voltage (see Note 4) | | I <sub>OL</sub> = 2.1 mA | | | 0.4 | ٧ | | 1 | Input current (leakage) (see Note 4) | | V <sub>I</sub> = 0 to 5.5 V | | | ±1 | μΑ | | Ю | Output current (leakage) | | V <sub>O</sub> = 0 to V <sub>CC</sub> | | | ±1 | μΑ | | IPP1 | 1 Vpp supply current | | Vpp = V <sub>CC</sub> = 5.5 V | | | 100 | μΑ | | IPP2 | Vpp supply current‡ (during program pulse) (see Note 4) | | Vpp = 13 V | | 35 | 50 | mA | | lan. | Manager and Association | TTL-input level | V <sub>CC</sub> = 5.5 V, <del>E</del> = V <sub>IH</sub> | | | 500 | ^ | | ICC1 | VCC supply curent (standby) | CMOS-input level | V <sub>CC</sub> = 5.5 V, <del>E</del> = V <sub>CC</sub> | | | 300 | μΑ | | ICC2 | V <sub>CC</sub> supply current (active) (see Note | 4) | V <sub>CC</sub> = 5.5 V, E = V <sub>IL</sub> ,<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open | | ′ 10 | 25 | mA | | los | Output short circuit current (see Note 5 | ) | | | | 100 | mA | <sup>†</sup> Typical values are at TA = 25°C and nominal voltages. - 3. Vpp can be connected to VCC directly (except in the program mode). VCC supply current in this case would be ICC + Ipp. - 4. Valid during programming mode also. - 5. Vpp may be one diode drop below Vcc. It may be connected to Vcc. Also, Vcc must be applied simultaneously or before Vpp and be removed simultaneously or after Vpp. <sup>†</sup> This parameter has been characterized at 25°C and is not tested. NOTES: 2. VCC must be applied before or at the same time as Vpp and removed after or at the same time as Vpp. The device must not be inserted. into or removed from the board when VPP or VCC is applied. # SMJ27C256 262 144-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS005D-MAY 1986-REVISED FEBRUARY 1993 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 $\rm MHz^{\dagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP‡ | MAX | UNIT | |----|--------------------|-------------------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 6 | 10 | pF | | Co | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 10 | 14 | pF | <sup>†</sup> Capacitance measurements are made on a sample basis only. # switching characteristics over full ranges of recommended operating conditions (see Notes 6 and 7) | | DADAMETED | TEST CONDITIONS | '27C256-15 | | '27C256-17 | | | |-------------------|---------------------------------------------------------------------------------------------------------------|---------------------|------------|------|------------|-----|------| | | PARAMETER | (SEE NOTES 6 AND 7) | MIN | MAX | MIN | MAX | UNIT | | ta(A) | Access time from address | | | 150 | | 170 | ns | | ta(E) | Access time from chip enable | 1 | | 150 | | 170 | ns | | ten(G) | Output enable time from G | See Figure 3 | | 70 | | 70 | ns | | <sup>t</sup> dis | Output disable time from G or E, whichever occurs first § | occ riguic o | 0 | . 55 | 0 | 55 | ns | | t <sub>v(A)</sub> | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}$ , whichever occurs first § | | 0 | | 0 | | ns | | PARAMETER | | TEST CONDITIONS | '27C256-20 | | '27C256-25 | | '27C256-30 | | UNIT | |---------------------|---------------------------------------------------------------------------------------------------------------|---------------------|------------|-----|------------|-----|------------|-----|------| | | | (SEE NOTES 6 AND 7) | MIN MAX | | MIN MAX | | MIN MAX | | | | ta(A) | Access time from address | | | 200 | | 250 | | 300 | ns | | ta(E) | Access time from chip enable | | | 200 | | 250 | | 300 | ns | | t <sub>en</sub> (G) | Output enable time from G | | | 75 | | 100 | · · | 120 | ns | | t <sub>dis</sub> | Output disable time from G or E, whichever occurs first § | See Figure 3 | 0 | 60 | 0 | 60 | 0 | 105 | ns | | t <sub>v(A)</sub> | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}$ , whichever occurs first § | | 0 | | 0 | | 0 | | ٠ns | Value calculated from 0.5 V delta to measured output level. This parameter is only sampled and not 100% tested. Timing measurements are made at 2.0 V for logic high and 0.8 V for logic low for both inputs and outputs. <sup>‡</sup> Typical values are at TA = 25°C and nominal voltages. NOTES: 6. For all switching characteristics and timing measurements, input pulse levels are 0.4 V to 2.4 V. <sup>7.</sup> Common test conditions apply to t<sub>dis</sub> except during programming. SGMS005D-MAY 1986-REVISED FEBRUARY 1993 # recommended timing requirements for programming: $V_{CC}$ = 6 V and $V_{PP}$ = 12.5 V (Fast) or $V_{CC}$ = 6.5 and $V_{PP}$ =13 (SNAP! Pulse), $T_A$ = 25°C (see Note 6) | | | | MIN | МОМ | MAX | UNIT | |----------------------|-----------------------------------------|-----------------------------------|------|-----|-------|------| | tw(IPGM) | Initial program pulse duration | Fast programming algorithm | 0.95 | 1 | 1.05 | ms | | | miliai program puise duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | tw(FPGM) | Final pulse duration | Fast programming only | 2.85 | | 78.75 | ms | | t <sub>su(A)</sub> | Address setup time | | 2 | | | μs | | t <sub>su(G)</sub> | G setup time | | 2 | | | μS | | <sup>t</sup> dis | Output disable time from $\overline{G}$ | | 0 | | 130 | ns | | ten(G) | Output enable time from G | | | | 150 | ns | | t <sub>su(D)</sub> | Data setup time | | 2 | | | μs | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | | μS | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | | 2 | | | μs | | th(A) | Address hold time | | 0 | | | μS | | t <sub>h(D)</sub> | Data hold time | | 2 | | | μs | | t <sub>su(E)</sub> | E setup time | | 2 | | | μs | NOTE 6: For all switching characteristics and timing measurements, the input pulse levels are 0.4 V to 2.4 V. ## PARAMETER MEASUREMENT INFORMATION Figure 3. AC Testing Output Load Círcuit ## AC testing input/output wave forms A.C. testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. ## PARAMETER MEASUREMENT INFORMATION Figure 4. Read Cycle Timing † 12.5-V VPP and 6-V VCC for Fast programming, 13-V VPP and 6.5-V VCC for SNAP! Pulse programming. Figure 5. Program Cycle Timing # SMJ27C512 524 288-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS019B-SEPTEMBER 1987-REVISED FEBRUARY 1993 † Package is shown for pinout reference only. | PI | N NOMENCLATURE | |---------------------------------------------|-----------------------------------------------------------------------| | A0-A15<br>E<br>GND<br>Q0-Q7<br>VCC<br>G/Vpp | Address Inputs Chip Enable/Power Down Ground Outputs 5-V Power Supply | | G/V <sub>PP</sub><br>GND | Output Enable<br>Ground | # description 3-State Output Buffers and Output Lines Standard TTL Loads Low Power Dissipation - Active ... 275 mW (Max) - Standby ... 1.9 mW (Max) Latchup Immunity of 250 mA on All Input 400-mV Minimum DC Noise Immunity With (CMOS Input Levels) The SMJ27C512 series are 524 288-bit, ultraviolet-light erasable, electrically programmable read-only memories. These devices are fabricated using HVCMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 54 TTL circuits without the use of external pullup resistors, and each output can drive one Series 54 TTL circuit without external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The SMJ27C512 is pin compatible with existing 28-pin 512K ROMs and EPROMs. They are offered in a 600-mil dual-in-line ceramic package (J suffix) rated for operation from -55°C to 125°C. Since this EPROM operates from a single 5-V supply (in the read mode), it is ideal for use in microprocessor-based systems. One other 12–13 V supply is needed for programming, but all programming signals are TTL level. These devices are programmable by either Fast or SNAP! Pulse programming algorithms. Fast programming uses a $V_{PP}$ of 12.5 V and a $V_{CC}$ of 6 V for a nominal programming time of two minutes. SNAP! Pulse programming uses a $V_{PP}$ of 13 V and a $V_{CC}$ of 6.5 V for a nominal programming time of four seconds. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. #### operation The seven modes of operation for the SMJ27C512 are listed in the following table. Read mode requires a single 5-V supply. All inputs are TTL level except for $V_{PP}$ during programming (12.5 V for Fast, or 13 V for SNAP! Pulse) and 12 V on A9 for signature mode. SGMS019B-SEPTEMBER 1987-REVISED FEBRUARY 1993 | FUNCTIN | MODE | | | | | | | | | | |---------------------------|----------|-------------------|---------|-----------------|-----------------|--------------------|------------------|------------------|--|--| | (PINS) | READ | OUTPUT<br>DISABLE | STANDBY | PROGRAMMING | VERIFY | PROGRAM<br>INHIBIT | SIGNA<br>MO | | | | | Ē<br>(20) | VIL | VIL | VIH | VIL | V <sub>IL</sub> | V <sub>IH</sub> | V | iL | | | | G∕V <sub>PP</sub><br>(22) | VIL | VIH | χt | V <sub>PP</sub> | V <sub>IL</sub> | V <sub>PP</sub> | V | IL | | | | V <sub>CC</sub> (28) | Vcc | Vcc | Vcc | Vcc. | Vcc | Vcc | Vcc | | | | | A9<br>(24) | х | х | X | х | х | × | V <sub>H</sub> ‡ | V <sub>H</sub> ‡ | | | | A0<br>(10) | х | × | х | х | Х | × | VIL | VIH | | | | 00.07 | | | | | | | со | DE | | | | Q0–Q7<br>(11–13, 15–19) | Data Out | HI-Z | HI-Z | Data In | Data Out | HI-Z | MFG | DEVICE | | | | | İ | | | | | | 97 | 85 | | | TX can be VIL or VIH. #### read/output disable When the outputs of two or more SMJ27C512s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of the selected SMJ27C512, a low-level signal is applied to the $\overline{E}$ and $\overline{G}/V_{PP}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins Q0 through Q7. #### power down Active $I_{CC}$ supply current can be reduced from 25 mA to 500 $\mu$ A (TTL-level inputs) or 350 $\mu$ A (CMOS-level inputs) by applying a high logic signal to the $\overline{E}$ pin. In this mode all outputs are in the high-impedance state. #### erasure Before programming, the SMJ27C512 is erased by exposing the chip through the transparent lid to a high intensity ultraviolet light (wavelength 2537 Å). EPROM erasure before programming is necessary to assure that all bits are in the logic 1 (high) state. Logic 0's (lows) are programmed into the desired locations. A programmed logic 0 (low) can be erased only by ultraviolet light. The recommended minimum ultraviolet light exposure dose (UV intensity × exposure time) is 15 W\*s/cm². A typical 12 mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the SMJ27C512, the window should be covered with an opaque label. #### SNAP! Pulse programming The 512K EPROM can be programmed using the TI SNAP! Pulse programming algorithm illustrated by the flowchart in Figure 1, which can reduce programming time to a nominal of four seconds. Actual programming time will vary as a function of the programmer used. Data is presented in parallel (eight bits) on pins Q0 to Q7. Once addresses and data are stable, $\overline{E}$ is pulsed. The SNAP! Pulse programming algorithm uses initial pulses of 100 microseconds (µs) followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to 10 (ten) 100-µs pulses per byte are provided before a failure is recognized. $<sup>^{\</sup>ddagger}V_{H} = 12 V \pm 0.5 V.$ # SMJ27C512 524 288-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS019B-SEPTEMBER 1987-REVISED FEBRUARY 1993 The programming mode is achieved with $\overline{G}/V_{PP}=13$ V, $V_{CC}=6.5$ V, and $\overline{E}=V_{IL}$ . More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with $V_{CC}=5$ V, $\overline{G}/V_{PP}=V_{IL}$ , and $\overline{E}=V_{II}$ . #### fast programming The 512K EPROM can be programmed using the Fast programming algorithm illustrated by the flowchart in Figure 2. During Fast programming, data is presented in parallel (eight bits) on pins Q0 through Q7. Once addresses and data are stable, $\overline{E}$ is pulsed. The programming mode is achieved when $\overline{G}/V_{PP}=12.5~V$ , $V_{CC}=6~V$ , and $\overline{E}=V_{IL}$ . More than one SMJ27C512 can be programmed when the devices are connected in parallel. Locations can be programmed in any order. Programming uses two types of programming pulses: Prime and Final. The length of the Prime pulse is 1 millisecond; this pulse is applied X times. After each Prime pulse, the byte being programmed is verified. If the correct data is read, the Final programming pulse is applied; if correct data is not read, an additional 1 millisecond pulse is applied up to a maximum X of 25. The Final programming pulse is 3X long. This sequence of programming and verification is performed at $V_{\rm CC}=6$ V. When the full Fast programming routine is complete, all bits are verified with $V_{\rm CC}=5$ V (see Figure 2). #### program inhibit Programming may be inhibited by maintaining a high level input on the $\overline{E}$ pin. #### program verify Programmed bits may be verified with $\overline{G}/V_{PP}$ and $\overline{E} = V_{II}$ . #### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 24) is forced to 12 V $\pm$ 0.5 V. Two identifier bytes are accessed by A0 (pin 10); i.e., A0 = $V_{IL}$ accesses the manufacturer code, which is output on Q0–Q7; A0 = $V_{IH}$ accesses the device code, which is output on Q0–Q7. All other addresses must be held at $V_{IL}$ . Each byte possesses odd parity on bit Q7. The manufacturer code for these devices is 97, and the device code is 85. #### latchup immunity Latchup immunity on the SMJ27C512 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the EPROM is interfaced to industry-standard TTL or MOS logic devices. Input-output layout approach controls latchup without compromising performance or packing density. For more information see application report SMLA001, "Design Considerations; Latchup Immunity of the HVCMOS EPROM Family", available through TI Sales Offices. Figure 1. SNAP! Pulse Programming Flowchart Figure 2. FAST Programming Flowchart SGMS019B-SEPTEMBER 1987-REVISED FEBRUARY 1993 ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.6 V to 7 V | |--------------------------------------------------------|--------------------------------| | Supply voltage range, VPP | 0.6 V to 14 V | | Input voltage range (see Note 1), All inputs except A9 | 0.6 V to 6.5 V | | A9 | 0.6 V to 13.5 V | | Output voltage range (see Note 1) | 0.6 V to V <sub>CC</sub> + 1 V | | Minimum operating free-air temperature | | | Maximum operating case temperature | | | Storage temperature range | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to GND. ## SMJ27C512 524 288-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS019B-SEPTEMBER 1987-REVISED FEBRUARY 1993 ## recommended operating conditions | | | | | SI | M/SMJ27C<br>M/SMJ27C<br>M/SMJ27C | 512-25 | UNIT | |-------------------|--------------------------------|----------------------------|--------------------|----------------------|----------------------------------|--------------------|------| | | | | | MIN | NOM MAX | | | | · | | Read mode | | 4.5 | 5 | 5.5 | ٧ | | Vcc | Supply voltage (see Note 2) | Fast programmin | ng algorithm | 5.75 | 6. | 6.25 | ٧ | | | | SNAPI Pulse pro | 6.25 | 6.5 | 6.75 | ٧ | | | <u> </u> | Cumply vallence (see Note C) | Fast programming algorithm | | 12 | 12.5 | 13 | V | | G/V <sub>PP</sub> | Supply voltage (see Note 3) | SNAP! Pulse pro | gramming algorithm | 12.75 | 13 | 13.25 | V | | 14 | Link level innut valence | | TTL | 2 | | V <sub>CC</sub> +1 | ٧ | | VIH | High-level input voltage | | смоѕ | V <sub>CC</sub> -0.2 | | V <sub>CC</sub> +1 | ٧ | | ., | A continued in continued and | | TTL | -0.5 | | 0.8 | V | | VIL | Low-level input voltage | | CMOS | GND -0.2 | | GND + 0.2 | ٧ | | TA | Operating free-air temperature | | | -55 | | | °C | | ТС | Operating case temperature | | | | | 125 | °C | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as $\overline{G}/V_{PP}$ and removed after or at the same time as $\overline{G}/V_{PP}$ . The device must not be inserted into or removed from the board when $\overline{G}/V_{PP}$ or $V_{CC}$ is applied. 3. G/Vpp can be connected to VCC directly (except in the program mode). VCC supply current in this case would be ICC + Ipp. ## electrical characteristics over full ranges of operating conditions | | PARAMETER | | TEST CONDITIONS | MIN T | γpt | MAX | UNIT | |------|------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------|-------|-----|-----|------| | Vон | High-level ouput voltage | | I <sub>OH</sub> = -400 μA | 2.4 | | | V | | VOL | Low-level ouput voltage | | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | 11 | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | | ±10 | μΑ | | Ю | Output current (leakage) | | V <sub>O</sub> = 0 to V <sub>CC</sub> | | | ±10 | μΑ | | lpp | G/Vpp supply current (during prog | ram pulse)‡ | G/Vpp = 13 V | | 35 | 70 | mA | | 1 | V complete company (standby) | TTL-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>IH</sub> | | | 500 | μΑ | | ICC1 | V <sub>CC</sub> supply current (standby) | CMOS-input level | V <sub>CC</sub> = 5.5 V, E = V <sub>CC</sub> | | | 325 | μА | | ICC2 | V <sub>CC</sub> supply current (active) | | V <sub>CC</sub> = 5.5 V, E = V <sub>IL</sub> ,<br>t <sub>cycle</sub> = minimum cycle time,<br>outputs open | : | 35 | 50 | mA | † Typical values are at TA = 25°C and nominal voltages. # capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\ \text{MHz}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | UNIT | |--------------------|-------------------------|-------------------------------|-----|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 6 | pF | | СО | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 8 | pF | | C <sub>G/VPP</sub> | G/Vpp input capacitance | G/Vpp = 0, f = 1 MHz | | 20 | pF | <sup>†</sup> Typical values are at T<sub>A</sub> = 25°C and nominal voltages. <sup>&</sup>lt;sup>‡</sup> This parameter has been characterized at 25°C and is not production tested. # SMJ27C512 524 288-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS019B-SEPTEMBER 1987-REVISED FEBRUARY 1993 ## switching characteristics over full ranges of recommended operating conditions (see Note 4) | PARAMETER | | TEST CONDITIONS | '27C512-20 | | '27C512-25 | | '27C512-30 | | UNIT | |--------------------|----------------------------------------------------------------------------------------------|-----------------|------------|-----|------------|-----|------------|---------|------| | J | PARAMETER | (SEE NOTE 4) | MIN | MAX | MIN | MAX | MIN | MIN MAX | | | ta(A) | Access time from address | | | 200 | | 250 | | 300 | ns | | ta(E) | Access time from chip enable | | | 200 | | 250 | | 300 | ns | | ten(G) | Output enable time from G | See Figure 3 | | 75 | | 100 | | 120 | ns | | tdis | Output disable time from G or E, whichever occurs first† | | 0 | 60 | 0 | 60 | 0 | 105 | ns | | t <sub>V</sub> (A) | Output data valid time after change of address, E, or G, whichever occurs first <sup>†</sup> | | 0 | | , 0 | | 0 | ٠ | ns | <sup>†</sup> Value calculated from 0.5 V delta to measured level. This parameter is only sampled and not production tested. # recommended timing requirements for programming: $V_{CC}$ = 6 V and $V_{PP}$ = 12.5 V (Fast) or $V_{CC}$ = 6.5 and $V_{PP}$ =13 (SNAP! Pulse), $T_A$ = 25°C (see Note 4) | • | | | MIN | NOM | MAX | UNIT | |-----------------------|--------------------------------|-----------------------------------|------|-----|-------|------| | | | Fast programming algorithm | 0.95 | 1 | 1.05 | ms | | tw(IPGM) | Initial program pulse duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | tw(FPGM) | Final pulse duration | Fast programming only | 2.85 | | 78.75 | ms | | t <sub>su(A)</sub> | Address setup time | | 2 | | | μs | | <sup>t</sup> dis(G) | Output disable time from G | | 0 | | 130 | μs | | tEHD | Data valid from E low | | | | 1 | μs | | t <sub>su(D)</sub> | Data setup time | | 2 | | | μs | | t <sub>su</sub> (VPP) | Vpp setup time | | 2 | | | μ\$ | | t <sub>su</sub> (VCC) | V <sub>CC</sub> setup time | | 2 | | | μs | | th(A) | Address hold time | | 0 | | | μs | | th(D) | Data hold time | | 2 | | | μ\$ | | t <sub>r(PG)G</sub> | VPP rise time | | 50 | | | ns | | th(VPP) | VPP hold time | | 2 | | | μs | | trec(PG) | VPP recovery time | | 2 | | | μ\$ | NOTE 4: For all switching characteristics and timing measurements input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low (reference page 9, AC testing waveforms). #### PARAMETER MEASUREMENT INFORMATION Figure 3. AC Testing Output Load Circuit ## AC testing input/output wave forms A.C. testing inputs are driven at 2.4 V for logic high and 0.4 V for logic low. Timing measurements are made at 2 V for logic high and 0.8 V for logic low for both inputs and outputs. ## PARAMETER MEASUREMENT INFORMATION Figure 4. Read Cycle Timing $\dagger$ 12.5-V Vpp and 6-V VCC for Fast programming, 13-V Vpp and 6.5-V VCC for SNAP! Pulse programming. Figure 5. Program Cycle Timing ## TYPICAL SMJ27C512 CHARACTERISTICS 0.50 4.25 4.5 4.75 V<sub>CC</sub> — Supply Voltage — V 5.25 5.5 0.50 -50 25 50 75 100 125 T<sub>A</sub> — Free-Air Temperature — °C 5.75 # SMJ27C512 524 288-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS019B-SEPTEMBER 1987-REVISED FEBRUARY 1993 # 4 194 304-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS046-NOVEMBER 1992 | • | Military Operating Temperature Range – 55°C to 125°C | | (TOP V | | | |---|------------------------------------------------------|-------------------|--------|----|-------------------| | • | Organization 512K × 8 | V <sub>PP</sub> [ | 1 | 32 | ] V <sub>CC</sub> | | • | Single 5-V Power Supply | A16[ | I – | 31 | ] A18 | | | | A15[ | 3 | 30 | A17 | | • | Industry Standard 32-Pin Dual-In-line | A12[ | 4 | 29 | ] A14 | | | Package | A7 [ | 5 | 28 | ] A13 | | • | All Inputs/Outputs Fully TTL Compatible | A6[ | 6 | 27 | ] A8 | | | All inputs, outputs I ally 172 compatible | A5 [ | 7 | 26 | ] A9 | | • | Static Operation (No Clocks, No Refresh) | A4[ | 8 | 25 | A11 | | • | Max Access/Min Cycle Time | A3[ | 9 | 24 | G | | | • | A2[ | 10 | 23 | A10 | | | $V_{CC} \pm 10\%$ | A1 [ | 11 | 22 | Ē | | | '27C040-10 100 ns | A0[ | 12 | 21 | DQ7 | | | '27C040-12 120 ns | DQ0 | 13 | 20 | DQ6 | | | '27C040-15 150 ns | DQ1 | 14 | 19 | DQ5 | | | | DQ2 | 15 | 18 | DQ4 | | • | 8-Bit Output For Use in | GND | 16 | 17 | DQ3 | † Package is shown for pinout reference only. | Pi | PIN NOMENCLATURE | | | | | | | |---------|------------------------------|--|--|--|--|--|--| | A0-A18 | Address Inputs | | | | | | | | Ē | Chip Enable | | | | | | | | G | Output Enable | | | | | | | | GND | Ground | | | | | | | | DQ0-DQ7 | Inputs (programming)/Outputs | | | | | | | | Vcc | 5-V Supply | | | | | | | | VPP | 13-V Power Supply‡ | | | | | | | | • • • | | | | | | | | <sup>‡</sup> Only in program mode. 8-Bit Output For Use in Microprocessor-Based Systems - **Power-Saving CMOS Technology** - 3-State Output Buffers - 400-mV DC Assured Noise Immunity With Standard TTL Loads - Latchup Immunity of 250 mA on All Input and Output Pins - No Pullup Resistors Required - Low Power Dissipation ( $V_{CC} = 5.5 \text{ V}$ ) - Active . . . 385 mW Worst Case - Standby . . . 0.55 mW Worst Case (CMOS-Input Levels) ## description The SMJ27C040 series are 4 194 304-bit, ultraviolet-light erasable, electrically programmable read-only memories. These devices are fabricated using CMOS technology for high speed and simple interface with MOS and bipolar circuits, All inputs (including program data inputs) can be driven by Series 54 TTL circuits. Each output can drive one Series 54. TTL circuit without external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The SMJ27C040 is offered in a 32-pin 600-mil dual-in-line cerdip package (J suffix) rated for operation from -55°C to 125°C. Since this EPROM operates from a single 5-V supply (in the read mode), it is ideal for use in microprocessor-based systems. One other (13V) supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. #### operation The seven modes of operation are listed in the following table. The read mode requires a single 5-V supply. All inputs are TTL level except for $V_{PP}$ during programming (13 V), and $V_{H}$ (12 V) on A9 for signature mode. | | | FUNCTION | | | | | | | | | | |-----------------|------------------|-----------------|-----------------|-----|------|-----|----------------|--|--|--|--| | | Ē | G | Vpp | Vcc | A9 | A0 | DQ0-DQ7 | | | | | | Read | V <sub>IL</sub> | V <sub>IL</sub> | Vcc | Vcc | X | Х | Data Out | | | | | | Output Disable | V <sub>I</sub> L | V <sub>IH</sub> | Vcc | Vcc | Х | X | HI-Z | | | | | | Standby | VIH | X | Vcc | Vcc | X | X | HI-Z | | | | | | Programming | VIL | ViH | Vpp | Vcc | X | X | Data In | | | | | | Program Inhibit | VIH | VIH | VPP | Vcc | X | Х | HI-Z | | | | | | Verify | VIH | V <sub>IL</sub> | V <sub>PP</sub> | Vcc | X | X | Data Out | | | | | | Signature Mode | \ | V | V | Vaa | VT | VIL | MFG Code 97 | | | | | | Signature Mode | V <sub>IL</sub> | VIL | Vcc | Vcc | VIHT | VIH | Device Code 50 | | | | | <sup>†</sup> X can be V<sub>IL</sub> or V<sub>IH</sub> ‡ V<sub>H</sub> = 12 V ± 0.5 V ## read/output disable When the outputs of two or more SMJ27C040s are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from competing outputs of the other devices. To read the output of a single device, a low level signal is applied to the $\overline{E}$ and $\overline{G}$ pins. All other devices in the circuit should have their outputs disabled by applying a high level signal to one of these pins. Output data is accessed at pins Q0–Q7. ### latchup immunity Latchup immunity on the SMJ27C040 is a minimum of 250 mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the P.C. board level when the EPROM is interfaced to industry standard TTL or MOS logic devices. The input/output layout approach controls latchup without compromising performance or packing density. For more information see application report SMLA001, "Design Considerations; Latchup Immunity of the HVCMOS EPROM Family", available through TI Sales Offices. ## power down Active $I_{CC}$ supply current can be reduced from 70 mA to 1 mA for a high TTL input on $\overline{E}$ and to 100 $\mu$ A for a high CMOS input on $\overline{E}$ . In this mode all outputs are in the high impedance state. #### erasure (SMJ27C040) Before programming, the SMJ27C040 EPROM is erased by exposing the chip through the transparent lid to a high intensity ultraviolet-light (wavelength 2537 Å). The recommended minimum exposure dose (UV intensity $\times$ exposure time) is 15-W s/cm² . A typical 12-mW/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains the correct wavelength for erasure. Therefore, when using the SMJ27C040, the window should be covered with an opaque label. After erasure (all bits in logic high state), logic lows are programmed into the desired locations. A programmed low can be erased only by ultraviolet light. ## **SNAP!** Pulse programming The SMJ27C040 and TMS27PC040 are programmed by using the SNAP! Pulse programming algorithm. The programming sequence is shown in the SNAP! Pulse programming flow chart (Figure 1). The initial setup is $V_{PP} = 13 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , $\overline{E} = V_{IH}$ , and $\overline{G} = V_{IH}$ . Once the initial location is selected, the data is presented in parallel (eight bits) on pins DQ1 through DQ8. Once addresses and data are stable, the programming mode is achieved when $\overline{E}$ is pulsed low $(V_{IL})$ with a pulse duration of $t_{W(PGM)}$ . Every location is programmed only once before going to interactive mode. In the interactive mode, the word is verified at $V_{PP} = 13 \text{ V}$ , $V_{CC} = 6.5 \text{ V}$ , $\overline{E} = V_{IH}$ , and $\overline{G} = V_{IL}$ . If the correct data is not read, the programming is performed by pulling $\overline{G}$ high, then $\overline{E}$ low with a pulse duration of $t_{w(PGM)}$ . This sequence of verification and programming is performed up to a maximum of 10 times. When the device is fully programmed, all bytes are verified with $V_{CC} = V_{PP} = 5 \text{ V} \pm 10\%$ . ## program inhibit Programming may be inhibited by maintaining high level inputs on the $\overline{E}$ and $\overline{G}$ pins. ## program verify Programmed bits may be verified with $V_{PP} = 13 \text{ V}$ when $\overline{G} = V_{IL}$ , and $\overline{E} = V_{IH}$ . ### signature mode The signature mode provides access to a binary code identifying the manufacturer and type. This mode is activated when A9 (pin 26) is forced to 12 V. Two identifier bytes are accessed by toggling A0. All other addresses must be held low. The signature code for the SMJ27C040 is 9750. A0 low selects the manufacturer's code 97 (Hex), and A0 high selects the device code 50 (Hex), as shown by the signature mode table below. | IDENTIFIER† | | | | | PII | NS | | | | | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | IDENTIFIER | A0 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | HEX | | MANUFACTURER CODE | VIL | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 97 | | DEVICE CODE | VIH | 0 | 1 | . 0 | 1 | 0 | 0 | 0 | 0 | 50 | $\dagger$ $\vec{E}$ = $\vec{G}$ = $V_{IL}$ , A1-A8 = $V_{IL}$ , A9 = $V_{H}$ , A10-A18 = $V_{IL}$ , $V_{PP}$ = $V_{CC}$ . Figure 1. SNAP! Pulse Programming Flow Chart # logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the J package. # SMJ27C040 4 194 304-BIT UV ERASABLE PROGRAMMABLE READ-ONLY MEMORY SGMS046-NOVEMBER 1992 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | | <b>5</b> (* ** * * * * * * * * * * * * * * * * | |--------------------------------------------------------------------|------------------------------------------------| | Supply voltage range, V <sub>CC</sub> (see Note 1) | | | Supply voltage range, VPP (see Note 1) | | | Input voltage range (see Note 1), All inputs except A9 | 0.6 V to 6.5 V | | A9 | 0.6 V to 13 V | | Output voltage range, with respect to V <sub>SS</sub> (see Note 1) | 0.6 V to V <sub>CC</sub> + 1 V | | Minimum operating free-air temperature | – 55°C | | Maximum operating case temperature | 125°C | | Storage temperature range | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | | | | MIN | TYP | MAX | UNIT | | |-----------------|--------------------------------------------------|-----------------------------|--------|-----------------------|-----|----------------------|------|--| | Vaa | Supplyweltage | 4.5 | 8 | 5.5 | V | | | | | VCC | Supply voltage SNAPI Pulse programming algorithm | | | 6.25 | 6.5 | 6.75 | V | | | V <sub>PP</sub> | Cumply voltage | V <sub>CC</sub> - 0.6 | | V <sub>CC</sub> + 0.6 | V | | | | | | Supply voltage SNAP! Pulse programmin | SNAP! Pulse programming alg | orithm | 12.75 | 13 | 13.25 | V | | | | High to a line at a line at | | TTL | 2 | | V <sub>CC</sub> +0.5 | V | | | VIH | High-level input voltage | | CMOS | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> +0.5 | V | | | 14 | Loudenalianutualiana | | | - 0.5 | | 0.8 | | | | VIL | Low-level input voltage | CMOS | - 0.5 | | 0.2 | ٧ | | | | TA | Operating free-air temperature | | | - 55 | | | °C | | | ТС | Operating case temperature | | | | | 125 | °C | | NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied. Vpp can be connected to V<sub>CC</sub> directly (except in the program mode). V<sub>CC</sub> supply current in this case would be I<sub>CC</sub> + Ipp. During programming, Vpp must be maintained at 13 V ± 0.25 V. NOTE 1: All voltage values are with respect to GND. ## electrical characteristics over full ranges of operating conditions | | PARAMETER | | TEST CO | NDITIONS | MIN | MAX | UNIT | |------|------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------|----------|-----|-----|------| | Voн | High-level output voltage | | I <sub>OH</sub> = - 400 μA | | 2.4 | | ٧ | | VOL | Low-level output voltage | | I <sub>OL</sub> = 2.1 mA | | | 0.4 | ٧ | | lj. | Input current (leakage) | | V <sub>I</sub> = 0 to 5.5 V | | | ±1 | μА | | 10 | Output current (leakage) | | VO = 0 to VCC | | | ±1 | μΑ | | IPP1 | Vpp supply current | Vpp = V <sub>CC</sub> = 5.5 V | | | 10 | μΑ | | | IPP2 | Vpp supply current (during program p | Vpp = 12.75 V, | T <sub>A</sub> – 25°C | | 50 | mA | | | 1 | V <sub>CC</sub> supply current (standby) | TTL-Input level | V <sub>CC</sub> = 5.5 V, | E = VIH | | 1 | mA | | ICC1 | | CMOS-Input level | V <sub>CC</sub> = 5.5 V, | E = VCC | | 100 | μΑ | | ICC2 | V <sub>CC</sub> supply current (active) | | E = V <sub>IL</sub> , V <sub>CC</sub> = 5<br>t <sub>cycle</sub> = minimum<br>outputs open† | | | 50 | mA | <sup>†</sup> Minimum cycle time = maximum access time. # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz $^{\$}$ (V<sub>CC</sub> = V<sub>PP</sub> = 5 V $\pm$ 0.5 V) | | PARAMETER | TEST CONDITIONS | MIN | TYP¶ | MAX | UNIT | |----|--------------------|--------------------|-----|------|-----|------| | Ci | Input capacitance | V <sub>I</sub> = 0 | | 4 | . 8 | pF | | CO | Output capacitance | V <sub>O</sub> = 0 | | 8 | 12 | pF | <sup>§</sup> Capacitance is sampled only at initial design and after any major change. # switching characteristics over full ranges of recommended operating conditions (see Notes 4 and 5) | | BABANIES | TEST<br>CONDITIONS | '27C040-10 | | '27C040-12 | | '27C040-15 | | | | |--------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------|-----|------------|-----|------------|-----|------|--| | PARAMETER | | (SEE NOTE<br>4 AND 5) | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | ta(A) | Access time from address | | | 100 | | 120 | | 150 | ns | | | ta(E) | Access time from chip enable | 1 | , | 100 | | 120 | | 150 | ns | | | ten(G) | Output enable time from G | (see Figure 2) | | 50 | | 50 | | 50 | ns | | | <sup>t</sup> dis | Output disable time from $\overline{G}$ or $\overline{E}$ , whichever occurs first# | input t <sub>f</sub> ≤ 20 ns<br>input t <sub>f</sub> ≤ 20 ns | 0 | 50 | 0 | 50 | . 0 | 50 | ns | | | t <sub>V</sub> (A) | Output data valid time after change of address, $\overline{E}$ , or $\overline{G}$ , whichever occurs first# | | 0 | | 0 | | 0 | | ns | | <sup>#</sup>Value calculated from 0.5-V delta to measured output level. This parameter is only sampled and not 100% tested. <sup>&</sup>lt;sup>‡</sup> This parameter is only sampled and not 100% tested. <sup>¶</sup> All typical values are at $T_A = 25$ °C and nominal voltages. NOTES: 4. For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic low. (Figure 2) <sup>5.</sup> Common test conditions apply for tdis except during programming. # switching characteristics for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C (see Note 6) | | PARAMETER | MIN | NOM | MAX | UNIT | |---------------------|--------------------------------------------------|-----|-----|-----|------| | <sup>t</sup> dis(G) | Output disable time from $\overline{\mathbf{G}}$ | 0 | | 100 | ns | | ten(G) | Output enable time from G | | | 150 | ns | # recommended timing requirements for programming: $V_{CC}$ = 6.5 V and $V_{PP}$ = 13 V (SNAP! Pulse), $T_A$ = 25°C, (see Note 4) | | | | MIN | TYP | MAX | UNIT | |----------------------|----------------------------|-----------------------------------|-----|-----|-----|------| | tw(PGM) | Program pulse duration | SNAP! Pulse programming algorithm | 95 | 100 | 105 | μs | | t <sub>su(A)</sub> | Address setup time | | 2 | | | μS | | t <sub>su(E)</sub> | E setup time | | 2 | | | μS | | t <sub>su(G)</sub> | G setup time | | 2 | | | μs | | tsu(D) | Data setup time | | 2 | | | μS | | t <sub>su(VPP)</sub> | Vpp setup time | | 2 | | | μs | | t <sub>su(VCC)</sub> | V <sub>CC</sub> setup time | | 2 | | | μs | | t <sub>h</sub> (A) | Address hold time | | 0 | | | μS | | th(D) | Data hold time | | 2 | | | μS | NOTE 4: For all switching characteristics the input pulse levels are 0.4 V to 2.4 V. Timing measurements are made at 2 V for logic high and 0.8 V for logic logic low. (Figure 2) ## PARAMETER MEASUREMENT INFORMATION Figure 2. Output Load Circuit and Input/Output Wave Forms ## PARAMETER MEASUREMENT INFORMATION Figure 3. Read Cycle Timing <sup>13-</sup>V Vpp and 6.5-V VCC for SNAP! Pulse programming. Figure 4. Program Cycle Timing (SNAP! Pulse Programming) # SMJ29F816 16 384-BIT SCOPE™ DIARY JTAG ADDRESSABLE STORAGE DEVICE SGMS053-NOVEMBER 1990-REVISED JANUARY 1993 - Member of Texas Instruments SCOPE™ Family of Testability Products - IEEE 1149.1 Serial Test Bus Compatible - Organization . . . 2048 x 8-Bit Flash Memory - TCK Frequency (V<sub>CC</sub> ± 10%) '29F816-06...6.25 MHz - 5-V Program/Erase/Read Operation - 4 Flash-Erasable Blocks (128, 384, 512, and 1024-Byte Size) - Software Sequence Write/Erase Protection - Lockbits - Self-Timed Write/Erase Cycles - Streaming Read/Write Modes - 32-Byte Page Programming Mode - CMOS Technology - Single 5-V Power Supply (± 10% Tolerance) - 18-Pin Leadless-Ceramic Chip Carrier Package (FG Suffix) - Operating Free-Air Temperature Range 55°C to 125°C † Package is shown for pinout reference only. | PIN NOMENCLATURE | | | | | | | |------------------------|--|--|--|--|--|--| | Test Mode Select | | | | | | | | Test Clock | | | | | | | | Test Data In | | | | | | | | Test Data Out | | | | | | | | Disable Lock A | | | | | | | | Disable Lock B | | | | | | | | 5-V Power Supply | | | | | | | | Ground | | | | | | | | No internal connection | | | | | | | | | | | | | | | ## description The SCOPE Diary is a 16 384-bit, programmable storage device that can be electrically block-erased and reprogrammed. The SCOPE Diary is fabricated using HVCMOS FLOTOX technology for high reliability and very low power dissipation. It performs the erase/program operations automatically with a single 5-V supply voltage, and it can program a single byte or up to 32 bytes in one cycle. All SCOPE Diary operations are accomplished via a 4-wire Test Access Port (TAP) interface. This interface complies with the IEEE 1149.1 Serial Test Bus standard (JTAG). The interface consists of two control signals: Test Mode Select (TMS) and Test Clock (TCK); and two test data pins: Test Data In (TDI) and Test Data Out (TDO). The JTAG Test Access Protocol defines how this 4-wire test bus is used to scan in instructions and data, execute instructions, and scan out the resulting data. All test information is serially loaded into the chip via TDI and out of the chip via TDO. Three mandatory JTAG components are added to the Flash EEPROM array: a TAP controller, a set of test data registers, and an instruction register. The TAP controller interfaces both the test data registers and the instruction register to the 4-wire test bus. The test data registers load and/or capture test data. The instruction register selects the test data register(s) to be accessed and the test to be performed. There are three types of test data registers: the Data Scan Registers (DSR), the Bypass Register (BR), and the Device Identification Register (IDR). SCOPE is a trademark of Texas Instruments Incorporated. The SCOPE Diary is divided into four independently flash-erasable blocks. These blocks are configured as 128, 384, 512, and 1024 bytes in size. These blocks can be prevented from being programmed or erased by programming any or all of the four write-once lockbits. The SCOPE Diary features internal circuitry for self-timed programming, self-timed erasing, and completion polling. In the erased state, all bits are at a logical 1. To reprogram, all memory bits in a selected block are erased first, and then those bits (now logical 1s) are programmed accordingly. The SCOPE Diary supports a page programming mode that allows programming of up to 32 bytes in one cycle. During programming and erasing, the completion status is available, allowing the system to begin a new operation before the maximum specified timeout. An on-chip power supply reference comparator protects the SCOPE Diary from write and erase commands during power up and power down. During normal operation, software sequences protect against inadvertent program and erase commands. The SCOPE Diary is offered in an 18-pin leadless ceramic chip carrier package (FG suffix). It is characterized for operation from - 55°C to 125°C. The SCOPE Diary is available in a 1000-cycle endurance version. #### terms #### clock The term clock refers to the system test clock used by the controller and its target(s). The clock is input on TCK. #### DMA The SCOPE Diary supports the Direct Memory Access (DMA) extension to the 1149.1 standard. The DMA mode enables a continuous stream of bits to be scanned in or out of the SCOPE Diary. #### host The term *host* refers to the device directing the activity of the SCOPE Diary. #### **JTAG** The Joint Test Action Group (JTAG) is the originator of IEEE Standard 1149.1. ## SCOPE System Controllability and Observability Partitioning Environment (SCOPE) is the family name for Texas Instruments testability products. ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12-1991. ## functional block diagram #### **Terminal Functions** | Pin<br>Name | Pin# | I/O | Description | |-------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TMS | 3 | ı | Test Mode Select. Controls transition of TAP finite state machine. This input is sampled on the rising edge of TCK. | | тск | 4 | ı | Test Clock. Input clock to TAP finite state machine. All changes in state are synchronous to the test clock TCK. | | TDI | 6 | ı | Test Data In. Data input to the internal register scan path. Data on this pin is sampled on the rising edge of TCK. | | TDO | 12 | 0 | Test Data Out. Data output from the internal register scan path. Data is updated on this pin on the falling edge of TCK. | | DLA | 13 | ſ | Disable Lock A. Controls lockbit functionality for memory array block 0. When DLA = V <sub> L</sub> , the state of lockbit 0 (LCK0) determines whether block 0 can be erased or programmed. When DLA = V <sub> H</sub> , block 0 can be erased or programmed regardless of the state of lockbit 0. When DLA = V <sub>H</sub> (V <sub>H</sub> >> V <sub>CC</sub> ), the SCOPE Diary enters a special manufacturing test mode. | | DLB | 15 | ı | Disable Lock B. Controls lockbit functionality for memory blocks 1, 2, and 3. When DLB = $V_{IL}$ , the states of lockbits 1, 2, and 3 (LCK1, LCK2, LCK3) determine whether their respective blocks (1, 2, and 3) can be erased or programmed. When DLB = $V_{IH}$ , blocks 1, 2, and 3 can be erased or programmed, regardless of the state of their associated lockbits. | | Vcc | 16 | - 1 | 5-V Power Supply. (± 10% operating power supply connection.) | | GND | 7 | I | Ground reference | ## Internal registers Note that the most significant bit is farthest from the output (TDO) in all internal registers. #### instruction The instruction register is an 8-bit shift register with parallel inputs to monitor the SCOPE Diary status. The most significant bit (7) is a parity bit. The SCOPE Diary status is loaded into the instruction register during the *Capture-IR* controller state (see Figure 1). During the *Shift-IR* state, the status bits are shifted out as a new SCOPE Diary instruction is scanned into the instruction register. | Bit# | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------------------|-------------------|------|-----|-----|--------|-----|-----| | | IRP | P/EBS | sss | LMS | VMS | P/ECES | 0 | 1 | | • | R-1 <sup>†</sup> | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-1 | | | 'R = Read, -n | ı = Value after ı | eset | | | | | | Bit 0: Always loaded with 1. Bit 1: Always loaded with 0 Bit 2: P/ECES - Program/Erase Contention Error Status 0 = No error detected. 1 = Attempt to write to SCOPE Diary during busy state. Bit 3: #### VMS - Verify Mode Status 0 = Normal operating mode. 1 = SCOPE Diary is in either program-verify or erase-verify mode. This bit will remain set until exit-verify software sequence is issued. Bit 4: #### LMS - Lock Mode Status 0 = Normal operating mode. 1 = SCOPE Diary is in lockbit mode. #### Bit 5: ## SSS - Software Sequence Status 0 = Normal operating mode. - 1 = Valid software sequence detected. The bit will be set within 2 μs after the SCOPE Diary detects a valid software sequence. The bit will remain set until one of the following occurs: - a) The sequence timer expires. - b) The active program or erase cycle is complete. - c) The CLRSWS command is issued. #### Bit 6: ## P/EBS - Program/Erase Busy Status 0 = Normal operating mode. 1 = Busy state. The SCOPE Diary is executing a self-timed program or erase operation. The bit will be set within 2 μs after the BEGOPS instruction is executed. This bit will remain set until the operation is complete. #### Bit 7: #### IRP - Instruction Register Parity All valid commands to the instruction register are even parity. - 0 = Parity error detected in previously loaded instruction. The SCOPE Diary will automatically place the BYPASS register into the data register scan path. - 1 = No parity error in previously loaded instruction. Figure 1. Instruction Register Status ## boundary-scan The boundary-scan register is a 2-bit register. Bit 0 of this register is connected to DLA; bit 1 is connected to DLB. This register can only be used to sample the connected inputs; therefore, values stored in the boundary-scan register during the *Update-DR* controller state will not be applied to the internal core logic. #### device-identification The device identification register returns the following 32-bit code when interrogated with the IDCODE command: 0000102Fh. The device ID register is selected into the scan path during power-on reset or upon entering the Test-Logic-Reset state. ### bypass The bypass register is a 1-bit register. It allows data to transfer from TDI to TDO in one TCK clock cycle. The bypass register is selected into the scan path when a parity error is detected during the *Shift-IR* state. ## memory-data The memory-data register is an 8-bit register used to load data into the memory array during write operations. This register is also used to sample data from the memory array during read operations. The parallel-scan load path is connected to the memory core data outputs. The output of the register latch is connected to the data input of the memory core. The operation of the register is shown in Table 1. Opcode Capture-DR Shift-DR Update-DR DMARD Memory Data to Scan Data Stream from Array Scan to Register Latch **DMAWR** Memory Data to Scan Data Stream to Array Scan to Register Latch BYTERD Memory Data to Scan Normal Shift Operation Scan to Register Latch BYTEWR Memory Data to Scan Normal Shift Operation Scan to Register Latch ISTEST Register Latch to Scan Normal Shift Operation Scan to Register Latch Table 1. Memory-Data Register Operation #### memory-address The memory-address register is a 16-bit register used to address the Flash EEPROM array during read and write operations. Bits 10 - 0 are used to address the Flash memory array. Bits 14 - 0 are used to address the software sequence detector. The operation of the register is shown in Table 2. Table 2. Memory-Address Register Operation | Opcode | Capture-DR | Shift-DR | Update-DR | |--------|------------------------|----------------------|------------------------| | DADDR | Register Latch to Scan | Normal Operation | Scan to Register Latch | | DMARD | Hold | Auto-Increment | Hold | | DMAWR | Hold | Data Stream to Array | Hold | | BYTERD | Register Latch to Scan | Normal Operation | Scan to Register Latch | | BYTEWR | Register Latch to Scan | Normal Operation | Scan to Register Latch | | ISTEST | Register Latch to Scan | Normal Operation | Scan to Register Latch | ### page programming buffer The programming pages begin on 32-byte boundaries. Data being written to the SCOPE Diary is stored in the 32-byte page programming buffer until the memory-array programming cycle begins. The page buffer address mechanism does not automatically recognize page programming buffer loads that cross a page boundary. Bits 10-5 of the last address presented to the page programming buffer will be used as the page pointer when the memory array programming cycle begins. After an initial data value is loaded into the page programming buffer, all remaining bytes within the page programming buffer are initialized to FFh. #### erase-select The erase-select register is a 4-bit register used to select the Flash memory block(s) that will be erased during an erase cycle. Each bit in the register maps to one of the memory blocks (see Figure 2). To select a block for erasure, set the block's corresponding memory-control bit to logic 1. The operation of the register is shown in Table 3. | Bit# | 3 | 2 | 11 | 0 | |------|-----------------------|---------------------|---------|---------| | | Block 3 | Block 2 | Block 1 | Block 0 | | | RW-0 <sup>†</sup> | RW-0 | RW-0 | RW-0 | | | TR = Read. W = Writen | = Value after reset | | | Bit 0: Block 0 Erase Enable (address 0000 – 007F) 0 = Erase disable 1 = Erase enable Bit 1: Block 1 Erase Enable (address 0080 - 01FF) 0 = Erase disable 1 = Erase enable Bit 2: Block 2 Erase Enable (address 0200 - 03FF) 0 = Erase disable 1 = Erase enable Bit 3: Block 3 Erase Enable (address 0400 - 07FF) 0 = Erase disable 1 = Erase enable Figure 2. Erase-Select Register Table 3. Erase-Select Register Operation | Opcode Capture-DR | | Update-DR | |-------------------|------------------------|------------------------| | ERABLK | Register Latch to Scan | Scan to Register Latch | | ISTEST | Register Latch to Scan | Scan to Register Latch | #### lockbits The lockbit register contains *four one-time-programmable, non-erasable bits*. The lockbits map one-to-one to the blocks in the array (bit 0 maps to block 0). The lockbit register is not located on the scan path; it is internal to the memory core. It can be accessed using the memory-address and memory-data registers. To prevent a block from being programmed or erased, program a logic 0 in the block's corresponding bit position. Read and write operations to the lockbits are selected by the SETLOCK instruction. To program the lockbits, execute the DMAWR or BYTEWR instruction sequences while in the lock mode. The lockbit register is shown in Figure 3. Bit 1: Block 1 Lock Enable (address 0080 - 01FF) 0 = Block program and erase disable1 = Block program and erase enable Bit 2: Block 2 Lock Enable (address 0200 – 03FF) 0 = Block program and erase disable 1 = Block program and erase enable Bit 3: Block 3 Lock Enable (address 0400 – 07FF) 0 = Block program and erase disable 1 = Block program and erase enable Figure 3. Lockbit Register #### header The header register is an 8-bit register used to control the mode of operation during a DMAWR instruction. The register is cleared to zero on power up and upon entering the *Test-Logic-Reset* state. When the register is cleared (all bits to logic 0), the SCOPE Diary uses a state-transition mode to synchronize the DMA write operation. If the register is not cleared, the contents will be used as a shift data input pattern match to synchronize the start of the DMA write operation. Figure 4. TAP State Diagram ## TAP state diagram description (see Figure 4) The SCOPE Diary TAP controller accepts TCK and TMS signals compatible with IEEE Standard 1149.1. There are six stable states (indicated by a looping arrow) and ten transient states (indicated by two exiting arrows) in the diagram. A stable state is defined as a state the TAP can retain for consecutive TCK cycles. Any other state is a transient state. There are two main paths through the state diagram; one accesses selected data registers, and one accesses the instruction register. #### Test-Logic-Reset In this state, the test logic is inactive, and an internal reset signal is applied to all registers in the SCOPE Diary. During SCOPE Diary operation, the TAP returns to the *Test-Logic-Reset* state in no more than five TCK cycles if TMS is high. The TMS pin has an internal pullup that forces it to a high level when it is left unconnected or when a board defect causes it to be open-circuited. #### Run-Test/Idle The TAP *must* pass through this state before executing any test operations. The TAP may retain this state indefinitely. No registers are modified while the SCOPE Diary is in the *Run-Test/Idle* state. #### Select-DR-Scan, Select-IR-Scan No specific function is performed in these states. TAP exits them on the next TCK cycle. ## Capture-DR Selected data registers are placed in the scan path (between TDI and TDO). The current instruction determines whether or not the data is loaded or captured into the scan path. The TAP exits the state on the rising edge of TCK. #### Shift-DR In this state, data is shifted serially through the selected data registers, from TDI to TDO, on each TCK cycle. The first shift occurs after the first TCK cycle after entering this state. (No shifting occurs during the TCK cycle in which the TAP changes from *Capture-DR* to *Shift-DR* or from *Exit2-DR* to *Shift-DR*.) In *Shift-DR*, on the falling edge of TCK, TDO goes from the high-impedance state to the active state. If the TAP has not passed through the *Test-Logic-Reset* state since the last scan operation, TDO enables to the level present before it was last disabled. If the TAP has passed through the *Test-Logic-Reset* state since the last operation, TDO enables to a high level. #### Exit1-DR, Exit2-DR These are temporary states used to end the shifting process. It is possible to return to the *Shift-DR* state from either *Exit1-DR* or *Exit2-DR* without recapturing the data registers. TDO changes from the active state to the high-impedance state on the falling edge of TCK as the TAP changes from *Shift-DR* to *Exit1-DR*. ## Pause-DR The TAP can remain in this state indefinitely. The *Pause-DR* state allows you to suspend and resume shift operations without losing data. #### Update-DR In the *Update-DR* state, the current instruction determines whether or not the latches in the selected data registers are updated with data from the scan path. ## TAP state diagram description (continued) #### Capture-IR In the Capture-IR state, the instruction register is preloaded with the IR status word, and then it is placed in the scan path. The TAP exits the state on the rising edge of TCK. #### Shift-IR In this state, data is shifted serially through the instruction register, from TDI to TDO, on each TCK cycle. The first shift occurs after the first TCK cycle after entering this state. (No shifting occurs during the TCK cycle in which the TAP changes from Capture-IR to Shift-IR or from Exit2-IR to Shift-IR.) In Shift-IR, on the falling edge of TCK, TDO goes from the high-impedance state to the active state. ## Exit1-IR, Exit2-IR These are temporary states used to end the shifting process. It is possible to return to the *Shift-IR* state from either *Exit1-IR* or *Exit2-IR* without recapturing the instruction register. TDO changes from the active state to the high-impedance state on the falling edge of TCK as the TAP changes from *Shift-IR* to *Exit1-IR*. #### Pause-IR The TAP can remain in this state indefinitely. The Pause-IR state allows you to suspend and resume shift operations without losing data. ## Update-IR In the *Update-IR* state, the instruction register latches are updated with the new instruction from the scan path. #### instructions #### standard SCOPE instructions The SCOPE Diary supports a subset of the standard SCOPE instruction set. The defined instructions are shown in Table 4. All other SCOPE instructions select the default BYPASS instruction. Table 4. Standard SCOPE Instructions | Opcode | Code | Description | | |--------|------|-------------------------------------|--| | BYPASS | FFh | Select Bypass Register | | | EXTEST | 00h | External Boundary Test (see Note 1) | | | IDCODE | 81h | ID Register Scan | | | SAMPLE | 82h | Boundary Sample | | NOTE 1: During operation, the EXTEST instruction behaves identically to the SAMPLE instruction. #### **SCOPE Diary-specific instructions** The SCOPE Diary supports specific instructions to control the operation of the Flash EEPROM array. The defined instructions are shown in Table 5. All undefined opcodes select the BYPASS instruction. #### Table 5. SCOPE Diary-Specific Instructions | Opcode | Code | Description | | | |---------|------|-----------------------------|--|--| | BEGOPS | 69h | Begin Operation in Progress | | | | BYTERD | 63h | Byte Read | | | | BYTEWR | E4h | Byte`Write | | | | CLRERR | 6Ah | Clear Conflict Error Flag | | | | CLRLOCK | 66h | Exit Lock Mode | | | | CLRSWS | EBh | Clear Software Sequence | | | | DMARD | E1h | DMA Read | | | | DMAWR | E2h | DMA Write | | | | ERABLK | E7h | Erase Block Register Select | | | | ISTEST | 6Ch | Internal Self Test | | | | LDADDR | 60h | Load Address Register | | | | LOADHDR | E8h | Header Register Select | | | | SETLOCK | 65h | Enter Lock Mode | | | **BEGOPS** Begin Operation in Progress Scan Path TDI → bypass → TDO Description The BEGOPS instruction is used to initiate a program, erase, or verify mode operation after the appropriate software sequence has been issued. This instruction must be executed within 6 ms of the last write operation, and the software sequence status bit in the instruction register must be set, or the selected operation will not begin. If the time-out condition is not met, the software sequence commands must be re-issued. Once the BEGOPS instruction is loaded, it is not executed until the diary is placed in the Run-Test/Idle state. BYPASS Select Bypass Register Scan Path TDI → bypass → TDO **Description** The BYPASS instruction conforms to the 1149.1 BYPASS instruction. The one-bit bypass register is selected in the scan path. A logic 0 is loaded in the bypass register during the *Update-DR* state. BYTERD Byte Read Scan Path TDI → memory-data → memory-address → TDO **Description** The BYTERD instruction is used to read the value stored in a memory array location. During the read operation, the contents of the memory-address register point to the value. This value is captured in the memory-data register during the *Update-DR* state. BYTEWR Byte Write Scan Path TDI → memory-data → memory-address → TDO Description The BYTEWR instruction performs two operations. It can write 8-bit values into both the software sequence detector and the page programming buffer. The contents of the memory-address register and the contents of the memory-data register are presented to the memory core during the Update-DR state. On the rising edge of TCK, upon leaving the Update-DR state, an internal write signal is applied to either the software sequence detector or the page programming buffer. # SMJ29F816 16 384-BIT SCOPE™ DIARY JTAG ADDRESSABLE STORAGE DEVICE SGMS053-NOVEMBER 1990-REVISED JANUARY 1993 CLRERR Clear Conflict Error Flag Scan Path TDI → bypass → TDO Description The CLRERR instruction is used to reset the program/erase conflict flag. The conflict flag (status bit 2 in the instruction register) will be set if any write operations are issued while the SCOPE Diary is programming or erasing. After the conflict flag is set, the SCOPE Diary won't recognize any sequence commands. The conflict flag will remain set until the CLRERR instruction is executed. **CLRLOCK** Exit Lock Mode Scan Path TDI → bypass → TDO Description The CLRLOCK instruction is used to exit the lock mode. When the lock mode is disabled, all read and programming operations are directed to the memory array. The normal mode is indicated when status bit 4 is cleared in the instruction register. **CLRSWS** Clear Software Sequence Scan Path TDI → bypass → TDO **Description** The CLRSWS instruction is used to clear software sequence operations. The instruction will reset or cancel any software sequence up until the BEGOPS instruction is executed. The CLRSWS instruction will also clear status bit 5 (valid software sequence detected) in the instruction register. The CLRSWS instruction will not interrupt an erase or program operation once the operation has started. **DMARD DMA Read** Scan Path TDI → (ignored) / memory-data → TDO **Description** The DMARD instruction is used to perform streaming data reads from the Flash EEPROM memory array. During the read operation, upon entering the Shift-DR state, the contents of the memory array will be shifted out beginning with the currently addressed location. The memory-address register is automatically incremented on each byte boundary while performing the DMARD operation. Input data on the TDI pin is discarded and does not pass through to the TDO output pin. DMA Write DMAWR Scan Path TDI → memory-data → memory-address → TDO Description The DMAWR instruction allows a streaming method of writing address/data pairs to the SCOPE Diary. During the Shift-DR state, the SCOPE Diary will automatically generate write strobes to the memory core on each 24-bit address/data pair boundary. The SCOPE Diary supports two modes of synchronizing the write operation with the incoming address/data pairs; state-transition mode and stream-header mode. The contents of the header register determine the selected mode. **ERABLK** Erase Block Register Select Scan Path TDI → erase-block → TDO Description The ERABLK instruction is used to access the erase-block select register. Data loaded into the ERABLK register is presented to the memory core during the Update-DR state. **EXTEST** External Boundary Test Scan Test TDI → boundary-scan → TDO Description The EXTEST instruction is used to check the board connectivity of the DLA and DLB input pins. During an EXTEST operation, DLA and DLB inputs to the internal control logic can be sampled by the scan path, but not driven. IDCODE ID Register Scan Scan Path TDI → id → TDO **Description** The IDCODE instruction is used to read the device identification data. During the Capture-DR state, the 32-bit device identification code (0000102Fh) is loaded into the ID register. The IDCODE instruction is automatically loaded during SCOPE Diary power-on reset or upon entry to the *Test-Logic-Reset* state. ISTEST Internal Self Test Scan Path TDI → boundary-scan → erase-block → header → memory-data → memory-address → TDO Description The ISTEST instruction is used to test scan path data registers. During the Capture-DR state, all of the register latched values are transferred to the scan path (except the boundary scan register which transfers the values of DLA and DLB to the scan path). LDADDR Load Address Register Scan Path TDI → memory-address → TDO Description The LDADDR instruction is used to load the memory-address register. The 16-bit value loaded from the scan path points to an address and is presented to the memory array during the *Update-DR* state. LOADHDR Header Register Select Scan Path TDI → header → TDO Description The LOADHDR instruction is used to access the header register. Loading any value from 01h to FFh selects header mode synchronization during DMA write operations. Loading the header register with 00h selects state-transition mode synchronization for DMA write operations. During the LOADHDR operation, the header register is selected into the DR scan path. SAMPLE Boundary Sample Scan Path TDI → boundary-scan → TDO Description The SAMPLE instruction is used to check the board connectivity of the DLA and DLB input pins. During a SAMPLE operation, DLA and DLB inputs to the internal control logic can be sampled by the scan path, but not driven. SETLOCK Enter Lock Mode Scan Path TDI → memory-data → TDO Description The SETLOCK instruction is used to enable the lock mode. When the lock mode is enabled, read and programming operations are directed to the lockbits. The lock mode operation is indicated when status bit 4 is set in the instruction register. The SCOPE Diary will remain in the lock mode until the CLRLOCK instruction is executed. While in the lock mode, all read operations capture the state of the lockbits in the data-memory register. While reading the lockbits, the four most significant bits are set to logic 1. #### operation #### TAP state controller Operation of the TAP state controller conforms to the IEEE 1149.1 Serial Test Bus standard. The state flow diagram is shown in Figure 4 on page 8. #### loading and executing instructions All bus sequences that load and execute instructions start with the TAP in the *Run-Test/Idle* state. To initialize the TAP to *Run-Test/Idle* from any other state, apply the 6-cycle sequence shown in Table 6. Table 6. TAP Reset Sequence | Cycle | 1 | 2 | 3 | 4 | 5 | 6 | |--------------|--------------|-----------|-----------|-----------|----------------------|-------------------| | TMS | 1 | 1 | 1 | 1 | 1 | 0 | | тск | <u>-</u> | ₹ | <u>-</u> | <u>-</u> | <u>_</u> | <u> </u> | | TDI | х | Х | × | Х | х | Х | | TDO | (See Note 2) | HI-Z | HI-Z | HI-Z | HI-Z | HI-Z | | TAP<br>State | Undefined | Undefined | Undefined | Undefined | Test-<br>Logic-Reset | Run-<br>Test/Idle | <sup>†</sup> X denotes a don't care. NOTE 2: TDO will become high-impedance on falling edge of TCK. #### sequence timina The SCOPE Diary contains internal timing logic to simplify programming and erase operations. Once the host initiates a programming or erasing operation, that operation will automatically continue to completion. The host does not need to intervene until the operation is finished. To check the status of the operation, poll status bit 6 of the instruction register. #### software sequence The host initiates all of the SCOPE Diary's internal memory operations by issuing a sequence of address/data pairs (forming a specific software sequence) to the SCOPE Diary. The correct address/data pairs must be received in a specific order and within a specific time period to be recognized as a valid software sequence by the SCOPE Diary. Once a sequence has begun, the SCOPE Diary starts an internal sequence timer. Each consecutive address/data pair must be received within a 6 ms time period. After each address/data pair, the timer is reset to receive the next sequence pair. If the time between consecutive address/data pairs exceeds the timer limit, the internal state of the sequence detector will be reset, and the host must re-issue the software sequence from the beginning. If the SCOPE Diary detects a valid software sequence, status bit 5 of the instruction register will be set within 2 µs and will remain set as long as the SCOPE Diary is unlocked for the operation. The host may terminate a software sequence at any point by either letting the internal time limit expire, or by issuing a CLRSWS command. The software sequences recognized by the SCOPE Diary are shown in Table 7. Table 7. SCOPE Diary Software Sequences | Operation | Address/Data Pair Sequence | | | | |----------------|----------------------------|--|--|--| | | 5555h / AAh | | | | | Programming | 2AAAh / 55h | | | | | • | 5555h / A0h | | | | | | 5555h / AAh | | | | | | 2AAAh / 55h | | | | | | 5555h / 80h | | | | | Erasing | 5555h / AAh | | | | | • | 2AAAh / 55h | | | | | | 5555h / 10h | | | | | | 5555h / AAh | | | | | Program-Verify | 2AAAh / 55h | | | | | • | 5555h / B0h | | | | | | 5555h / AAh | | | | | Erase-Verify | 2AAAh / 55h | | | | | | 5555h / D0h | | | | | | 5555h / AAh | | | | | Exit-Verify | 2AAAh / 55h | | | | | | 5555h / F0h | | | | ## page programming buffer The page programming buffer is a 32-byte buffer that the host loads with the data to be programmed into the memory array. This buffer is internal to memory and can be accessed using the memory-address and memory-data registers. The page programming buffer is automatically selected by internal control logic after it detects a valid program software sequence. The contents of this buffer are automatically set to FFh, so any bits not specifically cleared by the host will not be programmed. Up to 32 bytes can be programmed in one cycle. Address/data pairs must be loaded into the page programming buffer within the same time constraints as the software sequence. If the sequence timer is allowed to expire during a page programming buffer load, the internal control logic will terminate the programming operation and clear the software sequence detector (indicated by status bit 5 in the instruction register). During a programming operation, data that has been loaded into the internal page programming buffer is automatically transferred into the memory array. #### operation initiation The SCOPE Diary differs from typical software sequence-controlled memory devices because the selected programming or erasing operation does not automatically begin at the end of the internal sequence time out. To initiate the selected operation, the host must issue the BEGOPS command to the SCOPE Diary and enter the *Run-Test/Idle* state before the internal sequence timer expires. If the timer expires, the internal sequence detector will be cleared, and the selected operation must be re-initiated from the beginning. Status bit 6 in the instruction register indicates a successful program or erase operation. This bit will be set within 2 $\mu$ s after the BEGOPS instruction is executed. ## SMJ29F816 16 384-BIT SCOPE™ DIARY JTAG ADDRESSABLE STORAGE DEVICE SGMS053-NOVEMBER 1990-REVISED JANUARY 1993 #### reset The SCOPE Diary test bus logic is cleared either by internal circuitry at power-up, or by entry to the *Test-Logic-Reset* state. All internal data scan path registers are set to logic 0, and the instruction register is loaded with the IDCODE instruction. Entering the *Test-Logic-Reset* state will not clear a pending software sequence or interrupt an executing self-timed program or erase cycle. #### erase-verify mode The erase-verify mode allows the host to verify the adequacy of erasure. Once the SCOPE Diary has been placed in the verify mode, it will remain in that state (indicated in the instruction register when status bit 3 is a logical 1) until the exit-verify mode sequence has been issued. When in the erase-verify mode, the internal voltage applied to the read select lines (wordlines) is reduced by a preset margin. To verify that the array has been erased, the host reads the memory block and checks that all bits are set to logic 1. #### program-verify mode The program-verify mode allows the host to verify the adequacy of programming. Once the SCOPE Diary has been placed in the program-verify mode, it will remain in this state (indicated in the instruction register when status bit 3 is a logical 1) until the exit-verify mode sequence has been issued. When in the program-verify mode, the internal voltage applied to the read-select lines (wordlines) is increased by a preset margin. To verify that a programming operation was successful, the host reads the previously programmed locations and checks that the data values are correct. #### JTAG extensions #### DMA read The DMA read mode allows any number of sequential bits to be read from the SCOPE Diary while remaining in the *Shift-DR* state. During a DMA read operation, the contents of the memory array will be shifted out beginning with the address location contained in the memory-address register. Upon entry to the *Shift-DR* state, an internal modulo 8 counter is triggered. This counter is used to increment the contents of the memory-address register on byte boundaries. After the data from the last byte in the memory array has been read, the next data will be read from the byte at the beginning of the memory array. #### DMA write The DMA write mode simplifies data transfer to the SCOPE Diary. This mode allows data to be continuously streamed into the SCOPE Diary while remaining in the *Shift-DR* state. Compared to normal modes of data transfer, the DMA write extensions enable systems with a large number of devices in the scan path to realize a significant reduction of clock cycles. In the DMA write mode, an internal modulo 24 counter is used to automatically transfer address/data pairs to the memory core while bypassing the *Update-DR* state. To initiate a DMA write data transfer, the internal modulo 24 counter must be triggered (synchronized) when the first bit of an address/data pair is at the TDI input pin. The SCOPE Diary supports two methods of DMA synchronization: state-transition mode and header mode. The host determines which method of DMA synchronization is used. ## state-transition mode The host selects state-transition mode by clearing the header register (all bits to logic 0). When the state-transition mode is selected, incoming scan path data is ignored during first entry to the Shift-DR state. The first entry to Pause-DR indicates proper alignment at the TDI input pin of the first address/data pair. Re-entry to the Shift-DR state triggers the modulo 24 counter and enables the address/data pair to be written to the memory core. Address/data pairs can then be streamed continuously to the SCOPE Diary with internal transfers occurring automatically on 24-bit boundaries. #### header mode The host selects the header mode by loading the header register with a value from 01h to FFh. When the header mode is selected, incoming scan path data is ignored until a byte (matching the contents of the header register) arrives indicating the arrival of valid address/data pairs. When this header byte is detected, the internal modulo 24 counter is triggered. Address/data pairs can then be streamed continuously to the SCOPE Diary with internal transfers occurring automatically on 24-bit boundaries. In either state-transition or header mode, the host places the SCOPE Diary in the *Update-DR* state to end a DMA write operation. Because placing the SCOPE Diary in the *Update-DR* state ends the operation, the host must *never* place the SCOPE Diary in this state until the DMA write operation is complete. The host may place the SCOPE Diary in the *Pause-DR* state at any time. ## operation examples Note that in this section, the letter "n" denotes a value from 0h to Fh, and the letter "x" denotes a don't care. ### reading examples ## reading using the byte mode - Step 1. Load the BYTERD instruction. - Step 2. Scan in 16-bit address = nnnn and 8-bit data = xx. - Step 3. Scan out 16-bit address = nnnn and 8-bit data = nn. #### reading using the DMA mode - Step 1. Load the LDADDR instruction. - Step 2. Scan in 16-bit address = nnnn. - Step 3. Load the DMARD instruction. - Step 4. Loop in *Shift-DR* to shift out a stream of 8-bit memory data values, the address register is automatically incremented on byte boundaries. ## lockbit examples ### reading lockbits using the byte mode - Step 1. Load the SETLOCK instruction. - Step 2. Load the BYTERD instruction. - Step 3. Scan in 16-bit address = 0000 and 8-bit data = xx. - Step 4. Scan out 16-bit address = 0000 and 8-bit data = Fn. - Step 5. Load the CLRLOCK instruction. #### reading lockbits using the DMA mode - Step 1. Load the SETLOCK instruction. - Step 2. Load the DMARD instruction. - Step 3. Scan out the 8-bit lock value = Fn. - Step 4. Load the CLRLOCK instruction. #### programming lockbits using the byte mode - Step 1. Load the SETLOCK instruction. - Step 2. Load the BYTEWR instruction. - Step 3. Scan in address = 5555 and data = AA, go to Run-Test/Idle. - Step 4. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 5. Scan in address 5555 and data = A0; go to Run-Test/Idle. - Step 6. Scan in address = 0000, and data = Fn; go to Run-Test/Idle. - Step 7. Load the BEGOPS instruction; go to Run-Test/Idle. - Step 8. Load the CLRLOCK instruction. #### programming lockbits using the DMA mode - Step 1. Load the SETLOCK instruction. - Step 2. Load the DMAWR instruction. - Step 3. Synchronize SCOPE Diary using either state-transition mode or header mode. - Step 4. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 5. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 6. Continue looping in *Shift-DR* to scan in address = 5555 and data = A0. - Step 7. Continue looping in *Shift-DR* to scan in address = 0000 and data = Fn. - Step 8. Load the BEGOPS instruction; go to Run-Test/Idle. - Step 9. Load the CLRLOCK instruction. #### flash erase examples ## erasing a block using the byte mode - Step 1. Load the ERABLK instruction. - Step 2. Scan in the 4-bit erase-block-select value = n. - Step 3. Load the BYTEWR instruction. - Step 4. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 5. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 6. Scan in address = 5555 and data = 80; go to Run-Test/Idle. - Step 7. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 8. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 9. Scan in address = 5555 and data = 10; go to Run-Test/Idle. - Step 10. Poll the SCOPE Diary until valid sequence is detected. - Step 11. Load the BEGOPS instruction; go to Run-Test/Idle. ## erasing a block using the DMA mode - Step 1. Load the ERABLK instruction. - Step 2. Scan in the 4-bit erase-block-select value = n. - Step 3. Load the DMAWR instruction. - Step 4. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 5. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 6. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 7. Continue looping in Shift-DR to scan in address = 5555 and data = 80. - Step 8. Continue looping in Shift-DR to scan in address = 5555 and data = AA. - Step 9. Continue looping in *Shift-DR* to scan in address = 2AAA and data = 55. - Step 10. Continue looping in *Shift-DR* to scan in address = 5555 and data = 10. - Step 11. Poll SCOPE Diary until valid sequence is detected. - Step 12. Load the BEGOPS instruction; go to Run-Test/Idle. # verifying block erasure using the byte mode select the erase-verify mode: - Step 1. Load the BYTEWR instruction. - Step 2. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 3. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 4. Scan in address = 5555 and data = D0; go to Run-Test/Idle. #### read out the erased block: - Step 5. Load the BYTERD instruction. - Step 6. Scan in 16-bit address = nnnn and 8-bit data = xx. - Step 7. Scan out 16-bit address = nnnn and 8-bit data = FF; at the same time, scan in 16-bit address = nnnn+1 and data = xx. - Step 8. Repeat Step 7 until entire block is read. All bits will be a logic 1 if the block is properly erased. ## exit the erase-verify mode: - Step 9. Load the BYTEWR instruction. - Step 10. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 11. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 12. Scan in address = 5555 and data = F0; go to Run-Test/Idle. ## verifying block erasure using the DMA mode #### select the erase-verify mode: - Step 1. Load the DMAWR instruction. - Step 2. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 3. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 4. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 5. Continue looping in *Shift-DR* to scan in address = 5555 and data = D0. #### read out the erased block: - Step 6. Load the LDADDR instruction. - Step 7. Scan in 16-bit data starting address = nnnn of the block you want to verify. - Step 8. Load the DMARD instruction. - Step 9. Loop in *Shift-DR* to shift out a stream of 8-bit memory data values from the addressed block. All bits will be a logic 1 if the block is properly erased. #### exit the erase-verify mode: - Step 10. Load the DMAWR instruction. - Step 11. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 12. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 13. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 14. Continue looping in Shift-DR to scan in address = 5555 and data = F0. ## verifying programming using the byte mode #### select the program-verify mode: - Step 1. Load the BYTEWR instruction. - Step 2. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 3. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 4. Scan in address = 5555 and data = B0; go to *Run-Test/Idle*. #### read out the programmed data: - Step 5. Load the BYTERD instruction. - Step 6. Scan in 16-bit address = nnnn and 8-bit data = xx. - Step 7. Scan out 16-bit address = nnnn + 1 and 8-bit data = nn; at the same time, scan in 16-bit address=nnnn + 1 and data = xx. - Step 8. Repeat Step 7 until desired memory locations are read and verified. ### exit the program-verify mode - Step 9. Load the BYTEWR instruction. - Step 10. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 11. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 12. Scan in address = 5555 and data = F0; go to Run-Test/Idle. #### SMJ29F816 16 384-BIT SCOPE™ DIARY JTAG ADDRESSABLE STORAGE DEVICE SGMS053-NOVEMBER 1990-REVISED JANUARY 1993 #### verifying programming using the DMA mode #### select the program-verify mode: - Step 1. Load the DMAWR instruction. - Step 2. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 3. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 4. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 5. Continue looping in Shift-DR to scan in address = 5555 and data = B0. #### read out the programmed data: - Step 6. Load the LDADDR instruction. - Step 7. Scan in 16-bit starting address = nnnn of the data you want to verify. - Step 8. Load the DMARD instruction. - Step 9. Loop in *Shift-DR* to shift out a stream of 8-bit memory data values starting from the addressed location. Verify that the output data stream matches the programmed data. #### exit the program-verify mode: - Step 10. Load the DMAWR instruction. - Step 11. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 12. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 13. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 14. Continue looping in Shift-DR to scan in address = 5555 and data = F0. #### programming examples #### programming a single byte using the byte mode - Step 1. Load the BYTEWR instruction. - Step 2. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 3. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 4. Scan in address = 5555 and data = A0; go to Run-Test/Idle. - Step 5. Scan in address = nnnn and data = nn; go to Run-Test/Idle. - Step 6. Load the BEGOPS instruction; go to Run-Test/Idle. #### programming a single byte using the DMA mode - Step 7. Load the DMAWR instruction. - Step 8. Synchronize the SCOPE Diary using either state-transition mode or header mode. - Step 9. Loop in Shift-DR to scan in address = 5555 and data = AA. - Step 10. Continue looping in Shift-DR to scan in address = 2AAA and data = 55. - Step 11. Continue looping in *Shift-DR* to scan in address = 5555 and data = A0. - Step 12. Continue looping in Shift-DR to scan in address = nnn and data = nn. - Step 13. Load the BEGOPS instruction; go to Run-Test/Idle. #### programming a page using the byte mode - Step 1. Load the BYTEWR instruction. - Step 2. Scan in address = 5555 and data = AA; go to Run-Test/Idle. - Step 3. Scan in address = 2AAA and data = 55; go to Run-Test/Idle. - Step 4. Scan in address = 5555 and data = A0; go to Run-Test/Idle. - Step 5. Scan in address = nnnn and data = nn; go to Run-Test/Idle. - Step 6. Go to Step 5 while there are address/data pairs to load within the 32-byte page. - Step 7. Load the BEGOPS instruction, go to Run-Test/Idle. #### programming a page using the DMA mode Step 1. Load the DMAWR instruction. Step 2. Synchronize the SCOPE Diary using either state-transition mode or header mode. Step 3. Loop in Shift-DR to scan in address = 5555 and data = AA. Step 4. Continue looping in *Shift-DR* to scan in address = 2AAA and data = 55. Step 5. Continue looping in *Shift-DR* to scan in address = 5555 and data = A0. Step 6. Continue looping in *Shift-DR* to scan in address = nnn and data = nn. Step 7. Go to Step 6 while there are address/data pairs to load within the 32-byte page. Step 8. Load the BEGOPS instruction; go to Run-Test/Idle.. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> (see Note 3) | – 0.6 V to 7 V | |--------------------------------------------------|-------------------------------------| | Input voltage range: All except DLA (see Note 3) | $-0.6\mathrm{V}$ to $6.5\mathrm{V}$ | | Input voltage range: DLA (see Note 3) | $-0.6\mathrm{V}$ to 15 $\mathrm{V}$ | | Output voltage (see Note 3) – 0.6 V | / to V <sub>CC</sub> + 0.6V | | Operating free-air temperature range | - 55°C to 125°C | | Storage temperature range | - 65°C to 125°C | | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 3: Voltage values are with respect to GND (substrate). #### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------|------|-----------------------|-----|-----------------------|------| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | V | High-level input voltage | TTL | 2 | | V <sub>CC</sub> + 1 | v | | VIH | | CMOS | V <sub>CC</sub> - 0.2 | | V <sub>CC</sub> + 0.2 | | | V | Low-level input voltage | TTL | - 0.5 | | 0.8 | V | | VIL | | CMOS | GND - 0.2 | | GND + 0.2 | | | TA | Operating free-air temperature | | - 55 | | 125 | °C | | | Endurance cycles | | | | 1000 | | | | Programming operations | | | | 100 000 | | SGMS053-NOVEMBER 1990-REVISED JANUARY 1993 ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|-------------------------------------------|---------------|-------------------------------------------|-----|------|------|------| | Vон | High-level output voltage | | I <sub>OH</sub> = ~ 2 mA | 2.4 | | | V | | VOL | Low-level output voltage | | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | | Input current (leakage) | DLA, DLB | V <sub>I</sub> = 2.4 V | | 75 | 165 | | | | | DLA, DLB | V <sub>I</sub> = 0 V | | | ±10 | | | ч | | TDI, TMS, TCK | V <sub>I</sub> = 0.4 | | - 10 | - 50 | μΑ | | | • | TDI, TMS, TCK | V <sub>I</sub> = V <sub>CC</sub> = 5.5 V | | | ±10 | | | Ю | Output current (leakage) | | V <sub>O</sub> = 0.1 to V <sub>CC</sub> | T | | ±10 | μА | | ICC1 | V <sub>CC</sub> average supply current (a | active read) | t <sub>cycle</sub> = 160 ns, outputs open | | | 20 | mA | | ICC2 | V <sub>CC</sub> average supply current (a | active write) | t <sub>cycle</sub> = 15 ms | | | 15 | mA | <sup>†</sup> Typical values are at TA = 25°C and nominal voltages. ## capacitance over recommended ranges of supply voltage and operating free-air temperature, $f = 1 \text{ MHz}^{\ddagger}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|--------------------|-------------------------------|-----|-----|-----|------| | Cı | Input capacitance | V <sub>I</sub> = 0, f = 1 MHz | | 4 | 7 | рF | | Co | Output capacitance | V <sub>O</sub> = 0, f = 1 MHz | | 8 | 12 | рF | <sup>†</sup> Typical values are at TA = 25°C and nominal voltage. #### switching characteristics over full ranges of recommended operating conditions | | PARAMETER | MIN | MAX | UNIT | |-----------------|-------------------------------------------|-----|-----|------| | tDA | TDO valid from falling edge of TCK | | 74 | ns . | | t <sub>DZ</sub> | TDO disable time from falling edge of TCK | | 45 | ns | # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | • | MIN | MAX | UNIT | |----------|--------------------------|-----|-----|------| | tcyc | TCK cycle time | 160 | | ns | | tw(TCKH) | Pulse duration, TCK high | 50 | | ns | | tw(TCKL) | Pulse duration, TCK low | 70 | | ns | | tsu(TMS) | TMS input setup time | 15 | | ns | | tIH(TMS) | TMS input hold time | 5 | | ns | | tsu(TDI) | TDI input setup time | 6 | | ns | | tiH(TDI) | TDI input hold time | 15 | | ns | <sup>‡</sup> Capacitance measurements are made on sample basis only #### internal timing requirements | | PARAMETER | MIN | MAX | UNIT | |-------------------------|-----------------------------------------------------------|-----|-----|------| | tsss | Software sequence status bit valid from software sequence | | 2 | μS | | <sup>t</sup> PEBS | Program erase busy status bit valid from BEGOPS execution | | 2 | μs | | ST Sequence timer limit | | | 6 | ms | | tera . | Erase cycle time | | 15 | ms | | tPGM | Program cycle time | | 15 | ms | #### PARAMETER MEASUREMENT INFORMATION Figure 5. AC Test Output Load Circuit #### AC testing input/output wave forms AC testing inputs are driven at 2.4 V for logic high and 0.4 for logic low. Timing measurements are made at 2 V for logic 1 and 0.8 V for logic 0 for both inputs and outputs. Each device should have a 0.1 $\mu$ F ceramic capacitor connected between V<sub>CC</sub> and GND as close as possible to the device pins. <sup>†</sup>tSU represents TDI input setup time and TMS input setup time. <sup>‡</sup>t<sub>IH</sub> represents TDI input hold time and TMS input hold time. # SMJ29F816 16 384-BIT SCOPETM DIARY JTAG ADDRESSABLE STORAGE DEVICE SGMS053-NOVEMBER 1990-REVISED JANUARY 1993 | | General Information | |--------------------------------------------------|------------------------------------------| | | Selection Guide 2 | | | Definition of Terms/Timing Conventions 3 | | | Dynamic RAMs 4 | | | Dynamic RAM Modules | | | EPROMs/OTP PROMs/Flash EEPROMs | | | Video RAMs/Field Memories | | | Memory Cards 8 | | | Military Products | | | Logic Symbols 210 | | | Quality and Reliability | | | Electrostatic Discharge Guidelines | | <b>3</b> 7 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Mechanical Data | #### EXPLANATION OF IEEE/IEC LOGIC SYMBOLS FOR MEMORIES #### Introduction The International Electrotechnical Commission (IEC) has developed a very powerful symbolic language that can show the relationship of each input of a digital logic circuit to each output without showing explicitly the internal logic. At the heart of the system is dependency notation, which will be partially explained below. The system was introduced in the USA in a rudimentary form in IEEE/ANSI Standard Y32.14-1973. Lacking at that time a complete development of dependency notation, it offered little more than a substitution of rectangular shapes for the familiar distinctive shapes for representing the basic functions of AND, OR, negation, etc. This is no longer the case. The current standards are IEC Publication 617-12, 1983, and ANSI/IEEE Standard 91-1984. Most of the data sheets in this data book include symbols prepared in accordance with these standards. The explanation that follows is necessarily brief and greatly condensed from the explanation given in the standards. This is not intended to be sufficient for people who will be developing symbols for new devices. It is primarily intended to make possible the understanding of the symbols used in this book. #### **Explanation of a Typical Symbol For a Static Memory** The TMS27C400 symbol will be explained in detail. This symbol includes almost all the features found in the OTP PROMs and EPROMs. The address inputs are arranged in order of their assigned binary weights and the range of addresses are shown as $A\frac{m}{n}$ where m is the decimal equivalent of the lowest address and n is the highest. The outputs affected by these addresses are indicated by the letter A, as data inputs would also be if the device were a RAM. The polarity indicator □ indicates that the external low level causes the internal 1-state (the active or asserted state) at an input or that the internal 1-state causes the external low level at an output. The effect is similar to specifying positive logic and using the negation symbol o. #### The TMS27C400 Symbol The ∇ symbols indicate three-state outputs. Three-state outputs will always be controlled by an EN function. When EN stands at its internal 1-state, the outputs are enabled; when EN stands at its internal 0-state, the outputs stand at their high-impedance states. Sometimes the EN is a single input, but in the illustrated case, it is the output of a two-input AND gate. Both inputs (pins 20 and 22) are active low, so if either one of them goes high, the outputs will be disabled. The upper one of these two inputs (pin 20) has another function. When nonstandard labels and explanatory labels are used within symbols, they are enclosed within square brackets. Here we find the label "[PWR DWN]". This is intended to indicate that if pin 20 is high, the memory will go to a low-power standby state. #### The Basics The next section illustrates the most common building blocks that are used in constructing symbols for memories. On the left are shown the symbols that specify the active levels for level-operated inputs, and the direction of active transition for dynamic inputs. It is preferred to show all input lines on the left and all output lines on the right. When an exception is made to this left-to-right signal flow, an arrowhead is used to show the reverse signal flow. Three symbols are shown that indicate three-state, open-drain, and open-source outputs. If none of these are used, the output should be assumed to be totem-pole. The common control block is a point of replacement for inputs that affect an array of elements. The drawings on the right define the three forms of dependency notation used in this book. At an input (or output) that affects other inputs or outputs, a letter (G, C, or Z) is placed followed by a number. That same number is placed at the affected inputs and outputs. The letter G indicates that an AND relationship exists; if the affecting input stands at the 0-state, it imposes that 0-state on the affected input or output. The letter C indicates a control relationship, usually between clock and a D (data) input. If the C input stands at its 0-state, the affected input is disabled. A D input is always an input to a storage element, which it either sets to the 1-state or resets to the 0-state, unless the D input is disabled to have no effect. Z dependency is used to transfer a signal from one place in a symbol to another, for example from the output at Z4 across to a terminal labeled "4", or from the output at Z5 back to the "5" where it serves as an input with no terminal attached. #### **Diagrammatic Summary** #### INPUTS # Active H (high) Active L (low) Active on L-to-H transition Active on H-to-L transition #### G (AND) DEPENDENCY #### INPUT/OUTPUT #### C (CONTROL) DEPENDENCY #### **OUTPUTS** #### **Z (INTERCONNECTION) DEPENDENCY** #### **COMMON CONTROL BLOCK** - <sup>†</sup> The active-low indicator may be used in combination with the 3-state and open-circuit indicators. - ‡ L-types include N-channel open-drain and P-channel open-source outputs. - H-types include P-channel open-drain and N-channel open-source outputs. #### Explanation of a Typical Symbol for a Dynamic Memory #### The TMS4C1024 Symbol RAM 1024K x 1 20D10/21D0 **A**1 A2 АЗ 10 A4 1 048 575 11 A5 12 A6 13 A7 14 **A8** 15 A9 20D19/21D9 C20[ROW] G23/[REFRESH ROW] RAS 24[PWR DWN] C21[COL] G24 CAS 23C22 23,21D 24FN 17 A.22D The TMS4C1024 symbol will be explained in detail for each operating function. The assumption is made that the previous sections have been read and understood. While this symbol is complex, so is the device it represents and the symbol shows how the part will perform depending on the sequence in which signals are applied. #### Addressing The symbol above makes use of an abbreviated from to show the multiplexed, latched addresses. The blocks representing the address latches are implied but not shown. When $\overline{RAS}$ goes low, it momentarily enables (through C20, $\triangleright$ indicates a dynamic input) the D inputs of the ten address registers 10 through 19. When $\overline{CAS}$ goes low, it momentarily enables (through C21) the D inputs of the ten address registers 0 through 9. The outputs of the address registers are in 20 internal address lines that select 1 of 1 048 576 cells. When $\overline{RAS}$ goes low, row refresh starts. It ends when $\overline{RAS}$ goes high. The other input signals required for refreshing are not indicated by the symbol. #### **Power Down** $\overline{\text{CAS}}$ is ANDed with $\overline{\text{RAS}}$ (through G24) so when $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ are both high, the device is powered down. #### Write By virtue of the AND relationship between $\overline{CAS}$ and $\overline{W}$ (explicitly shown), when either one of these inputs goes low with the other one and $\overline{RAS}$ is already low ( $\overline{RAS}$ is ANDed by G23), the D input is momentarily enabled (through C22). In an "early-write" cycle it is $\overline{W}$ that goes low first; this causes the output to remain off as explained below. #### The ANDed result of $\overline{RAS}$ and $\overline{W}$ (produced by G23) is clocked into a latch (through C21) at the instant $\overline{CAS}$ goes low. This result will be "1" if $\overline{RAS}$ is low and $\overline{W}$ is high. The complement of $\overline{CAS}$ is shown to be ANDed with the output of the latch (by G24 and 24). Therefore, as long as $\overline{CAS}$ stays low, the output is enabled. In the "early-write" cycle referred to above, a "0" was stored in the latch by $\overline{W}$ being low when $\overline{CAS}$ went low, so the output remained disabled. IEEE Standards may be purchased from: Institute of Electrical and Electronics Engineers, Inc. 345 East 47th Street New York, New York 10017 International Electrotechnical Commission (IEC) publications may be purchased from: American National Standards Institute, Inc. 1430 Broadway New York, New York 10018 | | General Information | |---|------------------------------------------| | | Selection Guide | | | Definition of Terms/Timing Conventions 3 | | | Dynamic RAMs | | | Dynamic RAM Modules 5 | | | EPROMs/OTP PROMs/Flash EEPROMs | | N | Video RAMs/Field Memories | | | Memory Cards 8. | | | Military Products | | | Logic Symbols 10 | | | Quality and Reliability | | | Electrostatic Discharge Guldelines | | | Mechanical Data | #### MOS MEMORY QUALITY AND RELIABILITY STRATEGY Texas Instruments is committed to providing its customers with reliable, high quality memory products. MOS Memory management has applied a four point quality and reliability strategy to: - Provide customers with the lowest cost of product ownership through quality, reliability, and service by: - On-time delivery to minimize customer inventory. - Quality performance that justifies ship-to-stock certification and eliminates the cost of component testing. - No system manufacturing fallout. - No warranty and service costs. - Develop partnership relationships to service and solve customer problems and anticipate upcoming needs. - Live quality improvement process from product creation and manufacturing through product sales via our total quality control approach of: - Quality Function Deployment. - Design-in and build-in quality and reliability. - In-control manufacturing. - Leadership customer service. - Measure TI's performance by the customer's measurement and perception. The performance standard is continuous customer satisfaction. #### **Total Quality Control (TQC)** Total Quality Control at TI is a business management process encompassing all company functions. The goal of Total Quality Control (TQC) is continuous customer satisfaction. Utilizing a process of improvement through a positive feedback cycle, TQC is deployed in the MOS Memory Division from the initial design-in Q&R stage, in-control manufacturing, and customer service (see Figure 1). Proper application of the concept of "PLAN-DO-CHECK-ACT" allows a positive feedback loop that creates continuous improvement and breakthrough, as opposed to the "FIX-FIX-FIX" results of a negative loop (see Figure 2). #### **Quality Function Deployment** Continuous customer satisfaction can be achieved only by fully understanding customer needs, then introducing innovative products that satisfy those needs. Quality Function Deployment (QFD) accomplishes both purposes at TI. QFD is a technique that systematically records the voice of the customer, identifying product and service attributes most important to the customer. QFD then blends these needs with the talents and innovations of a TI design team to define a manufacturable, reliable product solution for the customer. #### Design-In Quality and Reliability Quality and reliability improvements at TI start with the chip and package design. The objective of MOS Memory's Design-In Quality and Reliability (DIR) thrust is *first-pass qualification of new products, internally and at the customer*. The TI approach to DIR has been to understand customer requirements of a product, and to formalize this knowledge into a database that incorporates both reliability modeling knowledge, and "lessons learned" from historical problems and engineering evaluations. Before any new design is approved, the design is verified against a DIR "checklist". Design verification is planned to evolve to computer verification utilizing artificial intelligence. Figure 1. Total Quality Control Figure 2. TQC Philosophy #### In-Control Manufacturing #### Documentation/Audit System To assure in-control manufacturing, TI employs a hierarchical specification system. General specifications on all aspects of quality, reliability, and customer service are written and controlled by the central Quality and Reliability group. More detailed specifications control the operating practices of design, manufacturing, marketing, and other support organizations. These specifications follow guidelines set by the higher-level specifications, but concentrate on the type of business entity. Regularly scheduled audits are performed within TI to ensure compliance with all specifications. The five types of audits performed are: - 1. Self audit: An internal audit within each functional operation. This type of audit is conducted by persons within the operation and an additional person from outside the operation. - 2. Cross-audit: An audit by persons independent of the operation being audited. - 3. Group audit: An audit of an operation conducted by the Semiconductor Group audits and procedures function, which is a part of the central Quality and Reliability organization. - 4. Procedures audit: An audit of lower-level specifications with respect to higher-level specifications. - 5. Compliance audit: An audit of operating practices with respect to specifications. #### Statistical Process Control (SPC) Quality improvement is achieved through Statistical Process Control (SPC). SPC is applied throughout the manufacturing operations of the MOS Memory division. The objectives of SPC are: - Control processes on a realtime basis. - Improve process capability (CP). - Reduce variability to target value (CPK). - Eliminate "out-of-spec" lots. - Achieve dependable delivery. - Lower cost-of-quality. Computer hardware and artificial intelligence software have been coupled to establish interactive control allowing the computer to generate realtime control charts and prompt adjustments to equipment and processes (see Figure 3). Figure 3. Computer-Aided Statistical Process Control #### **Quality and Reliability** #### Die Fabrication Control In addition to extensive SPC applications in our MOS fabrication centers, TI implements wafer-level quality and reliability controls. Wafer-level quality control focuses on reduction of variability around target values (CPK) for key functionality parameters and controls the processes that affect these parameters. For example: Column access time ( $t_{CAC}$ ) is a key DRAM parameter. One of the die manufacturing processes that affects $t_{CAC}$ is the photo etch. To reduce variability of the target value of $t_{CAC}$ , we control polysilicon width dimension at the photo etch process. Wafer-level reliability controls address process control of known reliability hazards. For example: Excessive phosphorus use in die processing can lead to corrosion defects in the finished device. Wafer-level reliability controls require that phosphorus level control is built into the manufacturing process and that action is prescribed for out-of-control material. Other wafer-level reliability controls are shown in the following table. | PARAMETER | CONTROL | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Metal | Electromigration Testing, Grain Size, Silicon Nodule Monitor<br>Step Coverage/Metal Necking Monitor<br>Stress-Induced Metal Void Testing | | Protective Overcoat | P.O. Integrity Stress Testing Thickness Monitor Refraction | | Corrosion | % Phosphorus In Multilevel Oxide Monitor | Breakdown Voltage Table 1. Wafer Reliability Controls #### Device Assembly Control Gate Oxide Integrity TI has also implemented assembly level reliability controls and SPC at critical assembly points (see Table 2) to ensure highly reliable device packaging. Each parameter has certain controls performed at appropriate frequencies to ensure that assembly processing is at qualified levels. Controls may be added or reduced after extensive testing has been performed. Results are carefully studied and fed back to preclude reliability problem introduction into the assembly process. Some of the parameters and controls are shown in Table 3. | lable 2 | z. major | Assembly | Steps | Using a | 3PC/3Q | יי | |---------|----------|----------|-------|---------|--------|----| | | | | | | | | | | | | | | | | | | | | | | | | | PLASTIC DEVICE ASSEMBLY | | | | |-------------------------|------------------------------------|--|--| | Process | Control Parameter | | | | Mount | % Coverage of Epoxy | | | | Bond | Bond Strength | | | | Mold | Temperature and Molding Parameters | | | | Trim/Form | Lead Deflection (DIP) | | | | CERAM | IC DEVICE ASSEMBLY | | | | Bond Strength | | | | | Seal | Seal Furnace Temperature | | | <sup>†</sup>Statistical Process Control/Statistical Quality Control Table 3. MOS Memory Assembly Level Reliability Controls | PARAMETER | CONTROL | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P.O. Integrity | Contactless Wafer Mount on Tape Die Mount System<br>Mold Compound Parameters | | Chip/Crack | Visual Inspection<br>Temp Cycle<br>Saw Blade Conditions<br>Poker Pin Height<br>Wet Etch Monitor (EPROM) | | Bond Integrity | Bond Strength Monitor<br>Bond Parameters<br>Bake/Bond Pull Monitor<br>Capillary Change | | Package Integrity | Visual Inspection Mold Press Parameters (Plastic) X-Ray Inspection (Plastic) Trim/Form (Plastic) Package Seal (Ceramic) Temp Cycle (Ceramic) Hermeticity Monitor (Ceramic) | | Die Mount Integrity | Die-Shear Monitor<br>Centrifuge Monitor<br>X-Ray Inspect<br>Leadframe Potyimide Pattern Inspect<br>Pick-Up Arm Force | | Contamination | Visual Inspection | #### Product Assessment/Improvement #### Reliability Control System The MOS Memory reliability control system (Figure 4) provides closed-loop-system feedback resulting in corrective actions and ongoing product improvements. Each new product, process, or major change to an existing product is internally qualified to industry leadership standards prior to production. This is followed by intensive monitoring during production ramp-up and reliability monitoring each month, once a product achieves final production release. #### Reliability Development Issues Soft Error: TI does extensive work in all phases of device development to minimize the effects of soft errors. Soft errors are caused by alpha particles emitted by the decay of small amounts of thorium and uranium located in device packaging materials. TI maintains an aggresive program of evaluating new mold compounds to ensure low alpha emmissivity. Certain device design and processing techniques are also applied to ensure a low soft error rate. The goal of device design and processing is to maximize the cell capacitance by employing an oxide-nitride dielectric, as opposed to an oxide dielectric. Also, the cell capacitance increases as the dielectric thickness decreases. Testing has shown that the trench capacitor used in dynamic RAMs has competitive soft error rates. Channel Hot Electron: Channel hot electrons are caused by impact ionization in the drain pinch-off region. Electrons are accelerated toward the drain, collide with positive ions, and can be trapped in the gate oxide. This trapped charge can change the characteristics of the transistor by raising the V<sub>T</sub> (threshold voltage). One method employed to reduce the effects of hot electrons is to add a lightly doped drain to reduce the electric field at the gate. Testing for channel hot electrons is performed at a low temperature (–10°C) and a high drain voltage. Latch-up: A CMOS device can latch-up when the gain of the parasitic PNP+NPN transistors is greater than 1. These PNP+NPN transistors act as a silicon controlled rectifier (SCR). If enough current flows through the resistors, the transistors will turn on and the device will latch-up. To control latch-up, the SCR gain must be controlled to less than or equal to one. Methods for improving latch-up immunity include incorporating guard rings between P+ and N+ diffusions, and isolating P+ and N+ diffusions. Latch-up testing is performed to ensure our CMOS devices meet the minimum holding current for industry standards. #### **Customer Service** Quality, Reliability, Service, and the Cost of Ownership The goal of Texas Instruments is to offer the best quality, reliability, and service in the semiconductor industry. The foundation for this approach is to ship consistent quality. Consistent quality allows ship-to-stock programs that foster the elimination of the customer's incoming inspection. Ship-to-stock quality, coupled with 100% on-time delivery to narrow shipping windows means support of the customer's just-in-time manufacturing program. This combination of quality, reliability, and service can be measured by a single index called "the cost of ownership". The "cost of ownership" is defined as being composed of the purchase price, quality adders (for incoming inspection and board rework), inventory adders (for maintenance of a buffer inventory for suppliers who cannot meet just-in-time delivery), in-house reliability adders (for system burn-in and rework), and field reliability adders (for warranty and post-warranty field repairs). For more information about the cost of ownership concept, contact your local TI sales office and request the brochure "Texas Instruments Lowers Semiconductor Cost of Ownership", SSYB057. #### Quality Improvement Significant improvement in product quality has been achieved through: - Better definition of customer's requirements. - Greater emphasis on quality as a design criterion. - Improved control of incoming materials. - Intensive training of supervisors and operators. - Extensive use of statistical process control. - More automation of operations to minimize operator-related defects. | QUALIFICATION | PRODUCTION RAMP LOT ACCEPT | FINAL PRODUCTION RELEASE | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | aseline process - 6 diffusion lots /orst case customer qualification requirements ESTS 25°C Op life FR† 5/85 emperature cycle ressure cooker test SP/PVP‡ tatic bias/storage | Baseline process Reliability lot acceptance concurrent with | FINAL PRODUCTION RELEASE Control each package/wafer fabrication site/device combination Ongoing reliability monitor of 125°C op life, data retention bake, temperature cycle, 85/85, autoclave, package integrity, and internal cavity moisture Control limits for each test based on product capability Early failure rate monitor | <sup>†</sup> DRAM -- 125°C OPL, 80 hours Figure 4. Reliability Control System EPROM & OTP - 200°C bake, 44 hours (OTP in ceramic package) PSP: Pressure cooker, Solder dip, Pressure cooker PVP: Pressure cooker, Vapor phase, Pressure cooker <sup>§</sup> Non-Volatile only As is demonstrated in Figure 5, MOS Memory EPROM and DRAM outgoing quality has dramatically improved during the last few years. This significant improvement has occurred for all TI product lines and has been recognized publicly by many of our customers, who have given TI more than 70 major quality awards in the last several years. Included among these awards are Ford's Q-1 and TQE Awards, the U.S. Naval Quality Award, and the Deming Prize, which is Japan's most prestigious quality award. #### Reliability Improvement Low IC failure rates are achieved through design-in reliability, computer aided design, stringent qualification testing prior to product release, routine monitoring of released products, and an extensive failure mode tracking and feedback system for IC failures. Each generation of MOS Memory products has exhibited a device failure rate improvement trend, and each new generation shows a step function improvement in quality and reliability over the previous generation (see Figures 5 and 6). Even though the memory device complexity increases in an ongoing manner, TI's failure rate by function has improved at an even faster pace. TI continues to emphasize reliability improvement as a major factor in reducing the total cost of ownership for our customers. Reliability improvement is reflected as a reduction in the expected field failures during system lifetime. Up-to-date quality and reliability data for MOS Memory products is available. Please contact your local TI sales office for information. # 200 64 K 256 K 1 M 4 M 4 M 4 M 5 Years Figure 5, MOS Memory Quality Improvement Figure 6. MOS Memory Reliability Improvement | General Information | 1. | |----------------------------------------|-----------| | Selection Guide | . 2 | | Definition of Terms/Timing Conventions | 3. | | Dynamic RAMs | 4 | | Dynamic RAM Modules | 5 | | EPROMs/OTP PROMs/Flash EEPROMs | 6 | | Video RAMs/Field Memories | <b>-7</b> | | Memory Cards | 8 | | Military Products | 9 | | Logic Symbols | 10 | | <br>Quality and Reliability | 11. | | Electrostatic Discharge Guidelines | 12 | | <br>Mechanical Data | . 13 | #### Scope This specification establishes the requirements for methods and materials used to protect electronic parts, devices, and assemblies (items) that are susceptible to damage or degradation from electrostatic discharge (ESD). The electrostatic charges referred to in this specification are generated and stored on surfaces of ordinary plastics, most common textile garments, ungrounded person's bodies, and many other commonly unnoticed static generators. The passage of these charges through an electrostatic-sensitive part may result in catastrophic failure or performance degradation of the part. The part types for which these requirements are applicable include, but are not limited to, those listed: - 1. All metal-oxide semiconductor (MOS) devices; e.g., CMOS, PMOS, etc. - 2. Junction field-effect transistors (JFET) - 3. Bipolar digital and linear circuits - Op-amps, monolithic microcircuits with MOS compensating networks, on-board MOS capacitors, or other MOS elements - 5. Hybrid microcircuits and assemblies containing any of the types of devices listed - 6. Printed circuit boards and other types of assembly containing static-sensitive devices - 7. Thin-film passive devices #### **Definitions** - 1. Electrostatic Discharge (ESD): A transfer of electrostatic charges between bodies at different electrostatic potentials caused by direct contact or electrostatic field induction. - 2. Conductive material: Material having a surface resistivity of $10^5 \Omega$ /square maximum. - 3. Static dissipative material: Material having a surface resistivity between $10^5$ and $10^9$ $\Omega$ /square. - Antistatic material: Material having a surface resistivity between 10<sup>9</sup> and 10<sup>14</sup> Ω/square - 5. Surface resistivity: An inverse measure of the conductivity of a material and is the resistance of unit length and unit width of a surface. Note: Surface resistivity of a material is numerically equal to the surface resistance between two electrodes forming opposite sides of a square. The size of the square is immaterial. Surface resistivity applies to both surface and volume conductive materials and has the dimension of Ω/square. - 6. Volume resistivity: Also referred to as bulk resistivity. It is normally determined by measuring the resistance (R) of a square of material (surface resistivity) and multiplying this value by the thickness (T). - 7. Ionizer: A blower that generates positive and negative ions, either by electrostatic means or from a radioactive energy source in an airstream, and distributes a layer of low velocity ionized air over a work area to neutralize static charges. - 8. Close proximity: For the purpose of this specification, 6 inches or less. #### Device Sensitivity per Test Circuit of Method 3015, MIL-STD-883C Devices are categorized according to their susceptibility to damage resulting from electrostatic discharges (ESD). | Category | ESD Sensitivity | | |----------|------------------|--| | Class 1 | 0 V – 1999 V | | | Class 2 | 2000 V - 3999 V | | | Class 3 | 4000 V and above | | Devices are to be protected from ESD damage from receipt at incoming inspection through assembly, test, and shipment of completed equipment. #### **Applicable Reference Documents** The following reference documents (of latest issue) can provide additional information on ESD controls. - 1. MIL-M-38510 Microcircuits, General Specification - 2. MIL-STD-883 Test Methods and Procedures for Microelectronics - 3. MIL-STD-19491 Semiconductor Devices, Packaging of - 4. MIL-M-55565 Microcircuits, Packaging of - 5. DOD-HDBK-263 Electrostatic Discharge Control Handbook for Protection - 6. DOD-STD-1686 Electrostatic Discharge Control Program - 7. NAVSEA SE 003-11-TRN-010 Electrostatic Discharge Training Manual - 8. JEDEC Standard Publication 108 #### **Facilities for Static-Free Workstation** The minimum acceptable static-free workstation shall consist of the work surface covered with static dissipative material attached to ground through a 1 M $\Omega$ ± 10% resistor, an attached grounding wrist strap with integral 1 M $\Omega$ ± 10% resistor for each operator, and air ionizer(s) of sufficient capacity for each operator. The wrist strap shall be connected to the static dissipative material. Ground shall utilize the standard building earth ground; refer to Figure 1. Conductive floor tile/carpet along with conductive shoes may be used in lieu of the conductive wrist straps for non-seated personnel. The Site Safety Engineer must review and approve all electrical connections at the static-free workstation prior to its implementation. Air ionizers shall be positioned so that the devices at the static-free workstations are within a 4-foot arc measured by a vertical line from the face of the ionizer and 45 degrees on each side of this line. General grounding requirements are to be in accordance with Table 1. All electrical equipment sitting on the conductive table top must be hard grounded but must be isolated from the static disspative work surface. NOTE: Earth ground is not computer ground or RF ground or any other limited-type ground. Figure 1. Static-Free Workstation | | Treated With Antistatic<br>Solution or Made of<br>Conductive Material | Grounded to<br>Common Point | Static Dissipative<br>Material | |----------------------------------------------------|-----------------------------------------------------------------------|-----------------------------|--------------------------------| | Handling Equipment/<br>Handtools | х | | × | | Metal Parts of Fixtures and<br>Tools/Storage Racks | | × | | | Handling Trays/Tubes | Х | | X | | Soldering Irons/Baths | | x | | | Table Tops/Floor Mats | Х | X | Х | | Personnel | | X Using Wrist Strap* | | <sup>\*</sup> With 1 MQ ± 10% resistor #### Usage of Antistatic Solution in Areas to Control the Generation of Static Charges The use of antistatic chemicals (antistats) should be a supplemental part of an overall organized ESD program. Any antistatic chemical application shall be considered as a means to reduce or eliminate static charge generation on nonconductive materials in the manufacturing or storage areas. The application of any antistatic chemical in a clean room of class 10 000 or less shall not be permitted. Accordingly, any user of antistatic solutions must consider the following precautions: - Do not apply antistatic spray or solutions in any form to energized electrical parts, assemblies, panels, or equipment. - Do not perform antistatic chemical applications in any area when bare chips, raw parts, packages, and/or personnel are exposed to spray mists and evaporation vapors. The need for initial application and frequency of reapplication can be established only through routing electrostatic voltage measurements using an electrostatic voltmeter. The following durability schedule is a reasonable expectation. - 1. Soft surfaces (carpet, fabric seats, foam padding, etc.): each 6 months or after cleaning, by spraying. - 2. Hard abused surfaces (floor, table tops, tools, etc.): each week (or day for heavy use) and after cleaning, by wiping or mopping. - 3. Hard unabused surfaces (cabinets, walls, fixtures, etc.): each 6 months or annually and after cleaning, by wiping or spraying. - 4. Company-furnished and maintained clothing and smocks: after each cleaning, by spraying or adding antistatic concentrate to final rinse water when cleaned. The use of antistatic chemicals, their application, and compliance with all appropriate specifications, precautions, and requirements shall be the responsibility of the area supervisor where antistatic chemicals are used. #### ESD Labels and Signs in Work Areas ESD caution signs at workstations and labels on static-sensitive parts and containers shall be consistent in color, symbols class, voltage sensitivity identification, and appropriate instructions. Signs shall be posted at all workstations performing any handling operations with static-sensitive items. These signs shall contain the following information or its equivalent. # CAUTION STATIC CAN DAMAGE COMPONENTS Do not handle ESD-sensitive items unless grounding wrist strap is properly worn and grounded. Do not let clothing or plain plastic materials contact or come in close proximity to ESD-sensitive items Labels shall be affixed to all containers containing static-sensitive items at a place readily visible and proper for the intended purpose. Additionally, labels must be consistently placed on containers and packages at a standard location to eliminate mishandling. Use only QC-accepted and approved signs and labels to identify static-sensitive products and work areas. The use of ESD signs and labels, and their information content shall be the responsibility of the area supervisor to assure consistency and compatibility throughout the static-sensitive routing. #### Relative Humidity Control Since relative humidity has a significant impact on the generation of static electricity, when possible, the work area should be maintained within the 40%–60% relative humidity range. #### Preparation for Working at Static-Free Workstation A workstation with a static disspative work surface connected to ground through a 1 M $\Omega$ ± 10% resistor, a grounding wrist strap with the ground wire connected to the conductive work surface, and an ionizer constitute a static-free workstation (Figure 1). An operator is properly grounded when the wrist strap is in snug (no slack) contact with the bare skin, usually positioned on the left wrist for a right-handed operator. The wrist strap must be worn the entire time an operator is at a static-free workstation. The operator should first touch the grounded bench top before handling static-sensitive items. This precaution should be observed in addition to wearing the gounding wrist strap. If possible, the operator should avoid touching leads or contacts even though he or she is grounded. #### CAUTION Personnel shall never be attached without the presence of the 1 M $\Omega$ ± 10% series resistor in the ground wire. An operator's clothing should never make contact or come in close proximity with static sensitive items. Operators must be especially careful to prevent any static-sensitive items (being handled) from touching their clothing. Long sleeves must be rolled up or covered with antistatic sleeve protector banded to the bare wrist, which shall "cage" the sleeve at least as far up as the elbow. Only antistatic finger cots may be used when handling static-sensitive items. Any improperly prepared person, while at or near the work station, shall not touch or come in close proximity with any static-sensitive item. It is the responsibility of the operator and the area supervisor to ensure that the static-free work area is clear of unnecessary static hazards, including such personal items as plastic coated cups or wrappers, plastic cosmetic bottles or boxes, combs, tissue boxes, cigarette packages, and vinyl or plastic purses. All work-rlated items, including information sheets, fluid containers, tools, and part carriers must be approved for use at the static-free workstation. #### **General Handling Procedures and Requirements** - All static-sensitive items must be received in an antistatic/conductive container and must not be removed from the container except at the static-free workstation. All protective folders or envelopes holding documentation (lot travelers, etc.) shall be made of nonstatic-generating material. - 2. Each packing (outermost) container and package (internal or intermediate) shall have a bright yellow warning label attached, stating the following information or equivalent: The warning label shall be legible and easily readable to normal vision at a distance of 3 feet. - 3. Static-sensitive items are to remain in their protective containers except when actually in use at the static-free station. - 4. Before removing the items from their protective container, the operator should place the container on the conductive grounded bench top and make sure the wrist strap fits snugly around the wrist and is properly plugged into the ground receptacle, then touch hands to the conductive bench top. - 5. All operations on the items should be performed with the items in contact with the grounded bench top as much as possible. Do not allow conductive magazine to touch hard-grounded test gear on bench top. - 6. Ordinary plastic solder-suckers and other plastic assembly aids shall not be used. - 7. In cases where it is impossible or impractical to ground the operator with a wrist strap, a conductive shoe strap may be used along with conductive tile/mats. - 8. When the operator moves from any other place to the static-free station, the start-up procedure shall be the same as in Preparation for Working at Static-Free Workstation. - 9. The ionizer shall be in operation prior to presenting any static-sensitive items to the static-free station, and shall be in operation during the entire time period the items are at the station. - 10. "Plastic snow" polystyrene foam, "peanuts," or other high-dielectric materials shall never come in contact with or be used around electrostatic sensitive items, unless they have been treated with an antistat (as evidenced by pink color and generation of less than ± 100 volts). - 11. Static-sensitive items shall not be transported or stored in trays, tote boxes, vials, or similar containers made of untreated plastic material unless items are protectively packaged in conductive material. #### **Packaging Requirements** Packaging of static-sensitive items is to be in accordance with Device Sensitivity, item 1. The use of tape and plain plastic bags is prohibited. All outer and inner containers are to be marked as outlined in General Handling Procedures and Requirements, item 2. Conductive magazines/boxes may be used in lieu of conductive bags. #### Specific Handling Procedures for Static-Sensitive Items #### Stockroom Operations Containers of static-sensitive items are not to be accepted into stock unless adequately identified as containing static-sensitive items. - 2. Items may be removed from the protective container (magazine/bag, etc.) for the purpose of subdividing for order issue only by a properly grounded operator at an approved static-free station as defined in Facilities for and Preparation for Working at Static-Free Workstation. - 3. All subdivided lots must be carefully repackaged in protective containers (magazine/bag, etc.) prior to removal from the static-free work-station and labeled to indicate that the package(s) contain static-sensitive items. If it is suspected that a static-sensitive item is not adequately protected, do not transfer it to another container, return it to the originator for disposition unless the originator is a customer. In that case, the QC engineer should contact the customer and negotiate an appropriate disposition. - 4. It is the responsibility of the stockroom supervisor to ensure that all personnel assigned to this operation are familiar with handling procedures as outlined in this specification. A copy of this specification is to be posted in the vicinity so that it is accessible to the operators. Stock handlers and all others who might have occasion to move stock are to be instructed to avoid direct contact with unprotected static-sensitive items. #### Module and Subassembly Operations - Static-sensitive items are not to be received from a stockroom, kitting, or machine insertion area unless received in approved static-protective packaging, and properly labeled to indicate that its contents are static-sensitive. - All single station, progressive line manual assembly operators, and visual inspectors prior to wave soldering operations are to be properly grounded with a grounding wrist strap when handling static-sensitive items. - 3. Progressive lines used as single stations where operators will be working on a mix of boards, both static-sensitive and nonstatic-sensitive, will require that all operators working on the line be properly grounded. This is necessary to accommodate the sliding of static-sensitive boards along the assembly bench or across positions not engaged in the assembly of this type board. - 4. It is the responsibility of the area supervisor to ensure that all personnel handling static-sensitive items are familiar with this procedure and fully aware of the damage or degradation of these units in the event of noncompliance. A periodic inspection should be made using an electrostatic voltmeter to assure that the static-free stations are in the proper working order and to ensure that operators are wearing grounding wrist straps properly (snugly in contact with bare skin). #### Soldering and Lead-Forming Operations - All soldering machines, conveyors, cleaning machines, and equipment shall be electrically grounded to ensure that they are at the same ground potential as the grounded operators working on their stations. No machine surfaces exposed to static-sensitive items are to be above ground potential. - 2. All processing equipment shall be grounded, including all loading and unloading stations, that is, the stations before and after each piece of processing equipment. - 3. All nonmetallic, static-generating components in the handling systems shall be treated to ensure protection from static. - 4. All stations shall be identified by posting signs as outlined in ESD Labels and Signs in Work Areas. - 5. Operators are to be properly grounded with a grounding wrist strap during any handling, loading, unloading, inspection, rework, or proximity to static-sensitive items. - 6. Unloading operators working at a grounded station shall place static-sensitive items into approved static-protective bags or containers. - 7. All manual soldering, repair, and touch-up work stations on the solder line are to be static protected. Operators are to wear grounding wrist straps when working on static-sensitive items. Only grounded-tip soldering/desoldering irons are allowed when working on static-sensitive items. 8. It is the responsibility of the area supervisor to ensure that all personnel handling static-sensitive items are familiar with this procedure and fully aware of the damage or degradation of these units in the event of noncompliance. A periodic inspection should be made using an electrostatic voltmeter to assure that the static-free stations are in proper working order and to ensure that the operators are wearing grounding wrist straps properly (comfortably snug in contact with bare skin). #### **Electrical Testing Operations** - All electrical test stations shall be static protected. Operators shall be properly grounded when working on these items. - 2. Reused antistatic magazines must be monitored for maintenance of antistatic characteristics. - Devices should be in an antistatic/conductive environment except at the moment when actually under test - 4. Devices should not be inserted into or removed from circuits or tester with the power on or with signals applied to inputs to prevent transient voltages from causing permanent damage. - 5. All unused input leads should be biased if possible. - Device or module repairs must be performed at static-free stations with the operator attached to a grounding wrist strap. Grounded-tip soldering irons shall be used when working on static-sensitive items. - 7. Static-sensitive items shall be handled through all electrical inspections in static protective containers. Removal of the items from the protective containers shall be done at a static-free workstation as discussed in Preparation for Working at a Static-Free Workstation. The units must be returned to the containers before leaving the station. - 8. All such items shall be shipped with an ESD warning label affixed as listed. - 9. It is the responsibility of the area supervisor to ensure that all personnel handling static-sensitive items are familiar with this procedure and fully aware of the damage or possible degradation of these units in the event of noncompliance. A periodic inspection should be made using an electrostatic voltmeter to assure that the static-free stations are in proper working order and to ensure that operators are wearing grounding straps properly (snugly in contact with bare skin). #### Packing Operations - Static-sensitive items are not to be accepted into the packing area unless they are contained in a staticprotected bag or conductive container. - A static-sensitive item delivered to the packer within an approved container or bag and found to be in order regarding identification shall be packed in the standard shipping carton or other regular packaging material. Containers are to be labeled in accordance with General Handling Procedures and Requirements, item 2. - 3. Any void-fillers shall be made of an approved antistatic material. #### Burn-In operations - 1. Burn-in board loading and unloading of static-sensitive items shall be done at a static-free station. - Shorting clips/shorted connectors shall be installed on the board plug-in tab prior to loading any units into the board sockets. The clip/connectors shall be taken off just prior to plugging the board into the oven connector. The clip/connector shall be installed immediately upon removal of the board from the oven connector. Installation and removal of the clip/connector shall be done by a properly grounded operator. - 3. All automatic or semi-automatic loading and unloading equipment shall be properly electrically grounded. - 4. It is the responsibility of the area supervisor to ensure that all personnel handling static-senstive items are familiar with this procedure and fully aware of the damage or possible degradation of these units in the event of noncompliance. A periodic inspection should be made using an electrostatic voltmeter to assure that the static-free stations are in proper working order and to ensure that operators are wearing grounding straps properly (snugly in contact with bare skin). #### **Customer-Returned-Item Handling Procedure** Receipt of ESD sensitive-labeled items is to be done at a static-free workstation and handled in accordance with applicable sections within this guideline. #### **Quality Control Provision** #### Sampling Each manufacturing, stockroom, and testing operation handling ESD sensitive devices will be audited a minimum of once each quarter for compliance with all terms of this specification by the responsible process control or QRA organization. Ground continuity and the presence of uncontrolled static voltages are considered critical and shall be checked more frequently as specified below. #### Ground Continuity (minimum of once a week) Ground connections (grounding wrist strap, ground wires on cords, etc.) shall be checked for electrical continuity. The presence of a 1 $M\Omega \pm 10\%$ resistor in the ground connections between both the operator wrist straps to the work surface and the work surface to ground connector must be verified. #### Grounded Conditions (minimum of once a week) A visual inspection shall be made to determine full compliance with this specification at static-free workstations during handling of static-sensitive items, including operator being grounded as required, static-sensitive items not being handled in unprotected or unauthorized areas, and no static-generating materials at the grounded workstation. #### Sleeve Protectors (minimum of once a week) A visual check shall be made to determine that each operator wearing loose-fitting or long-sleeved clothing either has sleeves properly rolled or covered with sleeve protectors properly grounded to the bare skin at the wrist. #### Static Voltage Levels (minimum of once a week) In addition to the visual inspections, a sample inspection using an electrostatic voltmeter will be used to check for uncontrolled electstatic voltages at or near electrostatic-controlled work stations. #### Conductive Floor Tiles (minimum of once a month) Conductive floors must have a resistance of not less than 100 k $\Omega$ from any point on the tile to earth ground. Also, resistance from any point-to-point on the tile floor three (3) feet apart shall be not less than 100 k $\Omega$ . The test methods to be used are ASTM-F-150-72 and NFPA 99. #### Records Written records must be kept of all these QC audits. #### Training Training is applicable for all areas where individuals come in contact with ESD-sensitive devices. It is the responsibility of each area supervisor to make sure that his/her people receive ESD training initially and every 12 months thereafter to maintain proficiency. Training should include static fundamentals, a review of applicable parts of this specification, and actual applications in the work area. | General Information | 1 | |----------------------------------------|-----| | Selection Guide | 2 | | Definition of Terms/Timing Conventions | 3 | | Dynamic RAMs | 4 | | Dynamic RAM Modules | 5 | | EPROMs/OTP PROMs/Flash EEPROMs | ×6 | | Video RAMs/Field Memories | | | Memory Cards | . 8 | | Military Products | 9 | | Logic Symbols | 10 | | Quality and Reliability | 11 | | Electrostatic Discharge Guidelines | 12 | | Mechanical Data | 13 | ### **Contents** #### CHAPTER 13. MECHANICAL DATA | MOS Memory Commercial | | |---------------------------------------------------------------------------|-------| | 50/44-Lead Thin Small-Outline Package (DC Suffix) | 13-5 | | 32-Lead Plastic Thin Small-Outline J-Lead Package (DD Suffix/DU Suffix) | 13-6 | | 40-Lead Plastic Thin Small-Outline J-Lead Package (DD Suffix/DU Suffix) | 13-7 | | 32-Lead Plastic Thin Small-Outline Package (DE Suffix) | 13-8 | | 20/26-Lead Small-Outline Package (DGA Suffix/DGB Suffix) | 13-9 | | 24/26-Lead Thin Small-Outline Package (DGA Suffix/DGB Suffix) | 13-10 | | 28-Lead Plastic Thin Small Outline Package (DGC Suffix) | 13-11 | | 24/28-Lead Thin Small-Outline Package (DGC Suffix/DGD Suffix) | 13-12 | | 40/44-Lead Thin Small-Outline Package (DGE Suffix) | 13-13 | | 64-Lead Small-Outline Package (DGH Suffix) | 13-14 | | 20/26-Lead Plastic Small-Outline J-Lead Package (DJ Suffix) | 13-15 | | 24/26-Lead Plastic Small-Outline J-Lead Package (DJ Suffix) | 13-16 | | 20/26-Lead Thin Small-Outline J-Lead Package (DN Suffix) | 13-17 | | 28-Lead Plastic Small-Outline J-Lead Surface Mount Package (DZ Suffix) | 13-18 | | 28/24-Lead Plastic Small-Outline J-Lead Surface Mount Package (DZ Suffix) | 13-19 | | 40-Lead Plastic Small-Outline J-Lead Surface Mount Package (DZ Suffix) | 13-20 | | 18-Lead Plastic Leaded Chip Carrier (FM Suffix) | 13-21 | | 32-Lead Plastic Leaded Chip Carrier Package (FM Suffix) | 13-22 | | 44-Lead Plastic Leaded Chip Carrier Package (FN Suffix) | 13-23 | | Ceramic Dual-In-Line Package (J Suffix) | 13-24 | | Plastic Dual-In-Line Package (N Suffix) | 13-26 | | 42-Lead Plastic Small Outline J-Lead Surface Mount Package (RE Suffix) | 13-27 | | 20-Lead Zig-Zag Plastic Package (SD Suffix) | 13-28 | | 60-Lead Memory Card | 13-29 | | 68-Lead Memory Card | 13-30 | | 88-Lead Memory Card | 13-31 | | 30-Lead AD Single-In-Line Memory Module | 13-32 | | 30-Lead Single-/Double-Sided BD Single-In-Line Memory Module | 13-33 | | 72-I ead BK Single-/Double-Sided Single-In-Line Memory Module | 13-34 | | 30-Lead U Single-In-Line Memory Module | 5 | |----------------------------------------------------------------------------------|---| | MOS Memory Military | | | 18-Lead Ceramic Chip Carrier Package (FG Suffix) | 6 | | 28/24-Lead Small-Outline Leadless Ceramic Chip Carrier Package (FNC Suffix) | 7 | | 20-Lead Small-Outline Leadless Ceramic Chip Carrier Package (FQ and HL Suffixes) | 8 | | 20-Lead Leaded Ceramic Chip Carrier Package (HJ Suffix) | 9 | | 28-Lead Ceramic Small-Outline J-Leaded Chip Carrier Package (HJ Suffix) | 0 | | 20-Lead Flatpack (HK Suffix) | 1 | | 28-Lead Flatpack (HKB Suffix) | 2 | | 20-Lead Small-Outline Leadless Ceramic Chip Carrier Package (HM Suffix) | 3 | | 20-Lead Ceramic Flatpack (HR Suffix) | 4 | | 28-Lead Ceramic Dual-In-Line Package (J Suffix) | 5 | | 18-Lead Ceramic Sidebrazed Dual-In-Line Package (JD Suffix) | 6 | | 20-Lead Ceramic Sidebrazed Dual-In-Line Package (JD Suffix) | 7 | | 28-Lead Ceramic Sidebrazed Dual-In-Line Package (JD Suffix) | 8 | | 20-Lead Zig-Zag In-Line Ceramic Package (SV Suffix) | 9 | #### 50/44-Lead Thin Small Outline Package (DC Suffix)‡ <sup>†</sup> Plastic body dimensions do not include mold protrusion. Maximum mold protrusion is 0, 254 mm (0.010) from the edge of the package bottom plastic. TMS416160 TMS426160 TMS416160P TMS426160P TMS418160 TMS428160 TMS418160P TMS428160P <sup>‡</sup> Applicable MOS Memory Devices: #### 32-Lead Plastic Thin Small-Outline J-Lead Package (TSOP) (DD Suffix/DU Suffix†)‡ <sup>†</sup> The DU suffix applies to the reverse form of the DD package shown above. All mechanical dimensions shown are applicable for both the DD and DU packages. Refer to the pinout drawings in the data sheet for correct pin numbers and index location for the DU package. ‡ Applicable MOS Memory Devices: TM27LV010A TMS27PC010A TMS27PC512 TMS28F010 TMS28F512 ## 40-Lead Plastic Thin Small-Outline J-Lead Package (TSOP) (DD Suffix/DU Suffix†)‡ <sup>†</sup> The DU suffix applies to the reverse form of the DD package shown above. All mechanical dimensions shown are applicable for both the DD and DU packages. Refer to the pinout drawings in the data sheet for correct pin numbers and index location for the DU package. ‡ Applicable MOS Memory Devices: TMS28F040 ## 32-Lead Plastic Thin Small Outline Package (TSOP) (DE Suffix)‡ <sup>†</sup> Plastic body dimensions do not include mold protrusion. Maximum mold protrusion is 0,254 mm (0.010) from the edge of the package bottom plastic. TMS416800 TMS427800 TMS416800P TMS427800P TMS417800 TMS426800 TMS417800P TMS426800P <sup>‡</sup> Applicable MOS Memory Devices: ## 20/26-Lead Small Outline Package (DGA Suffix/DGB Suffix†)§ <sup>†</sup> The DGB package suffix applies to the reverse form of the DGA package shown above. All mechanical dimensions shown are applicable for both the DGA and DGB packages. Refer to the pinout drawings in the data sheet for correct pin numbers and index location for the DGB package. ‡ Plastic body dimensions do not include mold protrusion. Maximum mold protrusion is 0,254 mm (0.010) from the edge of the package bottom TMS44100 TMS46100 TMS44100P TMS46100P TMS44400 TMS46400 TMS44400P TMS46400P <sup>§</sup> Applicable MOS Memory Devices: ## 24/26-Lead Thin Small Outline Package (DGA Suffix/ DGB Suffix)†§ <sup>†</sup> The DGB package suffix applies to the reverse form of the DGA package shown above. All mechanical dimensions shown are applicable for both the DGA and DGB packages. Refer to the pinout drawings in the data sheet for correct pin numbers and index location for the DGB package. ‡ Plastic body dimensions do not include mold protrusion. Maximum mold protrusion is 0,254 mm (0.010) from the edge of the package bottom plastic. <sup>§</sup> Applicable MOS Memory Devices: | TMS416100 | TMS417400 | TMS426400 | |------------|------------|------------| | TMS416100P | TMS417400P | TMS426400P | | TMS416400 | TMS426100 | TMS427400 | | TMS416400P | TMS426100P | TMS427400P | NOTE: The package information on this page also applies to the Product Preview version of the TMS416100, TMS416100P, TMS416400, TMS416400P, TMS417400P, and TMS417400P devices. ## 28-Lead Plastic Thin Small Outline Package (TSOP) (DGC Suffix)† <sup>†</sup> Applicable MOS Memory Devices: TMS44800 TMS44800P # 24/28-Lead Thin Small Outline Package (DGC Suffix/DGD Suffix†)§ <sup>†</sup> The DGD package suffix applies to the reverse form of the DGC package shown above. All mechanical dimensions shown are applicable for both the DGC and DGD packages. Refer to the pinout drawings for correct pin numbers and index location for the DGD package. TMS416400 TMS416100 TMS417400 <sup>\*</sup> Plastic body dimensions do not include mold protrusion. Maximum mold protrusion is 0,254 mm (0.010) from the edge of the package bottom plastic. <sup>§</sup> Applicable MOS Memory Devices: # 40/44-Lead Thin Small Outline Package (DGE Suffix)† <sup>†</sup> Applicable MOS Memory Devices: | SDRAM | TMS45160P | |-----------|-----------| | TMS44165 | TMS45165 | | TMS44165P | TMS45165P | | TMS45160 | | #### 64-Lead Small Outline Package (DGH Suffix)† <sup>†</sup> Applicable MOS Memory Devices: TMS55160 TMS55165 ## 20/26-Lead Plastic Small-Outline J-Lead Package (SOJ) (DJ Suffix)†‡ <sup>†</sup> Plastic body dimensions do not include mold protrusion. Maximum mold protrusion is 0,254 mm (0.010) from the edge of the package bottom plastic. <sup>‡</sup> Applicable MOS Memory Devices: | TMS4C1024 | TMS4C1060B | TMS44400 | TMS4610P | |------------|------------|-----------|-----------| | TMS4C1025 | TMS44100 | TMS44400P | TMS46400 | | TMS4C1027 | TMS44100P | TMS46100 | TMS46400P | | TMS/C1050B | | | | #### 24/26-Lead Plastic Small-Outline J-Lead Package (SOJ) (DJ Suffix)‡ <sup>†</sup> Plastic body dimensions do not include mold protrusion. Maximum mold protrusion is 0,254 mm (0.010) from the edge of the package bottom plastic. <sup>‡</sup> Applicable MOS Memory Devices: | TMS416100 | TMS417400 | .TMS426400 | TMS44C260 | |------------|------------|------------|-----------| | TMS416100P | TMS417400P | TMS426400P | TMS48C128 | | TMS416400 | TMS426100 | TMS427400 | TMS48C138 | | TMS416400P | TMS426100P | TMS427400P | | NOTE: The package information on this page also applies to the Product Preview version of the TMS416100, TMS416100P, TMS416400, TMS416400P, TMS417400, and TMS417400P devices. ## 20/26 Thin Small-Outline J-Lead Package (DN)† <sup>†</sup> Applicable MOS Memory Devices: TMS44C256 TMS4C1024 TMS4C1025 TMS4C1027 ## 28-Lead Plastic Small Outline J-Lead Surface Mount Package (DZ Suffix)† <sup>†</sup> Applicable MOS Memory Devices: | TMS416800 | TMS426800F | |------------|------------| | TMS416800P | TMS427800 | | TMS417800 | TMS427800F | | TMS417800P | TMS44800 | | TMS426800 | TMS44800P | ## 28/24-Lead Plastic Small Outline J-Lead Surface Mount Package (DZ Suffix)‡ <sup>†</sup> Plastic body dimensions do not include mold protrusion. Maximum mold protrusion is 0,254 mm (0.010) from the edge of the package bottom plastic. TMS416100 TMS416400 TMS417400 <sup>‡</sup> Applicable MOS Memory Devices: #### 40-Lead Plastic Small Outline J-Lead Surface Mount Package (DZ suffix)† <sup>†</sup> Applicable MOS Memory Devices: | TMS44165 | TMS45160P | |-----------|-----------| | TMS44165P | TMS45165 | | TMS45160 | TMS45165P | ## 18-Lead Plastic Leaded Chip Carrier (PLCC) (FM Suffix)† <sup>†</sup> Applicable MOS Memory Devices: TMS29F816 ## 32-Lead Plastic Leaded Chip Carrier Package (PLCC) (FM suffix)† <sup>†</sup> Applicable MOS Memory Devices: TMS27LV010A TMS27PC040 TMS27PC512 TMS27PC010A TMS27PC256 TMS28F010 TMS27PC020 TMS27PC510 TMS28F512 ## 44-Lead Plastic Leaded Chip Carrier Package (PLCC) (FN suffix)† NOTES: A. Centerline of center pin each side is within 0,10 (0.004) of package centerline as determined by this dimension. B. Location of each pin is within 0,127 (0.005) of true position with respect to center of pin on each side. C. The lead contact points are planar within 0,101 (0.004). † Applicable MOS Memory Devices: TMS27PC210A TMS27PC240 TMS28F210 #### Ceramic Dual-In-Line Package (J Suffix)† <sup>†</sup> Applicable MOS Memory Devices: | 28-PIN | 32-PIN | 40-PIN | |-----------|-------------|------------| | TMS27C128 | TMS27C010A | TMS27C210A | | TMS27C256 | TMS27C020 | TMS27C240 | | TMS27C512 | TMS27C040 | TMS27C400 | | | TMS27C510 | | | | TMS27LV010A | | ## Plastic Dual-In-Line Package (N Suffix)† † Applicable MOS Memory Devices: | 16-PIN | 18-PIN | 20-PIN | 28-PIN | 32-PIN | 40-PIN | |--------------------------|---------------------------------------------------|-----------|-------------------------------------------------------------------------------|-------------------------------------------------------------------|--------| | TMS4C1050B<br>TMS4C1060B | TMS4C1024<br>TMS4C1025<br>TMS4C1027<br>TMS4C1070B | TMS44C256 | TMS27PC128<br>TMS27PC256<br>TMS27PC512<br>TMS29F256<br>TMS29F258<br>TMS29F259 | TMS27LV010A<br>TMS27PC010A<br>TMS28F010<br>TMS28F040<br>TMS28F512 | | ## 42-Lead Plastic Small Outline J-Lead Surface Mount Package (RE Suffix)‡ <sup>†</sup> Plastic body dimensions do not include mold protrusion. Maximum mold protrusion is 0, 254 mm (0.010) from the edge of the package bottom plastic. <sup>‡</sup> Applicable MOS Memory Devices: | TMS416160 | TMS426160 | |------------|------------| | TMS416160P | TMS426160P | | TMS418160 | TMS428160 | | TMS418160P | TMS428160P | #### 20-Lead Zig-Zag Plastic Package (SD Suffix)‡ <sup>†</sup> Plastic body dimensions do not include mold protrusion. Maximum mold protrusion is 0,125 (0.005). <sup>‡</sup> Applicable MOS Memory Devices: | TMS4C1024 | TMS4C1060B | TMS44400 | TMS46100P | |------------|------------|-----------|-----------| | TMS4C1025 | TMS44C256 | TMS44400P | TMS46400 | | TMS4C1027 | TMS44100 | TMS46100 | TMS46400P | | TMS/C1050B | TMS44100D | | | #### 60-Lead Memory Card<sup>†</sup> <sup>†</sup> Applicable MOS Memory Devices: | CMS209 | CMS214 | CMS403 | CMS407 | |--------|--------|--------|--------| | CMS210 | CMS216 | CMS404 | CMS408 | | CMS212 | CMS401 | CMS405 | CMS409 | | CMS213 | CMS402 | CMS406 | CMS410 | | | | | | ## 68-Lead Memory Card<sup>†</sup> † Applicable MOS Memory Devices: CMS68F256 CMS68P256 CMS68F512 CMS68P512 CMS68F1MB CMS68P1MB CMS68F2MB ## 88-Lead Memory Card<sup>†</sup> † Applicable MOS Memory Devices: CMS88D4MB36 CMS88D8MB36 ## 30-Lead AD Single-In-Line Memory Module <sup>†</sup> Applicable MOS Memory Devices: TM024EAD9 TM024GAD8 TM4100EAD9 TM4100GAD8 TM497EAD9B TM497GAD8A ## 30-Lead Single-/Double-Sided BD Single In-Line Memory Module† <sup>†</sup> Applicable MOS Memory Devices: TM16100EBD9 TM16100GBD8 #### 72-Lead BK Single-/Double-Sided Memory Module† <sup>†</sup> Applicable MOS Memory Devices: TM124BBK32 TM248CBK32S TM256KBK36R TM512CBK32S TM124BBK32S TM248NBK36B TM256KBK36S TM512LBK36B TM124MBK36B TM248NBK36C TM496TBM40 TM512LBK36C TM124MBK36B TM248NBK36S TM496TBM40S TM512LBK36F TM124MBK36C TM248NBK36S TM497BBK32 TM512LBK36S TM124MBK36C TM248VBK40 TM497BBK32S TM892VBM40 TM124MBK36B TM248VBK40S TM497MBK36Q TM892VBM40S TM124MBK36B TM256BBK32 TM497MBK36Q TM892VBM40S TM124TBK40S TM256BBK32S TM497TBM40 TM893CBK32S TM124TBK40S TM256KBK36B TM497TBM40S TM893VBM40S TM248CBK32S TM256KBK36C TM512CBK32 TM893VBM40S ## 30-Lead U Single In-Line Memory Module<sup>†</sup> † Applicable MOS Memory Devices: TM124EU9B TM124EU9C TM124GU8A ## 18-Lead Ceramic Chip Carrier Package (FG Suffix) #### 28/24-Lead Small Outline Leadless Ceramic Chip Carrier (FNC Suffix) #### 20-Lead Small-Outline Leadless Ceramic Chip Carrier (FQ and HL Suffixes) #### 20-Lead Leaded Ceramic Chip Carrier (HJ Suffix) #### 28-Lead Ceramic Small Outline J-Leaded Chip Carrier (HJ Suffix) ## 20-Lead Flatpack (HK Suffix) #### 28-Lead Flatpack (HKB Suffix) #### 20-Lead Small-Outline Leadless Ceramic Chip Carrier (HM Suffix) #### 20-Lead Ceramic Flatpack (HR Suffix) #### 28-Lead Ceramic Dual-In-Line Package (J Suffix) #### 18-Lead Ceramic Sidebrazed Dual-In-Line Package (JD Suffix) #### 20-Lead Ceramic Sidebrazed 300-Mil Dual-in-Line Package (JDB Suffix) #### 20-Lead Ceramic Sidebrazed 400-Mil Dual-In-Line Package (JD Suffix) ## 28-Lead Ceramic Sidebrazed Dual-In-Line Package (JD Suffix) ## 20-Lead Zig-Zag In-line Ceramic Package (ZIP) (SV Suffix) # TI Worldwide **Sales Offices** ALABAMA: Huntsville: 4960 Corporate Drive, Suite 150, Huntsville, AL 35805, (205) 837-7530. ARIZONA: Phoenix: 8825 N. 23rd Avenue, Suite 100, Phoenix, AZ 85021, (602) 995-1007. CALIFORNIA: Irvine: 1920 Main Street, Suite CALIFORNIA: Irvine: 1920 Main Street, Suite 900, Irvine, CA 92714, (714) 660-1200; San Diego: 5625 Ruffin Road, Suite 100, San Diego, CA 92123, (619) 278-9600; Santa Clara: 5353 Betsy Ross Drive, Santa Clara: 6495054, (408) 980-9000; Woodland Hills: 21550 Oxnard Street, Suite 700, Woodland Hills: 21550 Oxnard Street, Suite 700, Woodland Hills: 21541400 S. Potense Street COLORADO: Aurora: 1400 S. Potomac Street, Suite 101, Aurora, CO 80012, (303) 368-8000. CONNECTICUT: Wallingford: 9 Barnes Industrial Park South, Wallingford, CT 06492, (203) 269-0074. FLORIDA: Altamonte Springs: 370 S. North Lake Boulevard, Suite 1008, Altamonte Springs, FL 32701, (407) 260-2116; Fort Lauderdale: 2950 N.W. 62nd Street, Suite 100, Fort Lauderdale, FL 33309, (305) 973-8502 Tampa: 4803 George Road, Suite 390, Tampa, FL 33634-6234, (813) 885-7588. GEORGIA: Norcross: 5515 Spalding Drive, Norcross, GA 30092-2560, (404) 662-7967. ILLINOIS: Arlington Heights: 515 West Algonquin, Arlington Heights, IL 60005, (708) 640-2925. INDIANA: Carmel: 550 Congressional Drive, Suite 100, Carmel, IN 46032, (317) 573-6400; Fort Wayne: 103 Airport North Office Park. Fort Wayne, IN 46825, (219) 489-4697. KANSAS: Overland Park: 7300 College Boulevard, Lighton Plaza, Suite 150, Overland Park, KS 66210, (913) 451-4511. MARYLAND: Columbia: 8815 Centre Park Drive, Suite 100, Columbia, MD 21045, (410) 964-2003. MASSACHUSETTS: Waltham: Bay Colony Corporate Center, 950 Winter Street, Suite 2800, Waltham, MA 02154, (617) 895-9100. MICHIGAN: Farmington Hills: 33737 W. 12 Mile Road, Farmington Hills, MI 48018, (313) 553-1581; MINNESOTA: Eden Prairie: 11000 W. 78th Street, Suite 100, Eden Prairie, MN 55344, (612) 828-9300. MISSOURI: St. Louis: 12412 Powerscourt Drive. Suite 125, St. Louis, MO 63131, (314) 821-8400. NEW JERSEY: Iselin: Metropolitan Corporate Plaza, 485 Bldg. E. U.S. 1 South, Iselin, NJ 08830, (908) 750-1050. NEW MEXICO: Albuquerque: 2709 J. Pan American Freeway, N.E., Albuquerque, NM 87101, (505) 345-2555. NEW YORK: East Syracuse: 6365 Collame NEW YORK: Last Syfacuse: 6365 Collamer Drive, East Syracuse, NY 13057, (315) 463-9291; Fishkill, Y1 12524, (914) 897-2900; Melville: 48 South Service Road, Suite 100, Melville, Y1 11747, (516) 454-6601; Pittsford: 2851 Clover Street, Pittsford, NY 14534, (716) 385-6770. NORTH CAROLINA: Charlotte: 8 Woodlawn Green, Charlotte, NC 28217, (704) 527-0930; Raleigh: 2809 Highwoods Boulevard, Suite 100, Raleigh, NC 27625, (919) 876-2725. OHIO: Beachwood: 23775 Commerce Park Road, Beachwood: 23775 Commerce Park Road, Beachwood, OH 44122-5875, (216) 765-7528; Beavercreek: 4200 Colonel Glenn Highway, Sulte 600, Beavercreek, OH 45431, (513) 427-6200. OREGON: Beaverton: 6700 S.W. 105th Street, Suite 110, Beaverton, OR 97005, (503) 643-6758. PENNSYLVANIA: Blue Bell: 670 Sentry Parkway, Suite 200, Blue Bell, PA 19422, (215) 825-9500. PUERTO RICO: Hato Rey: 615 Mercantil Plaza Building, Suite 505, Hato Rey, PR 00919, (809) 753-8700. (309) 73-8-700 TEXAS: Austln: 12501 Research Boulevard, Austin, TX 78759, (512) 250-6769; Dallas: 7839 Churchill Way, Dallas, TX 75251, (214) 917-1264; Houston: 9301 Southwest Freeway, Commerce Park, Suite 360, Houston, TX 77074, (713) 778-6592; Houston TX 77074, Houston, TX 77074, (713) 778-6592; Houston TX 77074, (713) 778-6592; Houston TX 77074 (713) 778-6592; Midland: FM1788 & I-20, Midland, TX 79711-0448, (915) 561-7137. UTAH: Salt Lake City: 2180 South 1300 East, Suite 335, Salt Lake City, UT 54106, (801) 466-8972. WISCONSIN: Waukesha: 20825 Swenson Drive, Suite 900, Waukesha WI 53186, (414) 798-1001. Sulie 900, Walkesha W15316b, (414) 795-1001. CANADA: Nepean: 301 Moodie Drive, Sulte 102, Mallom Center, Nepean, Ontario, Canada KZH 9C4, (613) 726-1970; Richmond Hill: 280 Centre Street East, Richmond Hill, Ontario, Canada L4C 1B1, (416) 884-9181; St. Laurent: 9460 Trans Canada Highway, St. Laurent, Quebec, Canada H4S 1R7, (514) 335-8392. AUSTRALIA (& NEW ZEALAND): Texas Instruments Australia Ltd., 6-10 Talavera Road, North Ryde (Sydney), New South Wales, Australia 2113, 2-878-9000; 14th Floor, 380 Street, Kilda Road, Melbourne, Victoria, Australia 3004, 3-696-1211; 171 Philip Highway, Elizabeth, South Australia 5112, 8 255-2066. BELGIUM: Texas Instruments Belgium S.A./N.V., Avenue Jules Bordetlaan 11, 1140 Brussels, Belgium, (02) 242 30 80. BRAZIL: Texas Instruments Electronicos do Brasil Ltda, Av. Eng. Luiz Carlos Berrini, 1461-110, andar, 04571, Sao Paulo, SP, Brazil, 11-535-5133. DENMARK: Texas Instruments A/S, Borupvang 2D, 2750 Ballerup, Denmark, (44) 68 74 00. FINLAND: Texas Instruments OY, Ahertajantle 3, P.O. Box 86, 02321 Espoo, Finland, (0) 802 6517. FRANCE: Texas Instruments France, 8-10 Avenue Morane-Saulnier, B.P. 67, 78141 Velizy-Villacoublay Cedex, France, (1) 30 70 1003. GERMANY: Texas Instruments Deutschland GERMANY: Texas Instruments Deutschland GmbH., Haggertystrasse 1, 8050 Freising, (08161) 80-0; Kurfurstendamm 195-196, 1000 Berlin 15, (030) 8 82 73 65; Dusseldorfer Strasse 40, 6236 Eschborn 1, (06196) 80 70; Kirchhorster Strasse 2, 3000 Hannover 51, (0511) 64 68-0; Maybachstrasse 1, 7302 Ostfildern 2 (Nellingen), (0711) 3403257; Gildehofcenter, Hollestrasse 3, 4300 Essen 1, (0201) 24 25-0. HOLLAND: Texas Instruments Holland B.V., Hogehilweg 19, Postbus 12995, 1100 AZ Amsterdam-Zuidoost, Holland, (020) 5602911. HONG KONG: Texas Instruments Hong Kong Ltd., 8th Floor, World Shipping Center, 7 Canton Road, Kowloon, Hong Kong, 737-0338. HUNGARY: Texas Instruments Representation, Budaorsi ut.42, 1112 Budapest, Hungary, IRELAND: Texas Instruments Ireland Ltd., 7/8 Harcourt Street, Dublin 2, Ireland, (01) 755233. (01) 755233. ITALY: Texas Instruments Italia S.p.A., Centro Direzionale Colleoni, Palazzo Perseo-Via Paracelso 12, 20041 Agrate Brianza (Mi), Italy, (039) 63221; Via Castello della Magliana, 38, 00148 Roma, Italy (06) 6572651; Via Amendola, 17, 40100 Bologna, Italy (051) 554004. JAPAN: Texas Instruments Japan Ltd., Aoyama 17, 40100 Bologna, Italy (051) 554004. JAPAN: Texas Instruments Japan Ltd., Aoyama Fuji Building 3-6-12 Kita-Aoyama Minato-ku, Tokyo, Japan 107, 03-498-2111; MS Shibaura, Building 9, 4-13-23 Shibaura, Minato-ku, Tokyo, Japan 108, 03-769-8700; Nissho-iwal Building 55, 25-8 Imabashi, Chuou-ku, Osaka, Japan 541, 06-204-1881; Dal-ni Toyota Building Nishl-kan 77, 4-10-27 Meieki, Nakamura-ku, Nagoya, Japan 450, 052-583-8691; Kanazawa Oyama-cho Dalichi Seimei Building 6F, 3-10 Oyama-cho, Canazawa-shi, Ishikawa, Japan 920, 0762-23-5471; Matsumoto Showa Building 6F, 1-2-11 Fukashi, Matsumoto-shi, Nagano, Japan 390, 0263-33-1060; Dalichi Olympic Tachikawa, Tokyo, Japan 190, 0425-27-6760; Yokohama Building 6F, 1-25-12, Akebono-cho, Tachikawa, Tokyo, Japan 190, 0425-27-6760; Yokohama Business Park East Tower 10F, 134 Goudo-cho, Hodogaya-ku, Yokohama-shi, Kanagawa, Japan 240, 045-338-1220; Nihon Seimei Kyoto Yasaka Building 5F, 843-2, Higashi Shiokohij-cho, Higashi-Iru, Nishincohi-ni, Shikohij-dori, Shirmogyo-ku, Kyoto, Japan 600, 075-341-7713; Sumitomo Seimei Kumagaya Building 8F, 2-44 Yayoi, Kumagaya-shi, Saitama, Japan 360, 0485-22-2240; 2597-1, Aza Harudai, Oaza Yasaka, Kitsuki-shi, Oita, Japan 873, 09786-3-3211. KOREA: Texas Instruments Korea Ltd., 28th Floor, Trade Tower, 159, Samsung-Dong, Kangnam-ku Seoul, Korea, 2-551-2800. MALAYSIA: Texas Instruments, Malaysia, Sdn. Bhd., Asia Pacific, Lot 36.1 #Box 93, Menara Maybank, 100 Jalan Tun Perak, 50050 Kuala Lumpur, Malaysia, 2306001. MEXICO: Texas Instruments de Mexico S.A. de C.V., Alfonso Reyes 115, Col. Hipodromo Condesa, MExico, D.F., 06170, 5-515-6081. NORWAY: Texas Instruments Norge A/S, P.B. 106, Refstad (Sinsenveien 53), 0513 Oslo 5, Norway, (02) 155 090. PEOPLE'S REPUBLIC OF CHINA: Texas Delicition of China: Texas of China: Texas of China Inc., Beijing Representative Office, 7-05 CITIC Building, 19 Jianguomenwal Dajie, Beijing, China, 500-2255, Ext. 3750. PHILIPPINES: Texas Instruments Asia Ltd., Philippines Branch, 14th Floor, Ba-Lepanto Building, Paseo de Roxas, Makati, Metro Manila, Philippines, PORTUGAL: Texas Instruments Equipamento Electronico (Portugal) LDA., Ing, Frederico Ulricho, 2650 Moreira Da Maia, 4470 Maia, Portugal (2) 948 1003. SINGAPORE (& INDIA, INDONESIA, THAILAND): Texas Instruments Singapore (PTE) Ltd., Asia Pacific, 101 Thomson Road, #23-01, United Square, Singapore 1130, 3508100. SPAIN: Texas Instruments Espana S.A., c/Gobelas 43, Urbanizasion La Florida, 28023, Madrid, Spain, (1) 372 8051; c/Diputacion, 279-3-5, 08007 Barcelona, Spain, (3) 317 91 80. SWEDEN: Texas Instruments International Trade SWEDEN: lexas instruments international trade Corporation (Sverigefilialen), Isafjordsgatan Box 30, 164 93 Kista, Sweden, (08) 752 58 00. SWITZERLAND: Texas Instruments Switzerland AG, Riedstrasse 6, 8953 Dietikon, Switzerland, (01) 744 2811. TAIWAN: Texas Instruments Taiwan Limited, Taipei Branch, 10th Floor, Bank Tower, 205 Tung Hua N. Road, Taipei, Taiwan, 10592, Republic of China, TURKEY: Texas Instruments, DSEG MidEast Regional Marketing Office, Karum Center, Suite 442, Iran Caddesi 21, 06680 Kavakildere, Ankara, Turkey, 4-468-0155. UNITED KINGDOM: Texas Instruments Ltd., Manton Lane, Bedford, England, MK41 7PA, (234) 270 111. # TI North Offices ALABAMA: Huntsville: (205) 837-7530 ARIZONA: Phoenix: (602) 995-1007 CALIFORNIA: Irvine: (714) 660-1200 San Diego: (619) 278-9600 Santa Clara: (408) 980-9000 Woodland Hills: (818) 704-8100 COLORADO: Aurora: (303) 368-8000 CONNECTICUT: Wallingford: (203) 269-0074 FLORIDA: Altamonte Springs: (407) 260-2116 Fort Lauderdale: (305) 973-8502 Tampa: (813) 885-7588 GEORGIA: Norcross: (404) 662-7967 ILLINOIS: Arlington Heights: (708) 640-3000 INDIANA: Carmel: (317) 573-6400 Fort Wayne: (219) 489-4697 KANSAS: Overland Park: (913) 451-4511 MARYLAND: Columbia: (410) 964-2003 MASSACHUSETTS: Waltham: (617) 895-9100 MICHIGAN: Farmington Hills: (313) 553-1581 MINNESOTA: Eden Prairie: (612) 828-9300 MISSOURI: St. Louis: (314) 821-8400 NEW JERSEY: Iselin: (908) 750-1050 NEW MEXICO: Albuquerque: (505) 345-2555 NEW YORK: East Syracuse: (315) 463-9291 Flahkill: (914) 897-2900 Melville: (516) 484-6800 Pittsford: (716) 385-6770 NORTH CAROLINA: Charlotte: (704) 527-0930 Raleigh: (919) 876-2725 OHIO: Beachwood: (216) 765-7258 Beavercreek: (513) 427-6200 OREGON: Beaverton: (503) 643-6758 PENNSYLVANIA: Blue Bell: (215) 825-9500 PUERTO RICO: Hato Rey: (809) 753-8700 TEXAS: Austin: (512) 250-6769 Dallas: (214) 917-1264 Houston: (713) 778-6592 Midland: (915) 561-7137 UTAH: Salt Lake City: (801) 466-8972 WISCONSIN: Waukesha: (414) 798-1001 CANADA: Nepean: (613) 726-1970 Richmond Hill: (416) 884-9181 St. Laurent: (514) 335-8392 # TI Regional **Technology Centers** CALIFORNIA: Irvine: (714) 660-8140 Santa Clara: (408) 748-2222 GEORGIA: Norcross: (404) 662-7945 ILLINOIS: Arlington Heights: (708) 640-2909 INDIANA: Indianapolis: (317) 573-6400 MASSACHUSETTS: Waltham: (617) 895-9196 MEXICO: Mexico City: 491-70834 MINNESOTA: Minneapolis: (612) 828-9300 TEXAS: Dallas: (214) 917-3881 CANADA: Nepean: (613) 726-1970 ## Customer **Response Center** TOLL FREE: OUTSIDE USA: E: (800) 336-5236 USA: (214) 995-6611 (8:00 a.m. – 5:00 p.m. CST) # TI Authorized American Sales North American Distributors Alliance Electronics, Inc. (military product only) Alliance Electronics, Inc. (military product Almac/Arrow Anthem Electronics Arrow/Schweber Future Electronics (Canada) GRS Electronics Co., Inc. Hall-Mark Electronics Marshall Industries Newark Electronics Newark Electronics (Part of the Canada) GRS Zeus Components # **TI Distributors** ALBIAMA: ATOMSCHWBOET (205) 637-6955; Filli-Mark (205) 837-8700; Marshall (205) 861-8600; Arrow/Schweber (602) 437-0756; Hall-Mark (602) 431-0030; Marshall (602) 496-0290; Wyle (602) 437-2088. 495-0290; Wyle (602) 437-2098. CALIFORNIA: Los Angeles/Orange County: Anthem (818) 775-1333, (714) 768-4444; Arrow/Schweber (818) 380-9686, (714) 838-542; Hall-Mark (818) 773-4500, (714) 727-6000; Marshall (816) 878-7000, (714) 458-5301; Wyle (818) 880-9000, (714) 863-9953, Zeus (714) 921-9000, (818) 889-3838; Sacramento: Anthem (816) 624-9744; Hall-Mark (916) 624-9781; Marshall (916) 635-9700; Wyle (916) 638-5282; San Diego: Anthem (619) 453-9700; Wyle (916) 638-5282; San Diego: Anthem (619) 453-9005; Arrow/Schweber (619) 555-4800; Hall-Mark (619) 268-1201; Marshall (619) 578-9600; Wyle (619) 565-9171; Zeus (619) 277-9681. Sen Francisco Bey Ares: Anthen (408) 453-1200; Arrow/Schweber (408) 441-9700, (510) 490-9477; Hall-Mark (408) 432-4000; Marshall (408) 942-4600; Wyle (408) 727-2500; Zeus (408) 629-4789. COLORADO: Anthem (303) 790-4500; Arrow/Schweber (303) 799-0258; Hall-Mark (303) 790-1662; Marshall (303) 451-8383; Wyle (303) 457-9953. CONNECTICUT: Anthem (203) 575-1575; Arrow/Schweber (203) 265-7741; Hall-Mark (203) 271-2844; Marshall (203) 265-3822. FLORIDA: Fort Lauderdale: Arrow/Schweber (305) 429-8200; Halli-Mark (305) 971-9280; Marshall (305) 977-4880. Orlando: Arrow/Schweber (407) 333-9300; Hall-Mark (407) 830-5855; Marshall (407) 767-8585; Zeus (407) 788-9100. Tampa: Hall-Mark (813) 541-7440; Marshall (813) 573-1399. GEORGIA: Arrow/Schweber (404) 497-1300; Hall-Mark (404) 623-4400; Marshall (404) 923-5750. (104) 923-9404, Mastrali (104) 923-9750. ILLINOIS: Anthem (708) 884-0200; Arrow/Schweber (708) 250-0500; Hall-Mark (312) 860-3800; Marshall (708) 490-0155; Marshall (708) INDIANA: Arrow/Schweber (317) 299-201; Hall-Mark (317) 872-8875; Marshall (317) 297-0483. IOWA: Arrow/Schweber (319) 395-7230. KANSAS: Arrow/Schweber (913) 541-9542; Hail-Mark (913) 888-4747; Marshall (913) 492-3121. MARYLAND: Anthem (301) 995-6640; Arrow/Schweber (301) 598-7800; Hall-Mark (301) 988-9800; Marshall (301) 622-1118; Zeus (301) 997-1118. MASSACHUSETTS: Anthem (508) 657-5170; Arrow/Schweber (508) 658-0900; Hall-Mark (508) 657-0902; Marshall (508) 658-0810; Wyle (617) 272-7300; Zeus (617) 246-8200. MICHIGAN: Detroit: Arrow/Schweber (313) 462-2290; Hall-Mark (313) 416-5800; Marshall (313) 525-5850; Newark (313) 967-0600. Newark (313) 967-0600. MINNESOTA: Anthem (612) 944-5454; Arrow/Schweber (612) 941-5280; Hall-Mark (612) 881-2600; Marshall (612) 559-2211. MISSOURI: Arrow/Schweber (314) 567-6868; Hall-Mark (314) 291-5350; Marshall (314) 291-4650. NEW JERSEY: Anthem (201) 227-7960; Arrow/Schweber (201) 227-7880, (609) 596-8000; Hall-Mark (201) 515-3000, (609) 235-1900; Marshall (201) 882-0320, (609) 234-9100. NEW MEXICA: Alliance (565) 292-3360. NEW MEXICO: Alliance (505) 292-3360. NEW MEXICO: Alliance (505) 292-3360. NEW YORK: Long Island: Anthem (516) 864-6600; Arrow/Schweber (516) 231-1000; Hall-Mark (516) 737-0600; Marshall (516) 273-2424; Zeus (914) 937-7400. Rochester: Arrow/Schweber (716) 427-0300; Hall-Mark (716) 425-5300; Marshall (716) 235-7520. Syracuse: Marshall (607) 785-2345. NORTH CAROLINA: Arrow/Schweber (919) 876-3132; Hall-Mark (919) 872-0712; Marshall (919) 878-9882. OHIO: Cleveland: Arrow/Schweber (216) 248-3990; Hall-Mark (216) 349-4632; Marshall (216) 248-1788. Columbus: Hall-Mark (614) 888-3313. Dayton: Arrow/Schweber (513) 435-5563; Marshall (513) 898-4480; Zeus (513) 293-6162. OKLAHOMA: Arrow/Schweber (918) 252-7537; Hall-Mark OKLAHOMA: Arrow/Schweber (918) 252-7537; Hall-Mark (918) 254-6110. OREGON: Almac/Arrow (503) 629-8000; Anthem (503) 643-1114; Marshall (503) 644-5050; Wyle (503) 643-7900. PENNSYLVANIA: Anthem (215) 443-5150; Arrow/Schweber (215) 928-1800; GRIS (215) 922-7037; (609) 964-8505; Marshall (412) 788-0441. TEXAS: Austin: Arrow/Schweber (512) 835-4180; Hall-Mark (512) 258-848; Marshall (512) 837-1991; Wyle (512) 435-8853; Dallas: Anthem (214) 238-7100; Arrow/Schweber (214) 380-6464; Hall-Mark (214) 553-4300; Marshall (214) 233-5200; Wyle (214) 235-9953; Zeus (214) 783-7010; Houston: Arrow/Schweber (713) 530-4700; Hall-Mark (713) 781-6100; Marshall (713) 467-1666; Wyle (713) 879-9953. UTAH: Anthem (801) 973-8555; Arrow/Schweber (801) 973-6913; Marshall (801) 973-2288; Wyle (801) 974-9953. WASHINGTON: Almac/Arrow (206) 643-9992, Anthem (206) 483-1700; Marshall (206) 486-5747; Wyle (206) 881-1150. WISCONSIN: Arrow/Schweber (414) 792-0150; Hall-Mark (414) 797-7844; Marshall (414) 797-8400. CANADA: Calgary: Future (403) 235-5325; Edmonton: Future (403) 438-2858; Montreal: Arrow/Schweber (514) 421-7411; Future (514) 694-7710; Marshall (514) 694-8142 Ottawa: Arrow/Schweber (613) 226-6903; Future (613) 820-8313. Quebec: Future (418) 897-6666. Toronto: Arrow/Schweber (416) 670-7769; Future (416) 612-9200; Marshall (416) 458-8046. Vancouver: Arrow/Schweber (604) 421-2333; Future (604) 294-1166.0 ## TI Die Processors Chip Supply (407) 298-7100 (818) 768-7400 (512) 834-2022 Elmo Semiconductor Minco Technology Labs