# IOU-40 Theory of Operation M-4660 TD-4480 # IOU 40 Theory of Operation First Printing: June 1979 © Qantel Corporation # Ь # Table of Contents | • | HARDWARE | |---|------------------------------------------| | | IOU-40 AcronymsInside covers | | | Capsule Description of the IOU-40I-1 | | | IOU-40's in Possible ConfigurationsI-2 | | | Block Diagram ExplanationI-3 | | | Explanation of the Logic Drawings: | | | Sheet 1 (Low Status $\emptyset$ ) | | | CPU READ OperationI-12 | | | CPU WRITE OperationI-13 | | | Sheet 2 (Address Counter)I-16 | | | Sheet 3 (Data Register)I-17 | | | Sheet 4 (16K Byte Dynamic RAM)I-18 | | | Sheet 5 (Z-8Ø Status and ROM)I-19 | | | Sheet 6 (Z-8Ø) | | | Sheet 7 (Select and Command Decode) I-24 | | | Sheet 8 (SIO and Speed Select)I-26 | | | Sheet 9 (Dialers)I-29 | | | Sheet 10 (Parity Logic) | | | Sheet ll (Block Diagram)I-32 | | | IC's Used in the IOU-40I-33 | | | IOU-40 Documents Listing | | 9 | OPERATIONAL DESCRIPTION | | | IOU-40 Operational NotesII-1 | | | Two-Port RAM VariablesII-4 | | | 16K RAM Memory MapII-5 | | | Z-8Ø Input/Output Port DefinitionsII-8 | | | Z-8Ø Memory-Mapping DefinitionsII-8 | | | Register Bit SummaryII-9 | | | Message FormatsII-11 | | • | BOARD INTERFACES | | | Pl ConnectorIII-1 | | | | P2 Connector.....III-2 | | P3 and P4 ConnectorsIII-3 | |---|-------------------------------------------------------| | | P5 and P6 ConnectorsIII-4 | | € | TEST PROGRAMS | | | *LOOP40IV-1 | | | *ETP40IV-3 | | | CTC40IV-5 | | | CPU40IV-6 | | | SIO40IV-8 | | _ | APPENDIX | | • | | | | BibliographyV-1 | | | Index to the Logic DrawingsV-2 | | | Logic DrawingsFoldouts | | _ | | | • | FIGURE LIST | | | Figure 1 IOU-40's in Possible ConfigurationsI-2 | | | Figure 2 Overall Block Diagram of the IOU-40I-4 | | | Figure 3 CPU READ Cycle TimingI-12 | | | Figure 4 CPU WRITE Cycle TimingI-14 | | | Figure 5 Low Status ØI-15 | | | Figure 6 16K RAM Memory MapII-5 | | | Figure 7 Transmit Clock Control Bit DefinitionsII-9 | | | Figure 8 Dialer Control Bit DefinitionsII-9 | | | Figure 9 Dialer Status Bit DefinitionsII-9 | | | Figure 10 - Status Ø LoadII-10 | | | Figure 11 - Status Ø ReadII-10 | | | Figure 12 - Status Ø Register as seen by the CPUII-10 | | | Figure 13 - Message FormatsII-11 | | | Figure 14 - Pl ConnectorIII-l | | | Figure 15 - P2 ConnectorIII-2 | | | Figure 16 - P3 & P4 ConnectorsIII-3 | | | Figure 17 - P5 & P6 ConnectorsIII-4 | #### CAPSULE DESCRIPTION OF THE IOU-40 The IOU-40, a dual channel communications controller, was designed for interprocessor data exchange utilizing variable message syntax. Synchronous, asynchronous, and SDLC disciplines are included in this framework; each IOU-40 channel operates independently, interfacing a serial RS-232-C line. Used in conjunction with the Qantel Device 40 board, each channel possesses automatic dialing capabilities and voice response functions. The on-board Z-80 microprocessor is complemented by two Z-80 support IC's: the SIO, serial input-output, and the CTC, counter-timer circuit. Together, these IC's simplify and enhance the accomplishment of a wide variety of communication tasks. A scheduler program contained in ROM acts to alternately service the two channels for smooth, simultaneous data transfer at speeds up to 9600 bits per second. Under certain conditions, a single active channel may be operated at a top speed of 19,200 bits per second. A 16K dynamic RAM, accessible to the main CPU and the IOU-40's Z-8Ø, is used as a buffer during data exchange, as well as a storage area for programs downloaded from the CPU to control communication activities. Other locations within this RAM are used for variables applicable to current channel operations. # 10U 40's In Possible Configurations Figure 1 #### BLOCK DIAGRAM EXPLANATION The basic elements of the IOU-40 and their interrelationships are illustrated in the block diagram. Control instructions from the CPU are sent out for decoding along the 4-bit IOE bus; data and other information passes through the bidirectional IOB bus. The IOB bus is extended by a buffer for reduced loading to form the IOB-Pl bus. Through this bus, address values are loaded into the Address Counter, data is channeled into the Write register, and board-select addresses are routed to a comparator for CPU selection of the controller. A decoded Write Control instruction from the CPU activates the load input of the low Address Counter, latching an address value supplied by the IOB bus at the arrival of STROBE. A subsequent Write Control instruction transfers the low Address Counter contents to the high Address Counter, and fills the low position with a new address value from the IOB bus. In this manner, the CPU can address the 16K Two-Port RAM. The Two-Port RAM acts as a buffer during communication exchanges, as a storage area for variable status values, and as an area to accept programs downloaded by the CPU to match the IOU-40 to the necessary communication protocol. Proper addressing of the RAM requires a row address (supplied by the low Address Counter) and a column address (from the high Address Counter), latched consecutively into the RAM memory chips through the A-bus. When the Z-8Ø wishes to address the RAM, it supplies a row address, followed by a column address by consecutively enabling first the low and then the high lines of its AD bus onto the A-bus. Figure 2 #### BLOCK DIAGRAM EXPLANATION CONTINUED The Parity Checking circuit produces an 'odd' or 'not odd' parity value for each data word passing into the RAM and stores it in a 16K by 1 RAM at an address location matching the address used for the Two-Port RAM. When the data is read out of the Two-Port RAM, the parity is again calculated and compared with the 'odd' or 'not odd' value stored in the Parity Memory. An error results in an indication sent to the Status Ø register and an error indicator triggering on the IOU-40 board. The 2K ROM contains a scheduler which monitors the activities of Channel A and Channel B and allows them to function at a maximum data rate through a number of basic control sequences. The Z-8Ø SIO is the site of data conversion. Besides basic parallel-to-serial conversion for transmitted data and serial-to-parallel for received data, the SIO is programmable for adaptation to a wide variety of serial data communications requirements. Synchronous, asynchronous, and SDLC protocols are handled over two independent channels; data integrity is internally monitored by various modes; and modem controls are handled. Data routed to and from the CPU must pass through either the Read register or the Write register. By the CPU issuing a SET READ, Bus Request to the Z-80 is set. When the Z-80 issues a Bus Acknowledge, the Read register is loaded with the contents of the address location pointed to by the Address Counter. The Bus Request signal is then dropped (setting Service Request) and the CPU reads the data from the register (clearing Service Request and setting Bus Request). This process is repeated as often as necessary until terminated by the CPU. #### BLOCK DIAGRAM EXPLANATION CONTINUED When the CPU issues a SET WRITE, Service Request becomes active. After the CPU loads a data word into the Write register, Service Request is cleared and Bus Request is pulled. At the response of the Z-80, the issuing of Bus Acknowledge, the word in this register is written into the memory location specified by the Address Counter (previously loaded by the CPU). When Bus Request drops inactive, Service Request is raised allowing the main CPU to continue the process. The Status Ø register provides the CPU direct access to certain information (see Figure 12) concerning channel activity, data present in the RAM for reading, and Interrupt to the backplane. Although the Z-8Ø lacks the capability for reading the lower four bits of Status Ø (which are hardware flip-flops), it is able to read the upper four bits to determine if the CPU has responded to Interrupt. If so, the register will be cleared; this resetting occurs automatically whenever the CPU performs a READ STATUS 2. By writing to the Status Ø register, the Z-8Ø accomplishes memory-mapped functions. The Parity Checking circuit can be enabled, the signal LOOP can be activated creating a Channel A feedback loop, and the Interrupt line to the backplane can be pulled by this means. The Status 2 register consists of a tri-state buffer hardwired to a set value (\$A3) to indicate to the CPU the controller's identity as an IOU-40. The Z-80 CTC chip (Counter-Timer Circuit) controls the rate of data transmission and reception (this rate can also be controlled by external clock signals under certain circumstances), and acts as a running timer to ensure no longer than 10 milliseconds is allowed while waiting for a response from one #### BLOCK DIAGRAM EXPLANATION CONTINUED channel. A Z-80 microprocessor drives, monitors, and regulates all onboard operations at a rate determined by the IOU-40's clock oscillator: 2.4576 MHz. Full test panel interface with the Z-80 is possible through the P2 connector. The Auto-Dial Network is designed for use in conjunction with the Device 40, making it possible to automatically access telephone lines, receive incoming calls, record voice messages from the telephone lines, and respond by playing back prerecorded messages. The use of Auto-Call Units is also possible in order to handle telephone line interfacing. The Chip Select is an octal decoder tied to the Z-80's address lines used to generate memory-mapped signals for accessing ROM, Status 0 register, the Automatic Call-Up flip-flops, and for selecting internal or external Transmit Clocks, inputting status from the Auto-Dial Network, and writing to the Status 0 register for further memory-map operations. #### EXPLANATION OF THE LOGIC DRAWINGS The following section will discuss in page-by-page succession the Qantel Logic Drawings for the IOU-40 (included in the back of this manual). Copies of these documents including all updates and changes may be obtained by requesting Drawing No. D30720 from the Drafting Department. #### Sheet 1 -- Low Status Zero The proper addressing of the dynamic 16K RAM (eight RAM7 chips) requires the periodic output of a row address followed by a column address which acts as a strobe to latch the entire address value into the memory chips. When the CPU is providing the address to this RAM, the low 7 bits from the Address Counter provide the row address; the high 7 bits, the column address. The Z-8Ø supplies row and column address by sending out the proper values on its AD bus which are then multiplexed to the memory chips. The signals which create the necessary timing for accessing RAM are shown in columns 6,7, and 8 of sheet 1. #### ADDRESSING THE TWO-PORT RAM -- ROW ADDRESS Figures 3 and 4 illustrate the relative timing of the signals used during addressing operations. The CAD (Column Address) flip-flop produces the signals for determining which half of the Address Counter (or AD bus), high or low, will be used at a given time. CAD-ØP, the not-Q output, is driven high by MREQ-N or AD15-N going inactive which triggers the reset of the CAD flip-flop. CAD-ØP in combination with BUSAK-P will enable the buffers carrying the low order address information (in this case, the row address) to each of the memory chips. After a half clock cycle setup time, MREQ-N going low combined with the AD15-N signal low will produce RAS-N (Row Address Strobe), the signal to latch the 7 bits of row address information into the memory chips. #### ADDRESSING THE TWO-PORT RAM -- COLUMN ADDRESS To transfer the high order address information to the memory chips the CAD flip-flop must be set: RFSH-N going high applies a high to the 'D' input of the FF4 in conjunction with a positive-going clock edge to produce the 'set' condition. With the high order address information enabled through a buffer, the CAS (Column Address Strobe) flip-flop is triggered to 'set' (again, a half clock cycle is allowed for set-up time of the address value on the lines). This strobes the column address into the memory chips where internal multiplexing will generate the unique address location for READ or WRITE operations. #### WRITE ENABLE To enter data into the Two-Port RAM during a Write operation, an additional signal must be present besides the column and row address. Write Enable (WE-N) occurs when a particular set of conditions is satisfied: (1) RD-N is high (indicating a Read operation is not taking place). (2) RFSH-N is high. (3) MREQ-N and AD15-N are both low (active). #### INCREMENTING THE ADDRESS COUNTER A signal designated COUNT-N is applied to the Address Counter clock inputs automatically under the following conditions: (1) The main CPU is loading an address value. An untimed WRC signal provides a data input to a flip-flop that when clocked by a strobed WRC signal activates the load enables of the counters. (2) During a CPU read of data, RDD-N triggers COUNT-N. (3) The coincidence of the following signals produces COUNT-N: Service Request inactive (not-Q high); the CAS flip-flop set; BUSAK-P high; the Write Busy flip-flop high. These conditions occur during a CPU write data operation. Note that cases '2' and '3' cause normal counting, while case '1' is a synchronous load operation. STATUS Ø REGISTER -- LOW BITS TO THE CPU A series of four Dual-D flip-flops buffered to the IOB bus lines 00 through 03 comprise the low half of the Status Ø register as seen by the main CPU. A READ STATUS Ø instruction sent on the IOE bus will enable these values plus the upper four bits which are firmware-controlled and loaded by the Z-8Ø. The upper four bits connect with the IOB bus lines 10 through 13. Figure 12 illustrates the bit designations as seen by the CPU. Figure 5 illustrates those signal combinations that alter the flip-flops in the Status Ø register. Because of its unique nature, the Service Request flip-flop bears further consideration. Negative logic is used in this instance -- a high signal present at the not-Q output is an indication of a Service Request. The Q output is tied around to the Reset input so that in conditions where Set is applied (READ DATA or WRITE DATA commands from the CPU), Service Request cannot be activated. When Service Request is activated, the low output of Q locks the flip-flop in this state until another Set occurs to break lock. #### BUS REQUEST A Bus Request to the $Z-8\emptyset$ is the result of one of two possible sequences: (1) The CPU issues a SRD (SET READ) instruction, which sets the Read flip-flop and creates a high on one side of AND-gate 6.C. The CPU then issues a RDD (READ DATA) which creates a high out of the Q output of Service Request providing the other high to AND-gate 6C, producing BUSRQ-N. The Z-80 will recognize a BUSRQ-N at the conclusion of its current machine cycle. #### BUS ACKNOWLEDGE Bus Acknowledge from the Z-8 Ø acting in combination with other signals has a number of functions. BUSAK-N is gated through AND-gate 5E (if there is no Service Request and either the Read Busy flip-flop or the Write Busy flip-flop is active) to place a high signal at the data input of the Memory Request flip-flop. The next rising edge of the FASTCLK-P signal will set this flip-flop. The Q output high passes to Tri-state buffer 4E, already enabled by BUSAK-N being present, and the result is the signal MREQ-N being generated. BUSAK-P in combination with the signal WR-lP (Q output of the Write Busy flip-flop) acts to enable the contents of the Write register onto the DA bus. The resultant actions of the CAD, CAS, RAS, and WE signals will direct the data on the DA bus into the correct Two-Port RAM location. BUSAK-P is used in combination with the signals CAD-IP and CAD-ØP to provide row and column address multiplexing to the RAM chips. Tri-state buffers 3H and 3J (sheet 6) are enabled for Z-8Ø addressing; Tri-state buffers 3A and 3B for the CPU through the Address Counter. #### SEQUENCE OF EVENTS IN A CPU READ OPERATION - (1) CPU loads the Address Counter to the desired location for the READ. - (2) CPU issues SET READ which turns on the Read Busy flip-flop in the Status $\emptyset$ register. - (3) Bus Request goes true (the ANDed combination of Read Busy and no Service Request). - (4) When the Z-8Ø responds with Bus Acknowledge, the data word (accessed from the Two-Port RAM at the location indicated by the Address Counter) is transferred to the Read register. ## CPU READ CYCLE TIMING Figure 3 ## SEQUENCE OF EVENTS IN A CPU READ OPERATION CONTINUED - (5) This results in Service Request being set (thus dropping Bus Request). - (6) The CPU issues READ DATA (incrementing the Address Counter) to obtain the data word in the Read register. This turns off Service Request. - (7) Turning off Service Request raises Bus Request which starts the entire process over again. - (8) When the CPU has completed its Read operation, it issues TERMINATE, ending the sequence. ### SEQUENCE OF EVENTS IN A CPU WRITE OPERATION - (1) CPU loads the Address Counter to the desired location for the WRITE. - (2) CPU issues SET WRITE which turns on the Write Busy flipflop in the Status Ø register and sets the Service Request active. - (3) CPU issues WRITE DATA which loads the data word into the Write register, turns off Service Request, and raises Bus Request. - (4) When the Z-80 responds by issuing Bus Acknowledge, the value in the Address Counter is given to the Two-Port RAM. - (5) The contents of the Write register are written into the designated location in the Two-Port RAM. - (6) Service Request is raised, Bus Request is dropped, and the Address Counter is incremented. - (7) This process continues until the CPU issues TERMINATE. # CPU WRITE CYCLE TIMING Figure 4 ## LOW STATUS O TO CPU Figure 5 ## EXPLANATION OF THE LOGIC DRAWINGS Sheet 2 -- Address Counter Physically, the Address Counter consists of four 4-bit Synchronous Counter chips, 74LS161's. They are loaded exclusively by the main CPU by issuing two consecutive WRITE CONTROL commands, the 'control word' (sent out on the IOB bus) representing the high or low order values of a 14-bit address. The first WRITE CONTROL instruction parallel loads the lower counters with the value on the IOB bus (LOAD-N activates the load pins; COUNT-N, originating on sheet 1 of the logics provides the clock). The second WRITE CONTROL instruction loads the low order address value into the high order position, and loads the actual low order bits into the low order position. The address is introduced to the Two-Port RAM memory chips along the 7-bit A-bus through Tri-state buffers 3A and 3B in two separate steps. The coincidence of the signals CAD-IP and BUSAK-P enables the high order address onto the A-bus, representing the column address. CAD-ØP and BUSAK-P enables the low address value onto the A-bus, representing the row address. The signal RES-N from the CPU will clear the Address Counter. EXPLANATION OF THE LOGIC DRAWINGS Sheet 3 -- Data Register The Write register and the Read register act as intermediary storage locations between the main CPU and the IOU-40 for data transfer. Each is loaded with a data byte by the appearance of a clock signal and read (through internal tri-state buffering) by the appearance of an enable signal. The Write register is loaded with a data word from the IOB-Pl bus at the arrival of WRD (Write Data) at the clock input. The Z-8Ø enables the internal tri-state buffer by issuing BUSAK-P. BUSAK-P and WR-lP, the output of the WRITE BUSY flip-flop, combine to produce the enable signal which then allows the data byte to be accepted off the DA bus into the memory location predetermined by the memory address gating. The Read register is loaded by the trailing edge of the BUSRQ-N signal. The CPU selects the location in the Two-Port RAM it wishes to READ by loading a value into the Address Counter. Cued to the completion of the register loading by Service Request coming active, the CPU enables the data byte onto its IOB bus by issuing RDD-NU (READ DATA). Tri-state buffers 1C and 2D are held constantly active by low inputs to their enable pins. EXPLANATION OF THE LOGIC DRAWINGS Sheet 4 -- 16K Byte Dynamic RAM The 16K by 8 bit Two-Port RAM consists of eight 16K by 1 dynamic memory chips. Addressing takes place on the 7-bit A-bus; the CPU initiates addressing through the Address Counter; whereas, the Z-8Ø uses the AD bus. The total address is introduced to the memory chips in two separate stages: a 7-bit row address (latched into the chip with the RAS-N signal) followed by a 7-bit column address (the signal CAS-ØP acts as a control for outputting data). The signal WE-N is activated to write data into the Two-Port RAM. During Refresh cycles only the RAS-N signal is applied to the memory chips. Each Refresh cycle, automatically initiated by the $Z-8\emptyset$ , will refresh one of the 128 row address locations. All 128 row addresses must be refreshed every 2 milliseconds or less. Data is outputted and received by the Two-Port RAM on the DA bus. ## EXPLANATION OF THE LOGIC DRAWINGS Sheet 5 -- Z-80 Status and ROM The Status $\emptyset$ register exists for the Z-8 $\emptyset$ in a different context than it does for the CPU. The lower four bits of Status $\emptyset$ (as seen on sheet 1 of the logics) are entirely hardware controlled. These bits are read only by the CPU and cannot be accessed by the Z-8 $\emptyset$ . The high Status Ø register, as represented by half of the octal flip-flop 3D, provides the CPU with four more bits of information to be coupled onto the upper four lines of its IOB bus. The Z-8Ø provides the information for the high Status Ø by writing the pseudo-memory location \$0800. This generates the signal SOH-N (decoding takes place on sheet 6 by the octal decoder 4H) which provides a clock for latching the data on the DB bus (provided by the Z-8Ø on the DA bus). The other half of the octal flip-flop provides the Z-8Ø with the ability to activate two control signals (by writing binary l's into the proper positions): PEN-P and LOOP-P. PEN-P is the Parity Enable signal for initializing the Parity Checking circuit. LOOP-P creates a feedback loop in Channel A by enabling a buffer. The bit designations as written to this register by the $Z-8\emptyset$ are: | <b>2**0</b> Se | et Loo | р Те | st Mod | le | |----------------|--------|------|--------|------| | 2**1E1 | nable | Pari | ty Cir | cuit | | 2**2No | ot Use | đ | | | | 2**3I1 | nterru | pt | | | | 2**4F | lag l | | | | | 2**5Cl | nannel | АТ | ermina | ate | | 2**6Cl | nannel | вт | ermina | ate | | 2**7II | nopera | tive | | | The Status 2 register is hardwired to a value (\$A3) to indicate to the CPU the IOU-40's identity. The act of the CPU reading the Status 2 register clears the high Status $\emptyset$ register (this departs from conventional backplane protocol). RS2-NS ties directly to the Status $\emptyset$ FF5 reset pin. The IOU-40 can detect the clearing of the Status $\emptyset$ register by reading pseudo-location \$1C00. The memory-mapped signal output generated by performing a Read to this address enables the Tri-state buffer 3E coupling the high four lines from the Status $\emptyset$ register to the DA bus. The signal is known as SOI-N, Status $\emptyset$ In. Two RPROM2 chips, each 1K by 8, contain the Scheduler program. The logical handling of Channel A and B activities to ensure efficient data transfers is the responsibility of the Scheduler program. Addressing of this memory takes place on the address lines ADØØ through ADØ9. AD1Ø and AD11 are decoded (see the octal decoder 4H on sheet 6) to produce the chip select signals ROMØ and ROM1. Data is released onto the DA bus. Columns 2 and 3 of this sheet illustrate the power supply filtering and voltage regulation for the memory chips. EXPLANATION OF THE LOGIC DRAWINGS Sheet 6 -- Z-8Ø The crystal oscillator (seen on the lefthand portion of the sheet) produces a 4.9152 MHz square-wave which is divided in half by the flip-flop 4J for a clock signal to the Z-8Ø of 2.4576 MHz. Other timing signals originating from this source and their functions include: FASTCLK-P -- 4.9152 MHz -- (extended to Sheet 1).... Clock input to the MEMRQ flip-flop. CLK-P -- 2.4576 MHz -- (extended to Sheet 1 and 8).... Clock input to the CAD flip-flop enabling the column address to the Two-Port RAM. Clock to the RIO Timing counter. CLK-N -- 2.4576 MHz -- (extended to Sheet 1)....Clock input to CAS flip-flop which strobes the RAM chips after the address is stable. The Z-80's control, address, and data lines are all available for test purposes via the P2 connector. Note that the octal decoder 4H tied to address lines AD15, AD12, AD11, AD10, MEMRQ-N, and RFSH-N provides control functions for the board through memory-mapping: Memory-Mapped Address Signal and Function - \$0000....ROMØ-N -- Selects the chip representing the lower half of the Program ROM. - 0800....SOH-N (Status Ø High) -- Clocks data on the DB bus into the Status Ø register. - \$0C00....SCLK-N (Select Clock) -- Acts to select internal or external Transmit Clocks by clocking the data inputs of flip-flop lØB. A high on DBØ when clocked selects internal Transmit Clocking for Channel A; a high on DBl, internal Transmit Clocking for Channel B. - \$1000....ACUA-N (Automatic Call-Up Channel A) -- Routes control signals to Dialer Network by clocking data into flip-flop 7D. - \$1400....ACUB-N (Automatic Call-Up Channel B) -Routes control signals to Dialer Network by clocking data into flip-flop 6D. - \$1800....TACU-N (Channel A/B Dialer Status) -- Inputs status information from the dialing network. - \$1C00....SOI-N (Status $\emptyset$ In) -- Inputs the high bits of the Status $\emptyset$ register for examination. Address line 15, AD15-N, combined with MREQ-N provide access to the Two-Port RAM (see Sheet 1, Column 7). AD15-N when not actually activated by the Z-8 $\emptyset$ (as the inversion of AD15-P) will be active when the Z-8 $\emptyset$ is in a 'tri-state condition' (such as occurs when the Z-8 $\emptyset$ issues BUSAK) due to a pull-up resistor on the input as seen at the top of Column 6. This feature allows the CPU access to the Two-Port RAM when the Z-8 $\emptyset$ is not handling the bus lines. A complete description of the Z-800 inputs and outputs is provided by the ZILOG DATA BOOK (Zilog, Inc.; 10340 Bubb Road, Cupertino, California, 95014). As seen in Columns 1, 2, and 3, the Z-80 may directly address the Two-Port RAM along the A-bus by multiplexing of the AD lines AD00 through AD13. AD00 through AD06 produce the row address and AD07 through AD13 produce the column address through the enabling of Tri-state buffers 3J and 3H. CADlP and CAD $\emptyset$ P supply the high and low enables to these buffers whenever BUSAK-N is absent. # EXPLANATION OF THE LOGIC DRAWINGS Sheet 7 -- Select and Command Decoding The process of selecting the controller for a CPU operation requires two necessary components. The COM3 chip 4A compares the value entered on the address switches (physically set on the IOU-40 board) with the value present on the lower lines of the IOB bus. If the two inputs are equal, the comparator output from pin 6 supplies a high to the 'D' input of the Select flip-flop. This high will be clocked into the Select flip-flop if an \$F is present on the IOE bus in coincidence with a STROBE from the main CPU. The not Q output from the Select flip-flop will then supply one enable to the octal decoder pair 7A and 8A. Octal Decoder 7A decodes those commands from the main CPU that are strobed commands (synchronized by a timing pulse). The strobed commands consist of the following values on the IOE bus: | Hex value | Microinstruction | |-----------|------------------| | \$0 | .RDD-N | | \$2 | .WRD-N | | \$3 | .WRC-N | | \$4 | .RIO-N | | \$5 | .SRD-N | | \$6 | .SWR-N | | \$7 | .TER-N | Anything above a \$7 will place a high on IOE3, which disables the octal decoder 7A by forcing a high to pin 4 which requires a low for enabling. Octal decoder 8A decodes those microinstructions for which the strobe signal is unnecessary: RS2-NU; WRC-NU; RSØ-NU; RDD-NU. An additional signal -- RS2-NS -- is the product of STROBE and RS2-NU routed through an AND gate. RS2-NS resets the Status $\emptyset$ register. Column 3 illustrates the gating network that combines RD-N and IORQ-N to produce IORD-P; and WR-N and IORQ-N to produce IOWR-P. IORD-P and IOWR-P are used for test purposes only. Columns 1 and 2 illustrate the development of the Transmit Clocks for Channels A and B. If the Z-8Ø places a high on DB-1, at the rising edge of SCLK-N the flip-flop will be set, outputting a high from pin 5. This high allows the clock signal CLKB-P to pass through AND gate 8D. It is then directed to the Z-8Ø SIO Transmit Clock input for Channel B. A similar situation exists for Channel A clocking except that the select occurs with a high on DBØ. Otherwise, if not deliberately selected, the Transmit Clocks originate from the modems via DBB and DBA. EXPLANATION OF THE LOGIC DRAWINGS Sheet 8 -- SIO and Speed Select; Internal Clocks The Z-8Ø SIO (Serial Input, Output) on this sheet is capable of a wide variety of communication tasks through the direction of the Z-8Ø microprocessor. Selecting a control function by raising a high signal on ADØ4-P designates that the incoming data on DAØ-P through DA7-P should be interpreted by the SIO as a command for the channel selected by ADØ5-P (high for B, low for A). The nature of this control information determines such variables as communication protocol (synchronous, asynchronous, or SDLC) and other elements of the selected message syntax. Details of the operation of the SIO can be obtained from the ZILOG DATA BOOK. Each channel has an individual transmit register and receive register and uses incoming clock signals to regulate serial-to-parallel conversion and parallel-to-serial conversion. These incoming clock signals may originate either from a modem or from the Z-80 CTC depending on the Z-80 microprocessor selecting the appropriate mode of operation. The gating for the selection of the receive clocks is shown on sheet 9; the transmitter clocks, sheet 7. Outputs of the SIO to the modem include: TxDA.....Transmitted Data, Channel A TxDB.....Transmitted Data, Channel B RtSA....Request to Send, Channel A RtSB.....Request to Send, Channel B The row of op-amps directly below the SIO serves to convert TTL signal levels to RS-232-C standards. The Tri-state buffer 8C normally routes incoming signals from the modem lines to SIO inputs. Inputs are: RxDA....Received Data, Channel A RxDB....Received Data, Channel B CtSA....Clear to Send, Channel A ACRA....Data Set Ready, Channel A The conversion of these incoming modem signals from RS-232-C levels to TTL takes place on sheet 10, columns 7 and 8. Notice that these signals are routed through the tri-state buffer only when LOOP-P is present, indicating that the Loop-back Test Mode is not taking place. The LOOP-N signal ties the Channel A Request to Send and Clear to Send lines together and feeds the Transmitted Data output into the Received Data input. Data Set Ready is simulated by the incoming signal CD-P off the DB7 line. Channel B's Clear to Send and Data Set Ready inputs are shown arriving unbuffered from the modem. #### RIO TIMING The 4-bit synchronous counter near the center of the page responds to a System Reset or RESET I/O Device Control by loading four $\emptyset$ 's into the counter. At this time the output at pin 15, carry, will be low which enables the chip for counting and supplies a low reset pulse to the SIO, CTC, Z-8Ø, and the The reset will be held until Transmit Clock Select network. the counter reaches 15 -- the carry output going high disables the count and forces a high to all the previously mentioned This high will be reset inputs, ending the reset process. maintained until RES-N is brought active (either from System This se-Reset or RESET I/O, repeating the entire action. quence assures a sufficient number of clock cycles take place for a full reset of the Z-80, CTC, and SIO. Z-80 CTC The CTC chip (Counter-Timer Circuit) at the right-hand portion of the page is programmed by the Z-80 to generate the correct baud rate for each channel. ZCl's output at pin 8 is divided in half by flip-flop 5B to produce the CLKB-P signal, which is used as the basis for Channel B's Transmit Clock and Receive Clock. ZC0's output at pin 7 produces a pulse at its programmed interval and in similar fashion generates CLKA-P, the Transmit and Receive Clock source for Channel A (when not derived from the modem). The CTC is programmed by the Z-8Ø microprocessor so that at regular intervals an output is generated from pin 9, ZC2 to trigger a timer circuit at pin 20, TC3. The timer is set up to produce an interrupt (outputted from pin 12) to the Z-8Ø at 10 millisecond intervals to prevent lags in channel response times any greater than that period. EXPLANATION OF THE LOGIC DRAWINGS Sheet 9 -- Dialers The Auto-Dial Network provides a direct method for either channel to access telephone lines or receive incoming calls. The flip-flops 7D and 6D hold information routed down the DB bus, latched by the clock signal ACUA-N or ACUB-N (Automatic Call-Up A or B). This information corresponds with signals, converted to RS-232-C levels by the string of OP amps, given the following meanings: ACRQ / BCRQ.....Call Request ADPR / BDPR.....Data Present Strobe ANB1 / BNB1 ANB2 / BNB2 ANB4 / BNB4 ANB8 / BNB8.....Binary-weighted lines for conversion to telephone tones These signals are linked to either the Device 40 or an Auto-Call Unit where digital-to-analog conversion takes place. Incoming signals carrying status information about the telephone connections are available by enabling a Tri-state buffer, 9J, and are designated as follows: ADLO / BDLO.....Data Line Occupied ADSS / BDSS.....Data Set Status AACR / BACR.....Abandon Call and Retry APND / BPND.....Present Next Digit Within columns 5 and 8 of this sheet, the gating networks for the Receive Clock for Channels A and B can be seen. The Receive Clock signal is applied directly to the respective Receive Clock pin of the SIO and is selected as to internal or external origin depending on the value on line DB6 entered into the Auto-Call flip-flop. A high out of pin 2 of the Channel A Auto-Call flip-flop will allow the Receive Clock from the modem to pass #### EXPLANATION OF THE LOGIC DRAWINGS through AND gate 9D. A low out of pin 2 allows the CLKA-P signal to pass through this AND gate. This method is duplicated for the selection of the Channel B Receive Clock. EXPLANATION OF THE LOGIC DRAWINGS Sheet 10 -- Parity Logic During the initialization process, the Scheduler program takes the data from each location in the Two-Port RAM and writes it back into the RAM. This operation ensures the recording of a parity value in the Parity RAM matching whatever spurious data was contained in the Two-Port RAM at turn-on. As data is being written into the Two-Port RAM, the PGC2 chip, the Parity Generator, receives the same data on the DA bus and outputs a binary one if the parity is odd. This value is gated through the Tri-state buffer 4F which is enabled by the WE-N signal (Write Enable) and then stored in the Parity RAM at a location which has just been multiplexed through the A bus. When data is read out of the Two-Port RAM, the Parity RAM expels an 'odd' or 'not odd' value corresponding with the accessed data. This parity value is routed back through the same Tri-state buffer (by CAS-ØP active and WE-N inactive enabling the correct half of the buffer). The Parity Generator checks the byte from the Two-Port RAM currently on the DA bus, computes parity, and then the incoming recorded parity value received at pin 1 will cause the Parity Generator to output a Ø if the previously calculated parity agrees with the currently calculated value. This Ø routed through the buffer to the 'D' input of the flip-flop 5H will not activate the PER-P (Parity Error) line; whereas, a'l'results in the flip-flop setting at the first rising clock edge and the Parity Error is noted in the Status Ø register. A'1', of course, occurs if the calculated Parity Generator value does not agree with the stored parity value. Additionally, the Parity Error flip-flop causes the triggering of an error indicator, physically present on the IOU-40 board. The signal RES-N resets the upper portion of the flip-flop 5H, forcing a low out of the Q output at pin 9. This low will hold the lower portion of the flip-flop 5H (the Parity Error flip-flop) in a reset condition making it unresponsive to changes. Parity is enabled by activating the signal PEN-P. Its rising edge acts as the clock to input the tied-high data line (pin 12) of the upper portion of flip-flop 5H, setting it. This removes the reset from the Parity Error flip-flop and subsequent highs to its input accompanied by a clock signal will result in the PER-P signal being driven high. Columns 3 & 4 illustrate those gates remaining unused on the 10U-40. EXPLANATION OF THE LOGIC DRAWINGS Sheet 11 -- Block Diagram and Connectors The final page of the logic drawings illustrates the pin-out designations for the six connectors: Pl through P6. A block diagram provides a reference to the relationships of the various components to the bus lines for an overall view of the controller's operation. ## IC'S USED IN THE IOU-40 | 2G2 | 7426 | 2-Input NAND gate, open collector | |--------|---------|----------------------------------------| | 2G10 | 74LSØØ | 2-Input NAND gate | | 2G11 | 74LSØ2 | 2-Input NOR gate | | 4G5 | 74LS2Ø | Dual 4-Input NAND gate | | 4G6 | 74LS21 | Dual 4-Input AND gate | | COM3 | 74LS85 | 4-Bit Comparator | | CTC | Z-8ØCTC | LSI Counter-Timer Circuit | | CTR4 | 74LS161 | 4-Bit Synchronous Counter | | FF2 | 74H74 | Dual-D Flip-Flop | | FF4 | 74LS74 | Dual-D Flip-Flop | | FF5 | 74LS273 | Octal D-Type Flip-Flop | | FF10 | 74LS373 | Octal Latch with Tri-state Output | | I2 | 7414 | Inverter, Schmidt Trigger | | 15 | 74LSØ4 | Inverter | | 16 | 74C9Ø1 | CMOS Inverter/Driver | | OD2 | 74LS138 | Octal Decoder | | OP6 | 34Ø3 | Quad OP Amp | | PD1 | 75451 | Dual Power Driver | | PGC2 | 74LS28Ø | 9-Bit Parity Generator | | RAM7 | UPD416D | 16K x l Bit Dynamic MOS RAM | | RPROM2 | 27Ø8 | 1024 x 8 Bit Ultraviolet Eraseable ROM | | SIO | z-8øsio | LSI Serial Input/Output | | TSB3 | 74LS24Ø | Octal Bus Buffer, Inverting, Tri-state | | TSB4 | 74LS244 | Octal Bus Buffer, Non-Inv., Tri-state | ## IOU-40 DOCUMENTS LISTING A30719.....IOU-40 Design Specifications A30840.....Asynchronous Front End for the IOU-40 A30841.....Bisynchronous Front End for the IOU-40 C30721.....D-Burn C42085.....Fabrication D30720.....IOU-40 Logic Drawings F30719.....IOU-40 Hardware and Programming L30719.....Scheduler Microcode M42086.....Materials List R42085.....Positive / Negative -- Artwork #### IOU-40 OPERATIONAL NOTES Performance of data exchange operations using the IOU-40 requires interaction between the on-board ROM (containing the Scheduler program), and the appropriate communications driver consisting of routines to allow interface to the user and facilitate the loading of the necessary object files into the IOU-40 Two-Port RAM to act as channel programs. The Scheduler program acts as an arbitrator between channels in matters of channel activity, termination races, and inter-For data handling for each individual channel, rupt handling. the Scheduler accedes to the channel program in the Two-Port RAM, downloaded by the CPU following initialization. of the data exchange operation alternates between the Scheduler and the channel programs in the Two-Port RAM depending on the nature of the function involved. The CPU is made aware of changes in the data exchange process through the Status Ø register and the Interrupt line to the backplane. Both channels share the Interrupt line (the Scheduler providing coordination) and the IOU-40 is configured into the Qantel system as a Special Device. Power-on or Reset Input/Output commands result in the IOU-40's Z-8 $\emptyset$ starting program execution at location \$0000 in the ROM. The stack pointer is loaded, the Parity RAM is initialized, the Status $\emptyset$ register is cleared, the channel activity and interrupt status bytes are reset to $\emptyset$ , and the channel entry addresses are set to their initial value. The Z-8 $\emptyset$ , having completed these basic preparations, will periodically test the channel activity bytes to detect a change from \$00 to \$FF. Meanwhile, the CPU must load the channel programs to be used into the Two-Port RAM and load the channel entry address with the starting location for each program. Once the channel #### IOU-40 OPERATIONAL NOTES CONTINUED activity byte has been set by the CPU, the Scheduler will branch to the channel entry address and the data exchange takes place. In such case as both channels are active simultaneously, the Scheduler alternates between them to maintain an orderly data flow. During the channel program execution, there are two ways in which control may be returned to the Scheduler: a task break call or an interrupt from the CTC. A task break call is initiated by the channel program executing an RST \$30 instruction which acts as a call to location \$0030. This gives the Scheduler the opportunity to check the status of the other channel. An interrupt from the CTC occurs at 10 millisecond intervals. If the currently active channel has not responded within this time period, control is alternated to the other channel. Control blocks stored in the Two-Port RAM can be altered by the main CPU at such times as the Control Block Present byte is set to \$00. When the CPU enters new information into the Control Block area, it sets the Control Block Present byte to \$FF to notify the channel program that updated information is ready for processing. As soon as the channel program enters these new variables into its activities, it sets the Control Block Present byte to \$00 again. Each time a channel wishes to signal termination, a set sequence of events takes place. All significant data involving the termination is stored in the appropriate Channel Status Block. The channel program then sets the Termination Request byte to the correct value: \$FF to indicate a suspended termination or \$OF to indicate a non-suspended termination. Control is then passed back to the Scheduler. ## IOU-40 OPERATIONAL NOTES CONTINUED It is the Scheduler's duty, upon acknowledging the termination request, to check and ensure that a termination is not already pending. If not, it proceeds to raise the Interrupt in Status Ø and the flag for the channel signalling termination. If the ATI is set, the Interrupt line to the main CPU is pulled. If the channel is to be suspended, signified by the high bit in the Channel Termination byte, it will remain suspended until the main CPU issues a Read Status 2 command (resulting in the resetting of the Status Ø register). In this manner, only one channel at a time may signal its termination to the main CPU, assuring that each Interrupt corresponds with one channel, and no termination attempts are lost. Allow Termination Interrupt Flag: The main CPU sets and resets this flag with the following results to the IOU-40: - (1) If set to \$FF, the Scheduler will notify the CPU of the termination of channel activity by pulling the Interrupt line to the backplane. At the same time, the Status Ø register is loaded with FLAG l high and the identification of the terminating channel. - (2) If set to $\$\emptyset\emptyset$ , the Interrupt line will not be pulled, but channel termination will be signified by FLAG 1 and the presence of the appropriate termination signal in Status $\emptyset$ . Scheduler Entry Point: (Ch A/ Ch B) The Scheduler maintains this address, updating it at each task break or timer interrupt. During initialization it is set by the main CPU. This location is loaded with the appropriate branch address for the given channel. Activity Byte: (Ch A/ Ch B) The main CPU modifies this byte. \$00 is an indication of an inactive channel. Any other value requires that the channel be serviced unless it is in a suspended status awaiting termination servicing. Termination Status Byte: (Ch A/ Ch B) The least significant bit in this byte is used to signal the CPU that the identified channel is requesting termination. The channel program sets the bit and the Scheduler responds by # 16K RAM MEMORY MAP | \$8000 | Allow Termination<br>Interrupt Flag | \$8200 | Ch B Processor<br>Control Block | | | |------------------|-------------------------------------------------------------|------------------|------------------------------------|--------|----------------| | \$8001<br>\$8002 | Ch A Scheduler<br>Entry Point | \$821E | | \$AOFF | | | \$8003 | Ch A Activity<br>Byte | \$821F | Ch B Control Block<br>Present Flag | \$A100 | Ch B Buffer & | | \$8004 | Ch A Termination<br>Status Byte | \$8220 | Ch B Status Block | | Dua zua zwia z | | \$8005<br>\$8006 | Ch A Down Counter | 4000= | | | Programming | | \$8007 | Ch A Timer Running<br>Byte | \$822F<br>\$8230 | Ch B Scratch Pad | | Space | | g | Ch B Scheduler<br>Entry Point | | Area | · | | | \$8013 | Ch B Activity<br>Byte | | | | | | \$8014 | Ch B Termination<br>Status Byte | \$82FF | | | | | \$8015<br>\$8016 | Ch B Down Counter | \$8300 | Ch A Buffer & | | | | \$8017 | Ch B Timer<br>Running Byte | | Programming | | , | | \$801F | Transmit Clock<br>Control Byte Copy | | Space | | | | \$8020 | Private Scratch Pad<br>for Scheduler and<br>Test Panel Code | | | | | | \$80FF | | | | | | | \$8100 | Ch A Processor<br>Control Block | | | · | | | \$811E | | | | | | | \$811F | Ch A Control Block<br>Present Flag | | | | | | \$8120 | Ch A Status Block | | | | | | \$812F | | | | | | | \$8130 | Ch A Scratch Pad<br>Area | | | | | | | | | | | | | \$81FF | | | | \$BFFF | | #### DESCRIPTION OF THE TWO-PORT RAM VARIABLES CONTINUED loading Status $\emptyset$ with FLAG 1, either FLAG 2 or 3 (to identify Channel A or B), and the Interrupt (if ATI is set, allowing it). The most significant bit indicates the channel is suspended if the appropriate termination request bit is active. Resetting of Status $\emptyset$ by the CPU will clear the Termination Status Byte and the channel will be scheduled. ## Down Counter: (Ch A/ Ch B) The program for the individual channel sets this counter value. The Scheduler decrements the count, as long as the Timer Running Byte is set, each 10 millisecond interval. The value keeps track of the number of 10 millisecond intervals remaining before the Timer Running Byte will be reset to $\$\emptyset\emptyset$ . ## Timer Running Byte: (Ch A/ Ch B) This byte is set by the individual channel program and reset by the Scheduler. \$FF is the indication for the Down Counter to be decremented after each 10 millisecond interval. #### Scheduler Private Scratch Pad: This area of memory is dedicated to such uses as are necessary for the Scheduler program to perform specific functions and keep track of program activities. Also, particulars of test panel operation are stored here during test sequences. ## Processor Control Block: (Ch A/ Ch B) The CPU uses this area to relay to the given channel commands and various control information. The specifics and ### DESCRIPTION OF THE TWO-PORT RAM VARIABLES CONTINUED definitions involved are a function of the individual channel program. ## Control Block Present Flag: (Ch A/ Ch B) \$90 indicates that the control block has been processed. Any other value is a signal that new information is contained in the control block that needs to be incorporated into the channel program. The channel program will reset it to \$90 following processing of the information. #### Status Block: (Ch A/ Ch B) Status of the individual channel is maintained in this area for scrutiny by the CPU at any time. During routine operation, the status block is accessed at the time of channel termination. Specific definitions of addresses within the status block are determined by the individual channel program. ## Scratch Pad Area: (Ch A/ Ch B) This area of memory is left clear to be used in any manner required by the channel program. ## Buffer and Programming Area: (Ch A/ Ch B) This area defines the parameters within which the CPU can download the channel programs. The buffer zone provides an intermediary holding area for data being exchanged between the main CPU and other processors. It is important that channel programs and buffer space never exceed the expressed limitations of this area. ## Transmit Clock Control Byte Copy The last word written to perform the Transmit Clock Control operation is recorded at this location. ## Z-80 INPUT/OUTPUT PORT DEFINITIONS By issuing the specified IN and OUT instructions, the Z-80 activates the following control and data functions: IN/OUT \$01-05....Test Panel IN/OUT \$40.....Channel A Data IN/OUT \$50.....Channel A Status and Control IN/OUT \$60.....Channel B Data IN/OUT \$70.....Channel B Status and Control IN/OUT \$80.....Channel A Speed Select IN/OUT \$81.....Channel B Speed Select IN/OUT \$82-83....Timer Interval Select #### Z-80 MEMORY-MAPPING DEFINITIONS By performing Read or Write operations to the designated addresses, the Z-80 accesses portions of memory or status registers as listed: | READ | 2K ROM\$0000-\$07FF | |----------------|---------------------------------| | WRITE | Status Ø Load\$0800 | | WRITE | Transmit Clock Control\$0C00 | | WRITE | Channel A Dialer Control\$1000 | | WRITE | Channel B Dialer Control\$1400 | | READ | Channel A/B Dialer Status\$1800 | | READ | Status Ø Read\$1000 | | READ/<br>WRITE | 16K Two-Port RAM\$8000-\$BFFF | The following page defines individual bit designations that apply during memory-mapped operations. ## REGISTER BIT SUMMARY ## MESSAGE FORMATS Figure 13 The three basic message formats handled by the IOU-40 communications controller are illustrated here. Control signals sent to the Z-8Ø SIO by the Z-8Ø microprocessor based on information the Z-8Ø obtains from the Two-Port RAM (loaded by the main CPU) condition the SIO to handle the intricacies of the data transfer whatever message format is being used. Although it is beyond the scope of this manual to discuss the specific details of each format, references listed in the bibliography provide more information about these matters. | <br>PIN #1 | +5V | |------------|--------------| | 3 | STROBE-N | | 5 | +12V | | 7 | IOE1-N | | <br>9 | IOE3-N | | 11 | INT-N | | 13 | I OB O O - P | | 15 | IOB02-P | | 17 | IOB10-P | | 19 | IOB12-P | | 21 | GND (OV) | | 23 | GND (OV) | | 25 | PFL-N | | 27 | -12V | | 29 | +26V | | | | | +5V | PIN #2 | | |----------|--------|--| | GND (OV) | 4 | | | IOEO-N | 6 | | | IOE2-N | 8 | | | GND (OV) | 10 | | | GND (OV) | 12 | | | IOB01-P | 14 | | | I 0B03-P | 16 | | | IOB11-P | 18 | | | IOB13-P | 20 | | | GND (OV) | 22 | | | GND (OV) | 24 | | | GND (OV) | 26 | | | SRES-N | 28 | | | +26V | 30 | | | | | | Figure 14 Figure 15 P3 (Channel A) & P4 (Channel B) | | KEY TO | KEY TO SIGNALS | | | |-----|----------|---------------------------------------------|--|--| | Pin | # Signal | Meaning | | | | 1 | nc | Chassis Strap (not connected to ground) | | | | 2 | BA | Transmitted Data | | | | 3 | BB | Received Data | | | | 4 | CA | Request to Send | | | | 5 | СВ | Clear to Send | | | | 6 | CC | Data Set Ready | | | | 7 | GND | Ø∨ | | | | 15 | DB | Transmitter Signal Element Timing<br>to DTE | | | | 17 | DD | Receiver Signal Element Timing | | | | 20 | CD | Data Terminal Ready | | | | 24 | DA | Transmitter Signal Element Timing<br>to DCE | | | Figure 16 P5 (Channel A) & P6 (Channel B) | KEY TO SIGNALS | | | | | | |----------------|-------|------------------------|----------|--------|---------------------------| | Pin # | Signa | Meaning | Pin # | Signal | Meaning | | 1 | nc | Chassis Strap (not | 14 | NB1 | Weighted Binary Value (1) | | | | connected to ground) | 15 | NB2 | Weighted Binary Value (2) | | 2 | DPR | Data Present Strobe | 16 | NB4 | Weighted Binary Value (4) | | 3 | ACR | Abandon Call and Retry | 17 | NB8 | Weighted Binary Value (8) | | 4 | CRQ | Call Request | 22 | DLO | Data Line Occupied | | 5 | PND | Present Next Digit | 23 | +12V | Supply Voltage | | 7 | GND | Øv | 24 | -12V | Supply Voltage | | 13 | DSS | Data Set Status | <u>_</u> | -151 | Supply voltage | Figure 17 #### TEST PROGRAMS FOR THE IOU-40 This section contains descriptions of several test programs designed for use in conjunction with the IOU-40. The first two programs will be present on the release tape prepared for the IOU-40 (COM40.X). The second set of programs will be released as ATP's. \*LOOP40 -- IOU-40 Loopback Test Program Purpose: To allow automatic testing of the major hardware components of the IOU-40 and system interfaces (including modems and other RS-232 devices and related cabling). This is accomplished by downloading a test program into the Two-Port RAM (which is read back by the CPU to check for any errors in the data transfer). The CPU then issues a series of commands and monitors the response of the IOU-40. Channel A or Channel B (as selected by the operator) inputs and outputs are looped together at one of the following stages -- At the board, using a single channel loopback test fixture (Part #A42406-1). At the end of a connected RS-232/V24 cable (utilizing the same loopback test fixture connected to the male end of the cable). At the modem (with analog loopback test function operating). At a remote modem (separated by a telephone line and related modem) using the digital loopback test function. These options allow the troubleshooter to isolate improperly functioning communication links, as well as establishing the operability of the IOU-40. #### \*LOOP40 CONTINUED Operator Input: With the IOU-40 configured under BEST as a special device, the following sequence of operator steps should be followed -- ## TERMINAL DISPLAY ## OPERATOR RESPONSE Enter the 3-character desig- READY RUN \*LOOP40 Month-Day-Year IOU-40 LOOPBACK TEST PROGRAM - nation for the IOU-40 (as DEVICE NAME: configured) CONTINUOUS TEST? (Y/N) A Yes (Y) response will cause automatic repetition of the testing until terminated by the operator (Flag 3/Transmit) CHANNEL TO BE TESTED? (A/B) Enter the choice for the channel to be tested -- A or B At this point, the operator needs merely to observe the displayed results. Tests performed and possible indications are: | TEST | POSITIVE RESULT | ERROR INDICATION | |-------------------------|-----------------|--------------------------| | DOWNLOAD | SUCCESSFUL | ERROR ON LOADING MICRO- | | | | CODE or ERROR ON READING | | | | IOU-40 BACK | | | | | | STATUS Ø TEST | SUCCESSFUL | FAILED | | TIMER INTERRUPT<br>TEST | SUCCESSFUL | FAILED | #### \*LOOP40 CONTINUED | TEST | POSITIVE RESULT | ERROR INDICATION | |---------------------|-----------------|--------------------------------------------| | SET DTR/DSR | SUCCESSFUL | FAILED | | RESET DTR/DSR | SUCCESSFUL | FAILED | | SET RTS/CTS | SUCCESSFUL | FAILED | | RESET RTS/CTS | SUCCESSFUL | FAILED | | INT TRANSMIT CLOCK | SUCCESSFUL | FAILED; CAN'T SHIFT OUT CHARACTER | | EXT TRANSMIT CLOCK | SUCCESSFUL | FAILED; CAN'T SHIFT OUT CHARACTER | | SYNC DATA LOOPBACK | SUCCESSFUL | FAILED; NO SYNC CHARAC-<br>TER DETECTED or | | | | FAILED; DATA ERROR or | | | | FAILED; NO DATA TIME OUT | | ASYNC DATA LOOPBACK | SUCCESSFUL | FAILED: DATA ERROR or | | | | FAILED; NO DATA TIME OUT | If continuous testing was not specified, test concludes at this point with the display: LOOPBACK TEST COMPLETE. ### \*ETP40 -- TWO CHANNEL LOOPBACK TEST FOR THE IOU-40 Purpose: To perform basic functional testing of the IOU-40 hardware and interface to the CPU. Data is exchanged between Channel A and Channel B through two BEST partitions maintaining IBM bi-sync protocol requirements. Channel A will display its received data on the terminal; Channel B, on an attached printer. Prerequisites for test operation: Successful operation of this test procedure requires the following -- A Qantel system providing a minimum of two 8K partitions under BEST with a terminal and a line printer. #### \*ETP40 CONTINUED IOU-40 controller configured into the system as a Special Device (without Interrupt or DMA capabilities). Channels should be identified as A40 and B40. Bi-sync microcode for the two channels as contained within two standalone object files -- !BSC40A and !BSC40B. Emulator programs for 2780 activity as contained within BEST object files (foreground and background -- \*ETP40 and \*ETP40B). Test fixture A42406-2, the two channel loopback device, used for interchannel data and modem signal exchange. Operator input: With the terminal READY indication, the operator should enter: RUN \*ETP40. At this point, the program will attempt to activate the foreground and background partitions with the appropriate object files for test operation, pausing to request the operator press the TRANSMIT key after each loading. Following completion of this step, a pattern will be alternately displayed on the terminal (Channel A's data) and the printer (Channel B's data). Errors in accomplishing any of the necessary steps for execution will result in the display of an error indication, and, in some cases, an error code which will specify details of the failure. The error codes are described in the following table. #### \*ETP40 CONTINUED #### ERROR CODES FOR \*ETP40 - 01......Unable to open transmit. Line bid unsuccessful due to no response or incorrect response following several retries. - 02.....Incorrect response. - 03......Repeated data errors resulting in excess NAK's. - 04.....No response. - 06.....EOT received following receive error. - 90.....Open exception at startup. IPL system to disable microcode currently running in the IOU-40. - 99.....Fatal hardware error. At startup: failure to signal termination within 1 second of CPU's initialization command. After initialization: Clear to Send was not active within 300 milliseconds of the time Request to Send was set by the channel program. #### DESCRIPTION OF ATP'S FOR THE IOU-40 The ATP's described in this section perform individualized testing of specific aspects of the IOU-40. They operate in a standalone capacity and are loaded using the standard ATP loading procedure. CTC40 -- Test for the Counter-Timer Circuit in the IOU-40 Purpose: To test the operability of the Z-80 CTC chip and exercise all associated control and data lines involved with it. #### Program Sequence Checks IOU-40 identity by issuing a Read Status 2 command. #### CTC40 CONTINUED ## Program Sequence Downloads Z-80 microcode into the Two-Port RAM and then reads back the code to check accuracy. IOU-40 begins executing Z-80 microcode. CTC is initialized. Interrupt Mode 2 is set. Prescalars and counts are generated to produce predetermined timing intervals. Intervals are measured against known periods for accuracy. Testing is structured to exercise all four ports -- \$80, \$81, \$82, and \$83. Testing continues until halted by the operator pressing Flag 3. SPECIAL NOTE: Due to the format of the microprogram for this test procedure, no device within the system is allowed to interrupt the CPU while the program is being executed. CPU40 -- Test for Z-8Ø Microinstruction Functioning Purpose: To test all Z-80 microinstructions that can be run on the IOU-40 excluding I/O instructions. This test program is designed to be run with Q7.5 processors and requires 32K of CPU memory. #### Program Sequence Checks IOU-40 identity by issuing a Read Status 2 command. Requests that the operator input a value for the number of test repetitions: ITERATION COUNT (HHHH): Operator should respond with a 4-digit hex number. Default value if the operator fails to specify and simply hits carriage return is \$100. #### CPU40 CONTINUED ## Program Sequence Program asks: HALT AFTER ERROR? The operator may respond with Flag 2 for yes or Flag 3 for no. Program asks: REPEAT TEST? Operator should press Flag 2 if desiring continuous testing. Downloads Z-80 microcode into the Two-Port RAM. Test execution normally begins at this point. If the IOU-40, however, does not respond, the HALT light will be activated and the message displayed: NO RESPONSE FROM IOU-40, HIT ST/SP TO RETRY. Pressing the Start/Stop button reloads the microprogram. Testing is performed and instructions being executed are displayed on the terminal accompanied with the appropriate object code. The detection of an error results in the display of contents of all the Z-80 registers. While testing is underway, the operator may obtain the current iteration value by pressing Flag 2. Flag 3 will terminate execution at the conclusion of the current test. The detection of an error will halt the CPU. The current test may be continued by pressing the Start/Stop button. A combination of Flag 3 and Start/Stop being activated results in the current test being skipped and the program proceding with the next instruction test. ### SIO -- Test for Z-8Ø SIO Functioning Purpose: To test the functioning of the Z-8Ø SIO within the normal operating parameters of the IOU-40 by exchanging data between Channel A and Channel B in a variety of communication modes. This test program is designed to be run with a Q7.5 processor and requires 16K of CPU memory. The connectors P3 and P4 are looped together with the test fixture A42406-2. ## Program Sequence Checks IOU-40 identity by issuing a Read Status 2 command. Program asks: HALT AFTER ERROR? The operator may respond with Flag 2 for yes or Flag 3 for no. Program asks: REPEAT TEST? For continuous testing, the operator should answer with Flag 2 for yes. Downloads Z-8Ø microcode into the Two-Port RAM. Micro-code is read back by the CPU to check for accuracy. The IOU-40 can begin executing the microcode as soon as the CPU writes an \$FF to the Channel A Activity Byte (location \$8003). Testing proceeds with the following individual checks: Set Data Terminal Ready / Data Set Ready for Channels A and B. Reset Data Terminal Ready / Data Set Ready for Channels A and B. Set Ready to Send / Clear to Send for Channels A and B. Reset Ready to Send / Clear to Send for Channels A and $\ensuremath{\text{R}_{\scriptscriptstyle\perp}}$ Internal Transmit Clock tested at 19,200 bits per second for Channel A and B. External Transmit Clock tested as above. Since no connection is made at pin 15 of the RS-232 interface, this test will indicate a failure. Internal Receive Clock tested at 19,200 bits per second for Channels A and B. #### SIO40 CONTINUED External Receive Clock tested for Channels A and B. The program continues by conditioning the SIO for the synchronous mode of data transmission at 19,200 bits per second. Data is sent from Channel A to Channel B, excluding sync bits, and monitored for correct transmission. Channel B then transfers data to Channel A. Errors are reported as they occur. The program then conditions the SIO for asynchronous mode of transmission at 19,200 bits per second. Data is shifted from Channel A to Channel B while the status is constantly monitored. Channel B then transfers data to Channel A. Errors are reported in any particular test sequence as they occur. The operator may restart a halted system following an error by pressing Start/Stop. This causes the program to attempt to repeat the current test block. Activating Flag 3 and pressing Start/Stop causes the test under execution to be skipped and the program to continue with the next test in the sequence. Activating Flag 2 and pressing Start/Stop will repeat a test under execution without reporting errors that were detected initially during the testing process. #### BIBLIOGRAPHY - Eason, Tom S., et al. <u>Fundamentals of Data Communications</u>. New York: John Wiley and Sons, 1978. - McNamara, John E. <u>Technical Aspects of Data Communications</u>. Bedford, Mass.: Digital Press, 1978. - IBM Systems Reference Library -- Binary Synchronous Communications -- TP-09 A27-3004-0. The following manuals are available from Zilog, 10340 Bubb Road, Cupertino, California 95014. - Z-80 Data Book containing product specifications of Z-80 family of MOS LSI microcomputer components. - Z-8Ø SIO Product Specification - Z-8Ø CTC Technical Manual - Z-8Ø CPU Technical Manual - Z-8Ø Assembly Language Programming Manual ## INDEX TO THE LOGIC DRAWINGS | Low Status ZeroSheet | 1 | |-------------------------------------------|----| | Address CounterSheet | 2 | | Data RegistersSheet | 3 | | 16K Byte Dynamic RAMSheet | 4 | | Z-8Ø Status and ROMSheet | 5 | | Z-8ØSheet | 6 | | Select and Command DecodingSheet | 7 | | SIO and Speed Select Internal ClocksSheet | 8 | | DialersSheet | 9 | | Parity LogicSheet | 10 | | Block Diagram and ConnectorsSheet | 11 | ## IOU-40 ACRONYMS | AA-bus Multiplexed 7-bit address bus to the Two-Port RAM. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACUA/ | | ACUBAutomatic Call-Up A & B Memory-mapped signals for latch-<br>ing data into the Channel A or B Auto-Call flip-flops. | | ADAD-bus Address bus of the Z-80. | | AD15The highest order address line used as a memory-map cue to enter the Two-Port RAM. | | BUSAKBus Acknowledge Issued by the Z-80 upon receipt of request to clear all bus lines for outside access. | | BUSRQBus Request Signal derived from CPU issued SRD or SWR to initiate a READ or WRITE operation by requesting bus access from the Z-80. | | CAD-ØP/ | | CAD-1PColumn Address Enable Timing signals used to periodically direct the high or low order portions of the Address Counter or the Z-8Ø Address bus to the A-bus. | | CAS-ØP/ | | CAS-1PColumn Address Strobe Timing signal for latching the higher order bits from the Address Counter or the Z-80 Address bus to the RAM memory chips. | | CLKClock Derived from on-board crystal oscillator, a 2.4576 MHz square wave used for system synchronization. | | COUNTSignal used to increment the Address Counter. | | DA8-bit unidirectional data bus. | | DBBuffered 8-bit unidirectional data bus. | | FASTCLKHigh speed clock running at twice the Z-80 cycle time. | | IOB8-bit bidirectional data bus with the CPU via backplane. | | IOE4-bit control signal bus from CPU via backplane. | | IORQSignal to indicate that lower half of the address bus holds a<br>valid Input/Output address. | | LOOPSignal enabling a buffer to create a Channel A feedback loop for test purposes. | | MREQMemory Request Z-80 issued control signal involved with the access of memory. | | MOSCLK2.4576 MHz clock signal to the SIO chip for synchronization of data flow. | | PENParity Enable Memory-mapped signal to prepare parity check-<br>ing circuit for operation. | | PERParity Error Output of parity checking circuit indicating an error. | | RASRow Address Strobe Timing signal for latching the lower order bits from the Address Counter or the Z-80 Address bus to the RAM memory chips. | ## TOU-40 ACRONYMS | RDRead Z-80 signal requesting data. | |-----------------------------------------------------------------------------------------------------------------------------------| | RDDREAD DATA A control signal used by the CPU to extract a byte of data from the Read register. | | REFD.C. reference voltage for all comparators. | | RESRESET Hardware reset from the backplane. | | RFSHRefresh A Z-8Ø signal used in refresh operations of dynamic RAM. | | RIORESET I/O issued by CPU on IOE bus. | | ROMØ/ | | ROM1Memory-mapped signals to select one of the two ROM chips. | | RSØREAD STATUS Ø issued by CPU on IOE bus. | | RS2READ STATUS 2 issued by CPU on IOE bus. | | RS2-NSA derivative of READ STATUS 2 used to clear Status Ø register. | | RUNExtended reset pulse routed to Z-8Ø chips and transmit clock circuits. | | SØHStatus Ø High A Z-8Ø write operation to location \$0800 pro-<br>duces SØH, the clock signal for loading the Status Ø register. | | SØIStatus Ø Input Memory-mapped signal to allow the Z-8Ø to read the high Status Ø register. | | SCLKSelect Clock Memory-mapped signal to clock flip-flops for selecting internal or external transmit clocks. | | SRDSET READ issued by CPU on IOE bus to initiate data transfer. | | STROBETiming signal issued by CPU to validate control signals and data transfers. | | SWRSET WRITE issued by CPU on IOE bus to initiate data transfer. | | TACUMemory-mapped enable signal for routing incoming Auto-Call status information to the Z-80. | | TERTERMINATE issued by CPU on IOE bus. | | TxCA/ | | TxCBTransmit Clock A & B Timing signal to the transmit register of the SIO. | | WR-1PWrite A control signal generated to enter data into the Write register. The 'Q' output of WR BUSY in Status Ø. | | WRCWRITE CONTROL issued by CPU on IOE bus to load values into the Address Counters. | | WRDWrite Data A control signal used by the CPU for loading the Write register with a byte of data. | | ZINTZ-8Ø Interrupt CTC generated signal to interrupt the Z-8Ø at timeout. |