# Programmable Serial Interface (PSI) # Hardware Reference Manual Card Assembly: 5061-4920 Date Code: B-2314 # **PRINTING HISTORY** The Printing History below identifies the Edition of this Manual and any Updates that are included. Periodically, update packages are distributed which contain replacement pages to be merged into the manual, including an updated copy of this Printing History page. Also, the update may contain write-in instructions. Each reprinting of this manual will incorporate all past updates; however, no new information will be added. Thus, the reprinted copy will be identical in content to prior printings of the same edition with the user-inserted update information. New editions of this manual will contain new information, as well as updates. #### NOTICE The information contained in this document is subject to change without notice. HEWLETT-PACKARD MAKES NO WARRANTY OF ANY KIND WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Hewlett-Packard shall not be liable for errors contained herein or for incidental or consequential damages in connection with the furnishing, performance or use of this material. This document contains proprietary information which is protected by copyright. All rights are reserved. No part of this document may be photocopied, reproduced or translated to another language without the prior written consent of Hewlett-Packard Company. Copyright © 1983, 1984 by HEWLETT-PACKARD COMPANY # CONTENTS | Section I<br>GENERAL INFORMATION | | | 9 - | | | | |----------------------------------|-------------|-------------|---------------|---------------|---------------|--------| | Physical Description | | | | | * - A. | 1_1 | | Functional Description | | | • • • • • • • | • • • • • • | | 4_4 | | Functional Description | | | • • • • • • • | • • • • • • | • • • • • • • | 4.7 | | Identification | | | | | | | | The Product | | | | | | | | Printed Circuit Card | | | | | | | | Manuals | | | | | | | | Specifications | | | | , | • • • • • • • | 1-6 | | у | | | | | | | | | | | | | | | | | | | • | | | | | | | | | * | | | | Section II | | | | | | Page | | INSTALLATION | | | | | | _ | | Determining Current Requirement | 5 | | | | | 2-1 | | Firmware Installation | | | | | | 2-1 | | Switches and Jumpers | . <b></b> . | | | | | 2-3 | | Switches | | | | | | | | Memory Configuration Jumpers. | | | | | | | | Additional Jumpers | • • • • • • | • • • • • • | | | | 2-4 | | I/O Channel Interface | | | | | | | | Peripheral Device Interface | | | | | | | | RS-232-C Cable | | | | | | | | | | | | | | | | RS-449 Cable | | | | | | | | Direct Connect Cable | | | | | | | | Installing the PSI | | | | | | | | Checkout | | | | | | | | Reshipment | | | | | . <b></b> . | . 2-15 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Section III | | | | | | Page | | PRINCIPLES OF OPERATION | | | | | | | | Functional Description | | | | | | 3-1 | | System Clocks | | | | | | 3-4 | | Memory Address Space | | | | | | | | I/D Address Space | | •••• | • • • • • • • | | | 3-4 | | Serial I/O Controller | | | | • • • • • • • | | | | SIO Registers | • • • • • • | • • • • • • | | • • • • • • | | J, | | SID Medee Octuber and Ctatu | - D:+- | | • • • • • • • | • • • • • • | • • • • • • • | 5-/ | | SIO Modem Control and Statu | | | | | | | | PSI Card Modes of Operation | • • • • • • | • • • • • • | • • • • • • • | • • • • • • | | 3-/ | | Control Lines | | • • • • • • | • • • • • • • | • • • • • • | | 3-7 | | Operational Mode Definition | 15 | • • • • • • | • • • • • • • | • • • • • • | . <b></b> . | . 3-13 | | Self-Test Mode Definitions. | | | | | | | | Modem Control | | | | | | | | Counter Timer Circuit (CTC) | | | | | | | | I/O Channel (Backplane) Inter | face | | | | | . 3-26 | # **CONTENTS** | Memory Interface Circuit (MIC) | | |-----------------------------------------------------------------------------|----------| | | | | Section IV Page<br>MAINTENANCE4-1 | 1 | | Section V REPLACEABLE PARTS Replaceable Parts5-1 Ordering Information5-1 | 1 | | Section VI Page<br>SCHEMATIC DIAGRAMS6-1 | <u> </u> | | Appendix A Page ASCII CHARACTERS AND BINARY CODESA-1 | 2 | Figure 1-1. PSI Card ## **GENERAL INFORMATION** SECTION This manual provides general information, installation procedures, theory of operation, maintenance instructions, replaceable parts information, and servicing diagrams for the Hewlett-Packard Programmable Serial Interface (PSI) Card. This section contains general information concerning the PSI, and includes a description and specifications. #### PHYSICAL DESCRIPTION The Programmable Serial Interface (PSI) card is shown in figure 1-1. One 80-pin connector connects the card to an Input/Output Adapter and from there to a host computer, and a 50-pin connector connects the card to a peripheral device. The PSI card can be used in several applications, depending on the firmware ROM/EPROM installed on the card. The ROM firmware is explained in separate manuals, depending on the application. Thus, a product of which the PSI is a part will consist of: The PSI Printed Circuit Assembly (also referred to as a card in this manual), part number 5061-4920. One or two ROMs or EPROMS, or one ROM/EPROM and one static RAM. Up to eight jumper plugs (mounted on the card) depending on the ROM/EPROM/RAM configuration. A cable, depending on the application. This manual, part number 27132-90005. An installation manual for the complete product (the part number will depend on the product). A firmware manual (the part number will depend on the product). #### **FUNCTIONAL DESCRIPTION** The PSI provides serial interface capability between a host computer and a remote computer, or a host computer and a peripheral device. Figure 1-2 shows a Hewlett-Packard computer system using CHANNEL I/O and the PSI. (CHANNEL I/O is a Hewlett-Packard standard defining the physical and electrical characteristics for an I/O system consisting of an I/O channel, an I/O channel adapter, and I/O cards. The PSI is one of the I/O cards.) Note that the computer system CPU and memory communicate directly along a Memory/Processor Bus (MPB). I/O data to/from peripheral devices reaches the CPU/memory through the I/O channel, the I/O channel adapter, and an I/O card such as the PSI card. The I/O data is received from and transmitted to peripheral devices by the I/O card, which converts device-specific data to a format compatible with the I/O channel, and thus the computer. The I/O channel adapter (see figure 1-2) controls the flow of traffic between the I/O channel and the memory/processor bus. The PSI uses several of the Z-80 family of microprocessor components to relieve the host computer of much of the overhead. #### IDENTIFICATION #### The Product Up to five digits and a letter (27122A, for example) are used to identify Hewlett-Packard products. The five digits identify the product; the letter indicates the revision level of the product. Note that the PSI card is not a product by itself, it is merely one part of an interface product (other parts of the product are the manuals, ROMs or EPROMs, interface cables, etc.). The complete product is described in the firmware manual. #### **Printed Circuit Card** The printed circuit card is identified by an assembly part number marked on the card. In addition to the part number, the card is further identified by a letter and a four-digit date code (e.g., B-2314). This designation is placed below the part number. The letter identifies the version of the etched circuit on the card. The date code (the four digits following the letter) identifies the electrical characteristics of the card with components mounted. Thus, the complete part number on the PSI card is: 5061-4920 B-2314 If the date code stamped on the card does not agree with the date code on the title page of this manual, there are differences between your card and the card described herein. These differences are described in manual supplements available at the nearest Hewlett-Packard Sales and Service Office (a list of Hewlett-Packard Sales and Service Offices is contained at the back of this manual). Figure 1-2. PSI in a Typical Hewlett-Packard Computer System #### **Manuals** This manual, part number 27132-90005, covers the PSI card (part number 5061-4920) only, without any ROMs/EPROMs installed. The PSI card in its complete form with ROMs/EPROMs, cables, etc., is covered in a *firmware* manual which describes the *complete* product. (Note that this manual and the firmware manual are part of the HP 27132 Technical Reference Package.) A third manual, an *installation* manual, is shipped with the complete product and contains information on installing the product in the host computer. The name, part number, and publication date are printed on the title page of each manual. If the manual is revised, the publication date is changed. #### SPECIFICATIONS Table 1-1 lists the specifications of the PSI. Table 1-1. Specifications #### **FEATURES** - One primary full-duplex synchronous/asynchronous serial I/O port - One secondary full-duplex asynchronous serial I/O port - Asynchronous baud rates from 50 baud to 115.2K baud 5, 6, 7, or 8 bits/character 1, 1.5, or 2 stop bits Even, odd, or no parity X1, X16, X32, or X64 clock modes Break generation and detection Parity, overrun, and framing error detection Table 1-1. Specifications (Continued) Synchronous baud rates from 50 baud to 230.4K baud full-duplex internally clocked with secondary channel available Baud rates to 460.8K baud full-duplex internally clocked in fast-duplex\* mode Baud rates to 730K baud full-duplex externally clocked in fast-duplex\* mode Bisync, HDLC, SDLC operation One or two sync characters in two separate sync registers Automatic flag or sync character insertion Automatic zero insertion and deletion Address field recognition HDLC information field residue handling CRC-16 and CRC-CCITT generation and checking -- Fast-duplex is a special mode of operation that uses both channels of the Z-80 SIO for full-duplex data transfer, thus precluding use of the secondary channel. See Section III for more information. #### PHYSICAL CHARACTERISTICS Size: 172.72 mm long by 171.45 mm wide by 16.383 mm thick (6.8 by 6.75 by 0.645 inches) Weight: 205.4 grams (0.452 pound) I/O Channel Interconnects: 80-pin connector, J1 Device Interconnects: 50-pin connector, J2 Table 1-1. Specifications (Continued) # **POWER REQUIREMENTS** | | Current | | Power Dis | sipation | |----------------|-------------|--------------|-----------|-------------------------| | <u>Voltage</u> | (typical) | (2-sigma) | (typical) | <u>(2-sigma</u> ) | | +5V | 1.415A | 1.616A | 7.077W | 8.082W | | +12V | 0.072A | 0.087A | 0.864W | 1.040W | | -12V | 0.094A | 0.109A | 1.128W | 1.304W | | | TOTAL POWER | CONSUMPTION: | 9.069W | 10.426W (2 sigma value) | ## INSTALLATION SECTION This section provides information on installing and checking the operation of the PSI. #### **DETERMINING CURRENT REQUIREMENTS** The PSI circuit card obtains its operating voltages from the host computer power supply through the I/O channel. Before installing the card, it is necessary to determine whether the added current will overload the power supply. The current requirements of the card are listed in the power requirements entry of table 1-1 in Section I. Current requirements for all other I/O cards can be found in the appropriate Technical Reference Manuals. #### FIRMWARE INSTALLATION #### CAUTION SOME OF THE COMPONENTS USED IN THIS PRODUCT ARE SUSCEPTIBLE TO DAMAGE BY STATIC DISCHARGE. REFER TO THE SAFETY CONSIDERATIONS INFORMATION AT THE FRONT OF THIS MANUAL BEFORE HANDLING THE CARD OR REMOVING OR REPLACING COMPONENTS. The EPROMs are installed in the sockets shown in figure 2-1. The types of ROMs/EPROMs that are installed depends on the application and is covered in the firmware manual for that application. You can, however, ensure that the ROM/EPROMs are installed properly, and that they have not been damaged or loosened from their sockets during shipping. If you ever need to install or remove ROMs/EPROMs, guard against bending or breaking the pins on the component. These pins also can become folded between the component and its socket, which would result in intermittent operation of the PSI. In most cases, a bent or damaged pin can be straightened with careful use of needle-nose pliers. Figure 2-1. Component and Jumper Locations #### **SWITCHES AND JUMPERS** #### **Switches** A set of eight DIP (Dual In-Line Pack) switches (SW1 through SW8) at location U118 are read into the Z-80B microprocessor during the power-up routine. These switches are used to initially configure the PSI card and are completely dependent on the firmware. Thus, the functions of these switches are defined in the firmware manual and not in this manual. #### **Memory Configuration Jumpers** The memory configuration jumper, location U81, is a 16-position socket containing eight jumper positions which is used to configure the two memory sockets (U61 and U71) to accommodate different types of ROMs/RAMs. Memory socket 0 (U61) can use 2K byte, 4K byte, or 8K byte EPROMs such as 2716, 2732, or 2764. Memory socket 1 (U71) can use 2K byte, 4K byte, or 8K byte EPROMs, or can use 1K byte, 2K byte, 4K byte, or 8K byte static RAMs such as 4118, 4802, or 6264. By installing jumpers in the memory select socket (U81), the two memory sockets can be configured for EPROMs/RAMs as shown in table 2-1. Note that table 2-1 is for your information only; the correct EPROMs/RAMs should already be installed. #### CAUTION COMBINATIONS OF JUMPERS OTHER THAN THE ONES SHOWN IN TABLE 2-1 MAY CAUSE DAMAGE TO THE Z-80B. ADDITIONALLY, NO MORE THAN THREE JUMPERS SHOULD BE INSTALLED AT ANY ONE TIME. Table 2-1. Jumper Positions | EPROM/<br>RAM PART | JUMPER POSITIONS | | | | | | | SELECT<br>-SOCKET | | |----------------------------------------------|------------------|------------------|-----------------------------|------------------------------|----------------------|------------------------|--------------|-----------------------------|----------------------------------------| | NUMBER | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | U81 | | 2716<br>2732<br>2764 | YES<br>NO<br>NO | NO<br>YES<br>YES | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X<br>X | X<br>X<br>X | X<br>X<br>X | SDCKET<br>0<br>(U61) | | 2716<br>2732<br>2764<br>4118<br>4802<br>6264 | X<br>X<br>X<br>X | X<br>X<br>X<br>X | YES<br>NO<br>NO<br>NO<br>NO | NO<br>YES<br>YES<br>NO<br>NO | NO X<br>YES<br>NO NO | NO<br>NO<br>YES<br>YES | 22 20 25 YES | NO<br>NO<br>NO<br>NO<br>YES | SOCKET<br>I<br>(U71)<br>STATIC<br>RAMS | YES -- Jumper installed NO -- Jumper not installed X -- Don't care ADDITIONAL JUMPERS. Six additional jumpers on the the PSI card are set at the factory and are listed below for information only. W1 -- Wait Jumper W2 -- Signature analysis jumper W3 -- RC jumper W4 -- Safety jumper W5 and W6 -- Optical receiver jumpers #### I/O CHANNEL INTERFACE All interface between the PSI and the host computer occurs on the I/O channel. An 80-pin connector (J1) located on the PSI mates with a receptacle on the I/O channel adapter. Connections from the PSI to the I/O channel adapter are shown in table 2-2. #### PERIPHERAL DEVICE INTERFACE A 50-pin connector, J2, on the PSI card provides interface to peripheral devices in accordance with EIA standards RS-232-C, RS-366, and RS-449; and CCITT and ISO standards V.24 and V.25. Pin connections to connector J2, arranged functionally by inputs to the PSI's receivers and outputs from the PSI's transmitters, are shown in tables 2-3 and 2-4. #### RS-232-C Cable Pinouts for an RS-232-C cable are shown in table 2-5. This cable is also compatible with CCITT standard V.28. #### RS-449 Cable Pinouts for an RS-449 cable are shown in table 2-6. For high data rates and long cable lengths, 100-ohm termination resistors (stored on the PSI card near socket U106) should be inserted in sockets R27 and R28. See figure 2-1 for socket locations. Inserting these resistors causes the following signals to be terminated: RD, RT, CS, ST, DM, and RR. In some configurations, it may be desirable to connect signals RT and ST in parallel. This causes the terminating resistors to be paralleled also, resulting in 50-ohm termination. To avoid this and keep the termination impedance at 100 ohms, a 6-pin termination resistor can be used in socket R27. This leaves pins 1 and 2 of the socket unconnected so that only one termination resistor is used. #### **Direct Connect Cable** Optically isolated receivers are provided on the PSI for read data and receive timing. By using a direct connect cable, computer-to-computer communication can be accomplished up to a distance of 1000 meters. For short cable lengths, or when connected to HP 1000 Series Computers, jumpers W5 and W6 should be removed from the PSI card (socket U81, see figure 2-1). This places a current-limiting resistor in the input circuit to prevent over driving the receivers. See table 2-7 for the direct connect cable. NOTE A "grounding grommet" on the interface cable allows the cable shield to be "grounded" at that point in some applications. Refer to your computer installation manual. 2-5 Update 1 Table 2-2. I/O Channel Connector J1 | PIN NO. | SIGNAL MNEMONIC | SIGNAL DEFINITION | |------------|-----------------|-----------------------------------| | | | | | A1 | FGND | Frame Ground | | A2 | DB14 | Data Bus, Bit 14 | | A3 | DB12 | Data Bus, Bit 12 | | A4 | GND | Ground | | A5<br>A6 | DB10<br>DB8 | Data Bus, Bit 10 | | A7 | GND | Data Bus, Bit 8<br>Ground | | A8 | DB6 | Data Bus, Bit 6 | | A9 | DB4 | Data Bus, Bit 4 | | A10 | GND | Ground | | A11 | DB2 | Data Bus, Bit 2 | | A12 | DB0 | Data Bus, Bit 0 | | A13 | GND | Ground | | A14 | AD2 | Address Bus, Bit 2 | | A15 | AD0 | Address Bus, Bit 0 | | A16<br>A17 | GND | Ground | | A18 | DOUT<br>BP0 | Data Out<br> Bus Primiti∨e Bit O | | A19 | CEND | Channel End | | A20 | SYNC | Synchronize | | A21 | GND | Ground | | A22 | CCLK | Common Clock | | A23 | GND | Ground | | A24 | BR | Burst Request | | A25 | DBYT | Device Byte | | A26 | MYAD | My Address | | A27<br>A28 | GND | Ground<br>Not used | | A29 | ··· | Not used | | A30 | | Not used | | A31 | RES | Not used | | A32 | PFW | Power-Fail Warning (Not used) | | A33 | PPON . | Primary Power On | | A34 | GND | Ground | | A35 | AC- | Not used | | A36 | AC+ | Not used | | A37<br>A38 | -12<br>+12 | -12V | | A39 | +12<br>+5S | +12V<br>Not used | | A40 | +5P | Not used<br> +5P | | 1770 | - 31 | · Ji | Table 2-2. I/O Channel Connector J1 (Continued) | PIN NO. | SIGNAL MNEMONIC | SIGNAL DEFINITION | |------------|-----------------|-------------------------------| | | | | | | | | | B1 | FGND | Frame Ground | | B2 | DB15 | Data Bus, Bit 15 | | B3 | DB13 | Data Bus, Bit 13 | | B4 | GND | Ground | | B5 | DB11 | Data Bus, Bit 11 | | B6 | DB9 | Data Bus, Bit 9 | | B7 | GND | Data Bus, Bit 9<br>Ground | | B8 | DB7 | Data Bus, Bit 7 | | B9 | DB5 | Data Bus, Bit 5 | | B10 | GND | Ground | | B11 | DB3 | Data Bus, Bit 3 | | B12 | DB1 | Data Bus, Bit 1 | | B13 | GND | Ground | | B14 | AD3 | Address Bus, Bit 3 | | B15 | AD1 | Address Bus, Bit 1 | | B16 | GND | Ground | | B17 | UAD | Unary Address | | B18 | BP1 | Bus Primitive Bit 1 | | B19 | CBYT | Channel Byte | | B20<br>B21 | POLL<br>GND | Poll<br>Ground | | B22 | IOSB | I/D Strobe | | B23 | GND | Ground | | B24 | ARQ | Attention Request | | B25 | DEND | Device End | | B26 | IFC | Interface Clear | | B27 | GND | Ground | | B28 | | Not used | | B29 | | Not used | | B30 | RES | Not used | | B31 | ISPU | Not used | | B32 | NMI | Non-Maskable Interrupt | | B33 | SPON | Secondary Power On (Not used) | | B34 | GND | Ground | | B35 | AC- | Not used | | B36 | AC+ | Not used | | B37 | -12 | -12V | | B38 | +12<br>+5S | +12V | | B39 | +5P | Not used<br>+SP | | B40 | TOF | TOP | Table 2-3. Inputs from the Peripheral to the PSI | J2<br>PIN | J2<br>MNEMONIC | RS-449<br>MNEMONIC | RS-232-C<br>MNEMONIC | | RS-366A/<br>V.25 ALT | PSI INPUT | |-------------------|---------------------|--------------------|----------------------|-------------------|----------------------|----------------------------------| | A9<br>B9 | RD(A)<br>RD(B) | RD | BB | 104 | | RXDB<br>PRI_RD | | A7<br>B7 | ST(A)<br>ST(B) | ST | DB | 114 | | TXCB- | | A10<br>B10 | RT(A)<br>RT(B) | RT | DD | 115 | | RXCB- | | A8<br>B8 | CS(A)<br>CS(B) | CS | СВ | 106 | | CTSB- or<br>CTSA- in<br>Dup Mode | | A11<br>B11<br>A12 | DM(A) DM(B) DM(C)** | DM | cc | 107 | | DM_DTRB-<br>(DSR)<br>F1-bit 0 | | A14<br>B14 | RR(A)<br>RR(B) | RR | CF | 109 | | DCDB- | | A16<br>B16<br>B19 | SCS<br>SRR<br>IC | SCS<br>SRR<br>IC | SCB<br>SCF<br>CE | 121<br>122<br>125 | ACR/205<br>PW1/213 | CTSA-<br>DCDA-<br>IC F1-bit 1 | | A19 | TM | тм | | 142 | PND/210 | TM-<br>F1-bit 2 | | A18 | SQ | SQ | CG | 110 | DSC/204 | SQ-<br>F1-bit 3 | Table 2-3. Inputs from the Peripheral to the PSI (Continued) | J2<br>PIN | J2<br>MNEMONIC | RS-449<br>MNEMONIC | RS-232-C<br>MNEMONIC | V.24<br>EQUIVALENT | RS-366A/<br>V.25 ALT | PSI INPUT | |------------|--------------------|--------------------|----------------------|--------------------|----------------------|----------------------------| | B18 | SRD | SRD | SBB | 119 | DL0/203 | RXDA<br>SEC_RD<br>F1-bit 4 | | A23<br>B23 | DCRD(A)<br>DCRD(B) | RD | BB | 104 | | RXDB | | A24<br>B24 | DCRT(A)<br>DCRT(B) | RT | DD | 115 | | RXCB- | <sup>\*\*</sup> DM(C) connects to DM(A) through a 1.96K ohm resistor Table 2-4. Outputs from the PSI to a Peripheral Device | J2<br>PIN | J2<br>MNEMONIC | RS-449<br>MNEMONIC | RS-232-C<br>MNEMONIC | V.24<br>EQUIVALENT | RS-366A/<br>V.25 ALT | PSI INPUT | |----------------------------------------------|---------------------------------------------|---------------------------------------------|----------------------|--------------------------|----------------------------------------------------------------|------------------------------------------------------------------------| | A4<br>B4<br>A22 | SD(A)<br>SD(B)<br>SD | SD | <br>BA | 103 | | TXDB or<br>TXDA<br>(Dup Mode) | | A3<br>B3<br>A15 | TR(A)<br>TR(B)<br>TR | TR | CD | 108.2 | | DTRB- | | A5<br>B5<br>B15 | RS(A)<br>RS(B)<br>RS | RS | CA | 105 | | RTSB- or<br>RTSA-<br>(Dup Mode) | | A6<br>B6<br>A13 | TT(A)<br>TT(B)<br>TT | тт | DA | 113 | | 2XDCLK1<br>ST(SYNC)<br>DCLK1(SYNC) | | A17<br>B17<br>A21<br>B20<br>A20<br>B2<br>B21 | SRS<br>SSD<br>IS<br>LL<br>RL<br>RS<br>SF/SR | SRS<br>SSD<br>IS<br>LL<br>RL<br>NS<br>SF/SR | SCA<br>SBA<br>CH | 120<br>118<br>141<br>140 | DPR/211<br>CRQ/202<br>NB1/206<br>NB2/207<br>NB4/208<br>NB8/209 | RTSA-<br>TXDA<br>DTRA-<br>F3-bit 0<br>F3-bit 1<br>F2-bit 2<br>F2-bit 3 | | A1<br>A2<br>B1 | +12V<br>+5V<br>-12V | | | | | | | B13<br>B12<br>B22 | RC<br>SG<br>SC | RC<br>SG<br>SC | AB | 102b<br>102<br>102a | AB/201 | REC COMM<br>SIG GND<br>SEND COMM | | A25<br>B25 | FRAME<br>GROUND | · | AA | 101 | AA | FRAME<br>GROUND | Table 2-5. RS-232-C Cable Connections | J2<br>PIN | J2<br>MNEMONIC | RS-232-C<br>PIN | RS-232-C<br>MNEMONIC | | | |----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--| | * A22 A9 B15 A8 A12 B12** B7** B8** B10** B11** B13** B14** A14 B16 A16 B17 A7 B18 A10 A17 A15 A18 B19 B21 A13 | SD<br>RD(A)<br>RS<br>CS(A)<br>DM(C)<br>SG<br>ST(B)<br>CS(B)<br>RD(B)<br>RT(B)<br>DM(B)<br>RC<br>RR(A)<br>SRR(A)<br>SCS(A)<br>SSD<br>ST(A)<br>SRD(A)<br>ST(A)<br>SRD(A)<br>RT(A)<br>SRS<br>TR<br>SQ(A)<br>IC(A)<br>SF/SR | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>8<br>12<br>13<br>14<br>15<br>16<br>17<br>19<br>20<br>21<br>22<br>23<br>24 | AA BB CA CB CC AB AB AB AB AB CF SCB AB DD CA CC | | | <sup>\*</sup> The shield is connected to chassis ground through a decoupling capacitor in the connector hood. <sup>\*\*</sup> These signals are bussed together at connector J2 Table 2-6. RS-449 Cable | | | | | • | | |-----------|----------------|--------------|--------------------|-------------|----| | J2<br>PIN | J2<br>MNEMONIC | DB-37<br>PIN | RS-449<br>MNEMONIC | PAIR NUMBER | | | | | | | | | | B12 | SG | 19 | SG | 10 | | | B13 | RC | 20 | RC | 16 | | | A3 | TR(A) | 12 | TR(A) | 1 | | | B3 | TR(B) | 30 | TR(B) | 1 | | | A11 | DM(A) | 11 | DM(A) | 9 | | | B11 | DM(B) | 29 | DM(B) | 9 | | | A4 | SD(A) | 4 | SD(A) | 2 | | | B4 | SD(B) | 22 | SD(B) | 2 | v. | | A9 | RD(A) | 6 | RD(A) | 7 | | | B9 | RD(B) | 24 | RD(B) | 7 | · | | A6 | TT(A) | 17 | TT(A) | 4 | | | B6 | TT(B) | 35 | TT(B) | 4 | | | A7 | ST(A) | 5 | ST(A) | 5 | | | B7 | ST(B) | 23 | ST(B) | 5 | | | A10 | RT(A) | 8 | RT(A) | 8 | | | B10 | RT(B) | 26 | RT(B) | 8 | | | A5 | RS(A) | 7 | RS(A) | 3 | | | B5 | RS(B) | 25 | RS(B) | 3 | | | A8 | CS(A) | 9 | CS(A) | .6 | | | B8 | CS(B) | 27 | CS(B) | 6 | | | A14 | RR(A) | 13 | RR(A) | 11 | | | B14 | RR(B) | 31 | RR(B) | 11 | | | B19 | IC | 15 | IC | 13 | | | B20 | LL | 10 | LL | 14 | | | A20 | RL | 14 | RL | 14 | | | A18 | 5Q | 33 | SQ | 12 | ¢ | | A19 | TM | 18 | TM | 13 | | | B22 | SC | 37 | SC | 16 | | | A21 | IS<br>SE (SE | 28 | IS | 15 | | | B21 | SF/SR | 16 | SF/SR | 15 | | | B2 | NS | 34 | NS | 10 | | Table 2-7. Direct Connect Cable | J2<br>PIN | J2<br>MNEMONIC | DIRECT<br>CONNECT<br>PIN | CABLE<br>NUMBER | |---------------------------------|------------------------------------------------|--------------------------|-----------------------| | A4<br>B4<br>B12 | SD(A)<br>SD(B)<br>SG | 14<br>16<br>15 | 4<br>4<br>4 | | A6*<br>A7* | TT(A)<br>ST(A) | 1 | 3 | | B6*<br>B7* | TT(B)<br>ST(B) | <b>3</b> | 3 | | A15*<br>A14* | TR<br>RR(A) | | | | B14*<br>B13*<br>B12* | RR (B)<br>RC<br>SG | | | | B22<br>A23<br>B23<br>A24<br>B24 | SC<br>DCRD(A)<br>DCRD(B)<br>DCRT(A)<br>DCRT(B) | 2<br>9<br>11<br>22<br>24 | 3<br>2<br>2<br>1<br>1 | <sup>\*</sup> Indicated lines are jumpered together as shown #### INSTALLATION #### CAUTION ALWAYS ENSURE THAT THE POWER TO THE COMPUTER IS OFF BEFORE INSERTING OR REMOVING THE PSI CIRCUIT CARD AND CABLE. FAILURE TO DO SO MAY RESULT IN DAMAGE TO THE PSI. #### CAUTION SOME OF THE COMPONENTS USED ON THE PRINTED CIRCUIT CARD ARE SUSCEPTIBLE TO DAMAGE BY STATIC DISCHARGE. REFER TO THE SAFETY CONSIDERATIONS INFORMATION AT THE FRONT OF THIS MANUAL BEFORE HANDLING THE CARD. #### Install the PSI as follows: - 1. Determine if your computer system can supply the power needed for the PSI card. Refer to table 1-1 in Section I for power requirements. - 2. Verify that the memory configuration jumpers are configured correctly for the EPROMs/RAMs installed on the card. - 3. Install the card in the appropriate slot in the computer. Refer to the computer system installation manual to determine the correct slot. When installing the card, use care not to damage components or traces on the card or on adjacent cards. Press the PSI card firmly into place. #### CAUTION BE SURE TO INSTALL THE DIAGNOSTIC TEST HOOD SO THAT ITS COMPONENT SIDE (THE SIDE WITH THE LED) HAS THE SAME ORIENTATION AS THE COMPONENT SIDE OF THE PSI RJE CARD. DAMAGE TO THE PSI RJE CARD CAN RESULT IF THE TEST HOOD IS INSTALLED INCORRECTLY. 4. Connect the cable supplied with the card from J2 to the peripheral device. If you have the test hood, which exercises more of the card's circuitry during the built-in self-test, and can be ordered (Hewlett-Packard part number 1258-0207), connect it to J2 instead of connecting the cable. #### START-UP To start up and verify correct operation of the PSI, perform the following: - 1. Turn on computer system power. - 2. A self-test is contained on the card. The host computer system determines if the self-test is run automatically at power-on or must be invoked by the user. Refer to the appropriate manual for your system for a description of self-test initiation. - a. If the diagnostic test hood is not installed when the self-test executes, the LED located on the card should light briefly and go out. This indicates that the card passed self-test. If the LED does not light at all, the card is defective. If the LED stays on, the card did not pass self-test. For either of these latter two cases, it is recommended that you return the card to Hewlett-Packard; refer to the next paragraph for reshipment information. If you wish to perform maintenance on the card, however, refer to Sections 5, 6, and 7 for maintenance information, replaceable parts lists, and schematic logic diagrams, respectively. - b. If the diagnostic test hood is installed when the self-test executes, the conditions in step 2.a. should occur, plus the LED located on the diagnostic test hood should light briefly and go out simultaneously with the card's LED. If either LED (the one mounted on the card and the one mounted on the diagnostic test hood) does not light at all, or lights and stays on, the causes are the same as in step 2.a. - 3. Refer to your system documentation for information on using the PSI in your system. #### RESHIPMENT If the PSI is to be shipped to Hewlett-Packard for any reason, attach a tag identifying the owner and indicating the reason for shipment. Include the part number of the PSI. Pack the card in the original factory packing material, if available. If the original material is not available, good commercial packing material should be used. Reliable commercial packing and shipping companies have the facilities and materials to repack the item. BE SURE TO OBSERVE ANTI-STATIC PRECAUTIONS. # PRINCIPLES OF OPERATION SECTION Ш #### **FUNCTIONAL DESCRIPTION** A functional block diagram of the PSI is shown in figure 3-1. Reference will also be made to the schematic logic diagram contained in Section VI, figure 6-1. Note that figure 7-1 consists of four sheets. References to this figure will be as follows: A11, 6-1; C23, 6-1; D37, 6-1, etc., where the first digit (1, 2, 3, or 4) refers to the sheet number; the combination of letters A through E and numbers 11 through 48 (A11, D37, etc.) refer to the quadrants on the individual sheets; and 6-1 refers to the figure number. For example, Circuitry on the PSI card consists of a Backplane Interface Circuit (BIC) gate array and its support circuits, a Z-80B microprocessor (CPU), up to 16K bytes of EPROM in two sockets, a Z-80 Counter Timer Circuit (CTC), a Memory Interface Circuit (MIC) gate array, 48K bytes of dynamic RAM, and a Z-80 Serial I/O circuit with associated multiplexer, modem control, and receiver and transmitter circuits. The heart of the PSI card is the Z-80B CPU (U64, see A22, 6-1), which through a program stored in EPROM controls the functions of the card. The Backplane Interface Circuit (BIC) (U41, see A14, 6-1) is a custom gate array integrated circuit which controls the communication and handshaking within the I/O channel (backplane). The BIC is accessed by the Z-80B CPU as an I/O device for control information, and through Direct Memory Access (DMA) for data transfer to memory. The Counter Timer Circuit (CTC, U43, see B24, 6-1) divides the system clock to provide baud rate clocks and other necessary clocks for the PSI. It is accessed by the Z-80B CPU as an I/O device. The Memory Interface Circuit (MIC, U65, see A32, 6-1) is a custom gate array integrated circuit which handles dynamic refresh and address multiplexing for the 48K dynamic RAM. The MIC also has two channels of DMA control, provides interrupt vectors for backplane interrupts, decodes addresses for EPROM, and provides reset for the rest of the PSI card. Figure 3-1. PSI Functional Block Diagram The Serial I/O Circuit (SIO, U74, see A26, 6-1) and its associated multiplexers, modem control, and receivers and drivers, provides serial data communications and control lines to the frontplane connector J2. #### System Clocks Three synchronized system clocks (1.8432 MHz, 3.6864 MHz, and 7.3728 MHz), all derived from the 14.7456 MHz clock signal CCLK+ (see E21, 6-1), perform the following functions: 1.8432 MHz: Provides input to the CLK/TRG pins on the CTC to generate baud rates and system timing intervals. 3.6864 MHz: Used to provide a system clock to the Z-80B CPU, the SIO, MIC, and CTC. 7.3728 MHz: Drives the MIC. #### **Memory Address Space** The Z-80B CPU address space of 64K bytes is divided into several sections as shown in figure 3-2. The first 8K bytes of address space is reserved for ROM-based memory. See Section II for details on EPROMs that can be used. The second 8K bytes of address space can also use the same types of ROMs or, alternatively, can use static RAMs. Eight positions (UD0 through UD7) are provided on the PSI card for 64K by 1 dynamic RAMs. Because the Z-80B can only address 64K bytes of memory, only 48K bytes of dynamic RAM (memory locations 3FFFH through FFFFH) can be accessed by the Z-80 due to overlapping of ROM and dynamic RAM address space. The remaining 16K bytes of dynamic RAM can be accessed by the MIC under DMA control only. The type of EPROM or static RAM which is used in each of the EPROM sockets on the PSI card must be configured by the 8-position Memory Configuration jumper (U81, see B33, 6-1). See Section II for details. ### I/O Address Space The Z-80B CPU provides addressing capability for 256 distinct I/O port registers. The PSI card uses only 29 I/O port register addresses as shown in table 3-1. Note that the use of any other addresses may cause improper operation. Figure 3-2. Memory Address Space Table 3-1. I/O Address Space | | I/O ADDRESS LINES | | | | | | | <del></del> | I/O PORT | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------|-------------------|--------------------------------------|------------------------------------------------|-------------------------------------------|------------------------------------------------|------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------| | I/O PORT FUNCTION | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ADDRESS | READ/WRITE | | POWER UP SWITCH MODEM STATUS INPUT CONTROL LATCH MODEM LATCH | 1 1 1 | 1 1 1 1 | 1 1 1 1 | 1 1 1 | X<br>X<br>X | X<br>X<br>X | 0 0 1 1 | 0<br>1<br>0<br>1 | F0 H<br>F1 H<br>F2 H<br>F3 H | RD<br>RD<br>WD<br>WD | | MIC REG 0 CONFIG MIC REG 1 B HI ADDR MIC REG 2 B LO ADDR MIC REG 3 B CONFIG MIC REG 4 B LENGTH MIC REG 5 B PORT ADDR MIC REG 6 A HI ADDR MIC REG 7 A LO ADDR MIC REG 8 A CONFIG MIC REG 9 A LENGTH MIC REG 10 A PORT ADDR MIC REG 11 INT VECTOR | 1 1 1 1 1 1 1 1 1 1 | 1 1 1 1 1 1 1 1 1 | 1 1 1 1 1 1 1 1 1 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0 | 0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | E0 H E1 H E2 H E3 H E4 H E5 H E6 H E7 H E8 H E9 H EA H EB H | 점 점 점 점 점 점 점 점 점 점 점 점 점 점 점 점 점 점 점 | | CTC CH 0 IRQF<br>CTC CH 1 2XDCLK1<br>CTC CH 2 DCLK2<br>CTC CH 3 GEN PURPOSE | 1<br>1<br>1 | 1<br>1<br>1 | 0<br>0<br>0 | 1 1 1 1 | X<br>X<br>X | X<br>X<br>X | 0<br>0<br>1<br>1 | 0<br>1<br>0 | D0 H<br>D1 H<br>D2 H<br>D3 H | RM<br>RM<br>RM<br>RM | | BIC REG 0 DATA BIC REG 1 COMMAND BIC REG 1 SUBCH ADDR BIC REG 2 ORDER BIC REG 2 STATUS BIC REG 3 BIC STATUS BIC REG 3 BIC CONTROL BIC REG 4 CONFIG BIC REG 5 INTR LATCH BIC REG 6 INTR MASK | 1<br>1<br>1<br>1<br>1<br>1 | 0 0 0 0 0 0 0 0 | 1 1 1 1 1 1 1 1 | 1 1 1 1 1 1 1 1 1 | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | 0<br>0<br>0<br>0<br>0<br>0<br>1<br>1 | 0<br>0<br>1<br>1<br>1<br>0<br>0 | 0<br>1<br>1<br>0<br>0<br>1<br>1<br>0 | B0 H<br>B1 H<br>B1 H<br>B2 H<br>B3 H<br>B3 H<br>B4 H<br>B5 H | RU<br>RD<br>WD<br>RD<br>WD<br>RU<br>RU<br>RU<br>RU<br>RU | | SIO SEC CH A DATA<br>SIO SEC CH A CONTROL<br>SIO PRI CH B DATA<br>SIO PRI CH B CONTROL | 0 0 0 | 1 1 1 | 1<br>1<br>1 | 1 1 1 1 | X<br>X<br>X | X<br>X<br>X | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 70 H<br>71 H<br>72 H<br>73 H | RW<br>RW<br>RW<br>RW | #### Serial I/O Controller (SIO/2) The Z-80 SIO/2 (U74, A26, 6-1) is a programmable serial I/O controller with two independent full-duplex channels. Each channel has separate control and status lines for modems, and each channel can be independently programmed for synchronous or asynchronous operation. On the PSI card, channel B is the primary channel and can be operated synchronously or asynchronously, while channel A is the secondary channel and can be operated only in asynchronous mode. SIO REGISTERS. Each SIO channel has an I/O addressable port for data transfer and for control information. For control information there are three read registers and eight write registers available. The functions performed by the registers are shown in table 3-2. SIO MODEM CONTROL AND STATUS BITS. The modem control and status bits of the SIO are used as defined in table 3-3. In addition, the WAIT/READY lines (W/RDYA- and W/RDYB-) lines should be set to READY for use with the DMA channels of the MIC. The way that the SIO channels are configured is dependent on the modem control latch U105 (see D27, 6-1), bits 0 through 4. Details are provided in the following paragraphs. #### **PSI CARD MODES OF OPERATION** The PSI card is capable of ten operational modes of operation and twelve self-test modes. The modes are listed later in tables 3-4 through 3-7. The following paragraphs describe the signals and conventions used in those tables. The modes of operation are numbered by using the binary value that is written to the Modem Control register (U85, E27, 6-1) by data bits D0 through D3 (DIR\_CON, DUPLEX, SYNC, and INT\_TIME). Bit D4 (SELFTEST) is set to 1 (false) for operational modes and 0 (true) for testing modes. CONTROL LINES. The control lines are defined for use as follows; INT\_\_TIME: 1 = use internal clocking source (DCLK1) for channel B transmit data. 0 = use external clocking source (ST) for channel B transmit data. 1 or 0 = use external clocking source (RT or DCRT) for channel B receive data, or internal clocking (DCLK1) when in SELFTEST mode. This control line has affect only when SYNC is true. SYNC: 1 = synchronous mode. Clocking determined by INT TIME. 0 = asynchronous mode. Internal clocking source (2XDCLK1) used for transmit and receive data. Some examples of control line configurations are shown in figures 3-3 through 3-6. Table 3-2. SIO Register Functions | WRITE REGISTERS | FUNCTION | |-----------------|---------------------------------------------------------------------------------------------------------| | WR0 | Contains register pointers, CRC initialization information, initialization commands for operating modes | | WR1 | Transmit/receive interrupt and data transfer mode definition | | WR2 | Interrupt vector (channel B only) | | WR3 | Receive parameters and controls | | WR4 | Transmit/receive miscellaneous parameters and modes | | WR5 | Transmit parameters and controls | | WR6 | Synchronization character or SDLC address<br>field | | WR7 | Synchronization character or SDLC flag | | READ REGISTERS | FUNCTION | | RR0 | Transmit/receive buffer status, interrupt status, and external status | | RR1 | Special receive condition status | | RR2 | Modified interrupt vector (channel B only) | Table 3-3. SIO Modem Control and Status Bits | | | OUTPUTS | | | |---------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------| | SIO | CONNECTOR<br>J2 | NAME | REGISTER<br>AND BIT NO. | I/O ADDR | | C<br>O<br>N RTSA-<br>T DTRA-<br>R RTSB-<br>O DTRB-<br>L | SRS<br>IS<br>RS<br>TR | SECONDARY REQUEST TO SEND<br>IN SERVICE<br>REQUEST TO SEND<br>TERMINAL READY | WR REG 5 BIT 1<br>WR REG 5 BIT 7<br>WR REG 5 BIT 1<br>WR REG 5 BIT 7 | 71 H<br>71 H<br>73 H<br>73 H | | | | INPUTS | | | | S<br>T CTSA-<br>A DCDA-<br>T CTSB-<br>U DCDB-<br>S | SCS<br>SRR<br>CS<br>RR | SECONDARY CLEAR TO SEND<br>SECONDARY RECEIVER READY<br>CLEAR TO SEND<br>RECEIVER READY | RD REG 0 BIT 5<br>RD REG 0 BIT 3<br>RD REG 0 BIT 5<br>RD REG BIT 3 | 71 H<br>71 H<br>73 H<br>73 H | Figure 3-3. ASYNC Control Configuration Figure 3-4. SYNC EXT CLOCK Configuration Figure 3-5. SYNC INT CLOCK Configuration Figure 3-6. DUPLEX Configuration The following discussion applies to figure 3-6. #### DUPLEX: 0 = normal SIO operation 1 = FAST DUPLEX mode In normal operation, channel B is the Primary send and receive channel, while channel a is the Secondary send and receive channel. In FAST DUPLEX mode, channel B becomes the Primary receive channel, and channel A becomes the Primary transmit channel; the secondary channel is not available. This mode allows both available DMA channels to be used for data transfer in both directions simultaneously in order to attain higher data transfer rates. - DIR\_CON: 0 = MODEM operation. In this mode, the normal drivers and receivers are available for use. - 1 = Direct Connect operation. This mode is intended for use in direct computer-to-computer connections where optical isolation is desired to prevent ground currents due to ground potential differences between the computers. In direct connect mode, optically isolated receivers are used for both receive data (DCRD) and receive timing (DCRT). A special cable which only has Send Data (SD), Terminal Timing (TT), Receive Data (DCRD), and Receive Timing (DCRT), is used for this mode. This cable also loops back TT to ST, and TR to RR. The Direct Connect multiplexer (U104, A44, 6-1) loops back DTRB to DM and RS to CTS. These connections allow the same firmware to operate in modem mode or direct connect mode. #### SELFTEST: 1 = Normal operation. 0 = Self-Test mode. In this configuration, channel A data is looped back to channel A, and channel B data is looped back to channel B. In addition, DCLK1 is sent to TT and to RXCLK. This allows internal loopback in all asynchronous modes with internal timing. A diagnostic loopback hood allows testing in synchronous modes with external timing. #### OPERATIONAL MODE DEFINITIONS. Definitions of the operational modes are as follows: | MODE 0, 1: | Modem Asynchronous. Channel B clocked by 2XDCLK1 and Channel A clocked by DCLK2. | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | MODE 2: | Modem Synchronous External Clock. Channel B clocked by ST and RT. Channel A clocked by DCLK2. | | MODE 3: | Modem Synchronous Internal Clock. Channel B clocked by DCLK1 and RT. Channel A clocked by DCLK2. | | MODE 4, 5: | Modem Fast Duplex Asynchronous. Channel B receive channel and Channel A transmit channel. Both clocked by 2XDCLK1. | | MODE 6: | Modem Fast Duplex Synchronous External Clock. Channel B receive channel and Channel A transmit channel. Channel B clocked by RT and Channel A clocked by ST | MODE 7: Modem Fast Duplex Synchronous Internal Clock. Channel B receive channel and Channel A transmit channel. Channel B clocked by RT and Channel A clocked by DCLK1. MODE 8, 9: Direct Connect Asynchronous. Channel B receives DCRD and clocked by 2XDCLK1. Channel A clocked by DCLK2. MODE 10: Direct Connect Synchronous External Clock. Channel B receives DCRD and clocked by ST and DCRT. ST has no source so this mode is not usable. Use Mode 11. MODE 11: Direct Connect Synchronous Internal Clock. Channel B receives DCRD and clocked by DCLK1 and DCRT. Channel A clocked by DCLK 2. MODE 12, 13: Direct Connect Fast Duplex Asynchronous. Channel B receives DCRD only and Channel A transmits only. Both clocked by 2XDCLK1. MODE 14: Direct Connect Fast Duplex Synchronous External Timing. Channel B receive channel and Channel A transmit channel. Channel B clocked by DCRT and Channel A clocked by ST. ST has no source so this mode is not usable. Use mode 15. MODE 15: Direct Connect Fast Duplex Synchronous Internal Timing. Channel B receive channel (DCRD) and Channel A transmit channel. Channel B clocked by DCRT and Channel A clocked by DCLK1. SELF-TEST MODE DEFINITIONS. Definitions of self-test modes are as follows. In all cases, SDATA is tied to a MARK condition. MODE ST0, 1: Modem Asynchronous. Channel B clocked by 2XDCLK1 and Channel A clocked by DCLK2. MODE ST2: Modem Synchronous External Clock. Channel B clocked by ST and RT. Channel A clocked by DCLK2. Must use loopback hood. MODE ST3: Modem Synchronous Internal Clock. Channel B clocked by DCLK1. Channel A clocked by DCLK2. MODE ST4, 5: Modem Fast Duplex Asynchronous. Channel B receive channel and Channel a transmit channel. Both clocked by 2XDCLK1. MODE ST6: Modem Fast Duplex Synchronous External Clock. Channel B receive channel and Channel A transmit channel. Channel B clocked by RT and Channel A clocked by ST. Must use loopback hood. MODE ST7: Modem Fast Duplex Synchronous Internal Clock. Channel B receive channel and Channel A transmit channel. Channel B clocked by DCLK1 and Channel A clocked by DCLK1. MODE ST8, 9: Direct Connect Asynchronous. Channel B clocked by 2XDCLK1. Channel A clocked by DCLK 2. MODE ST10: Direct Connect Synchronous External Clock. Channel B clocked by ST and DCRT. ST has no source so loopback hood must be used. MODE ST11: Direct Connect Synchronous Internal Clock. Channel B clocked by DCLK1. Channel A clocked by DCLK2. MODE ST12, 13: Direct Connect Fast Duplex Asynchronous. Channel B and Channel A clocked by 2XDCLK1. MODE ST14: Direct Connect Fast Duplex Synchronous External Timing. Channel B receive channel and Channel A transmit channel. Channel B and Channel A clocked by DCLK1 when used with loopback hood. MODE ST15: Direct Connect Fast Duplex Synchronous Internal Timing. Channel B receive channel and Channel A transmit channel. Channel B clocked by DCLK1 and Channel A clocked by DCLK1. MODEM CONTROL. PSI card modes of operation (described in the preceding paragraphs) are controlled by the modem control lines (see D and E28, 6-1). The possible modes and the states of the control lines are shown in tables 3-4 through 3-7. The control latch (U105, D27, 6-1) provides five control lines to the modem control multiplexers and enables the differential line drivers. The modem latch (U85, E27, 6-) provides four modem control output lines. The modem status register (U84, D22, 6-1) monitors six input lines and the BIC ready line. The modem status register is I/O mapped to port F1 and the modem and control latches are mapped to ports F3 and F2, respectively. See tables 3-8 through 3-10. Table 3-4. Modem Control Multiplexer -- Modem Mode | | · | | | | | <del> </del> | | | <del></del> | | · | | |--------------------------------|-----------------------|-------|-------------|----|-------------|--------------|-------|-----|-------------|-------------|-------|-----------------------| | | | - | | Mi | ULTIPLI | EXER OU | TPUTS | | | , | | | | MODE | CNTRL | SDATA | TXCB- | | | | CTSB- | DM- | RXDA | RXTXCA- | CTSA- | | | MODEM<br>ASYNC | 1000X<br>MDDE<br>0, 1 | TXDB | 2X<br>DCLK1 | RD | 2X<br>DCLK1 | RTSB- | CS- | DM- | SRD | DCLK2 | SCS- | | | MODEM<br>SYNC<br>EXT | 10010<br>MODE<br>2 | TXDB | ST | RD | RT | RTSB- | CS- | DM- | SRD | DCLK2 | SCS- | M<br>U<br>X | | MODEM<br>SYNC<br>INT | 10011<br>MDDE<br>3 | TXDB | DCLK1 | RD | RT | RTSB- | CS- | DM- | SRD | DCLK2 | SCS- | I<br>P<br>U<br>T<br>S | | MODEM<br>DUPLEX<br>ASYNC | 1010X<br>MODE<br>4, 5 | TXDA | 2X<br>DCLK1 | RD | 2X<br>DCLK1 | RTSA- | CS- | DM- | SRD | 2X<br>DCLK1 | CS- | | | MODEM<br>DUPLEX<br>SYNC<br>EXT | 10110<br>MDDE<br>6 | TXDA | ST | RD | RT | RTSA- | CS- | DM- | SRD | ST | CS- | | | MODEM<br>DUPLEX<br>SYNC<br>INT | 10111<br>MDDE<br>7 | TXDA | DCLK1 | RD | RT | RTSA- | CS- | DM- | SRD | DCLK1 | CS- | | PRIMARY CHANNEL SECONDARY CHANNEL CONTROL LINES = (SELFTEST, DIR\_CON, DUPLEX, SYNC, INT\_TIME) NOTE: TT = TXCB Table 3-5. Modem Control Multiplexer -- Direct Connect Mode | | | | | | | <del></del> | | | | | | | |--------------------------------------------|------------------------|--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------|--------|-------|----------|-------------|--------|-------------| | MODE | CNTRL | SDATA | TXCB- | RXDB | MULT<br>RXCB- | IPLEXE | CTSB- | | RXDA | RXTXCA- | CTSA- | | | DIRECT<br>CONNECT<br>ASYNC | 1100X | TXDB | 2X<br>DCLK1 | DCRD | 2X<br>DCLK1 | RTSB- | · | DTRB- | | DCLK2 | SCS- | | | DIRECT<br>CONNECT<br>SYNC<br>EXT | 11010<br>MODE<br>10 | TXDB | ST <b>&lt;&lt;</b> | DCRD | DCRT<br>NOT US | | | DTRB- | SRD | DCLK2 | scs- | M<br>U<br>X | | DIRECT<br>CONNECT<br>SYNC<br>INT | 11011<br>MODE<br>11 | TXDB | DCLK1 | DCRD | DCRT | RTSB- | RTSB- | DTRB- | SRD | DCLK2 | SCS,- | X P U T ( | | DIRECT<br>CONNECT<br>DUPLEX<br>ASYNC | 1110X<br>MODE<br>12,13 | TXDA | 2X<br>DCLK1 | DCRD | 2X<br>DCLK1 | RTSA- | RTSA- | DTRB- | SRD | 2X<br>DCLK1 | RTSA- | ស | | DIRECT<br>CONNECT<br>DUPLEX<br>SYNC<br>EXT | 11110<br>MODE<br>14 | TXDA | ST < | DCRD<br><<< <do< td=""><td>DCRT<br/>NOT U</td><td></td><td></td><td>DTRB-</td><td>SRD</td><td>ST</td><td>RTSA-</td><td></td></do<> | DCRT<br>NOT U | | | DTRB- | SRD | ST | RTSA- | | | DIRECT<br>DUPLEX<br>SYNC<br>INT | 11111<br>MODE<br>15 | TXDA | DCLK1 | DCRD | DCRT | RTSA- | RTSA- | DTRB- | SRD | DCLK1 | RTSA- | | | | | | | | | | | | <u> </u> | | | | | | | | | PRIMA | RY CHAI | NEL | | | SEC | INDARY C | HANNEL | , | | | | CONTRO | OL LINE | S = ( | SELFTE | ST, DÍR | R_CON, | DUPLE | (, SYN | IC, INT_ | TIME) | | NOTE: TT = TXCB Table 3-6. Modem Control MUX: Modem Self-Test Mode | | | | MILLY | ППТБГ | TS | | | | | | | |-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CNTRL | SDATA | | RXDB | RXCB- | RS- | CTSB- | DM- | RXDA | RXTXCA- | CTSA | <b>-</b> . | | 0000X<br>MDDE<br>ST0,1 | MARK | 2X<br>DCLK1 | TXDB | 2X<br>DCLK1 | RTSB- | CS- | DM- | TXDA | DCLK2 | scs- | | | 00010<br>MODE<br>ST 2 | | <dclk1< td=""><td>&gt; '</td><td><dclk1< td=""><td>&gt;</td><td>. 1</td><td>DM-<br/>T H001</td><td></td><td>DCLK2</td><td>SCS-</td><td></td></dclk1<></td></dclk1<> | > ' | <dclk1< td=""><td>&gt;</td><td>. 1</td><td>DM-<br/>T H001</td><td></td><td>DCLK2</td><td>SCS-</td><td></td></dclk1<> | > | . 1 | DM-<br>T H001 | | DCLK2 | SCS- | | | 00011<br>MODE<br>ST 3 | MARK | DCLK1 | TXDB | DCLK1 | RTSB- | CS- | DM- | TXDA | DCLK2 | SCS- | M<br>U<br>X | | 0010X<br>MDDE<br>ST4,5 | Mark | 2X<br>DCLK1 | TXDA | 2X<br>DCLK1 | RTSA- | CS- | DM- | TXDA | 2X<br>DCLK1 | CS- | I N P U T | | 00110<br>MDDE<br>ST 6 | | | ` <b>&gt;</b> | <dclk1< td=""><td>•</td><td>s."</td><td>DM-<br/>T. HOOI</td><td></td><td>ST<br/><dclk1></dclk1></td><td>cs-</td><td>S</td></dclk1<> | • | s." | DM-<br>T. HOOI | | ST<br><dclk1></dclk1> | cs- | S | | 00111<br>MODE<br>ST 7 | MARK | DCLK1 | TXDA | DCLK1 | RTSA- | CS- | DM- | TXDA | DCLK1 | CS- | | | PRIMARY CHANNEL SECONDARY CHANNEL CONTROL LINES = (SELF-TEST, DIR_CON, DUPLEX, SYNC, INT_TIME) | | | | | | | | | | | | | | 0000X<br>MODE<br>ST0,1<br>00010<br>MODE<br>ST 2<br>00011<br>MODE<br>ST4,5<br>00110<br>MODE<br>ST4,5 | 0000X MARK MODE ST 2 MARK MODE ST 3 MARK MODE ST 4,5 MARK MODE ST 6 MARK MODE ST 6 CONTROL LIN | 0000X MARK 2X DCLK1 00010 MARK ST CDCLK1 ST 2 COLK1 00011 MARK DCLK1 MODE ST 3 MARK 2X DCLK1 ST4,5 MARK ST CDCLK1 00110 MARK ST CDCLK1 ST6 COLK1 | CNTRL SDATA TXCB- RXDB 0000X MARK 2X TXDB 00010 MARK ST TXDB NODE ST 2 | CNTRL SDATA TXCB- RXDB RXCB- 0000X MARK 2X TXDB 2X DCLK1 00010 MARK ST TXDB RT CDCLK1> CDCLK1 ST 2 CXCUSE DNLY WITH DIA 00011 MARK DCLK1 TXDB DCLK1 MODE ST 3 DCLK1 TXDA 2X DCLK1 ST4,5 DCLK1 TXDA RT CDCLK1> CDCLK1 00110 MARK ST TXDA RT CDCLK1 00110 MARK ST TXDA RT CDCLK1 CXCUSE DNLY WITH DIA 00111 MARK DCLK1 TXDA DCLK1 MODE ST 6 CXCUSE DNLY WITH DIA 00111 MARK DCLK1 TXDA DCLK1 PRIMARY CHANI CONTROL LINES = (SELF-TEST, D | CNTRL SDATA TXCB- RXDB RXCB- RS- 0000X MARK 2X TXDB 2X RTSB- 00010 MARK ST TXDB RT RTSB- COLK1 COLK1 COLK1 COULK1 COULK | CNTRL SDATA TXCB- RXDB RXCB- RS- CTSB- 0000X MARK 2X TXDB 2X RTSB- CS- 00010 MARK ST TXDB RT RTSB- CS- COCLK1 ST 2 COCLK1 TXDB DCLK1 RTSB- CS- 00011 MARK DCLK1 TXDB DCLK1 RTSB- CS- 00011 MARK DCLK1 TXDB DCLK1 RTSB- CS- 0010X MARK 2X TXDA 2X DCLK1 RTSA- CS- 00110 MARK ST TXDA RT RTSA- CS- 00110 MARK ST TXDA RT RTSA- CS- COCLK1 ST 6 CS- 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- COCLK1 ST 6 CS- 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- PRIMARY CHANNEL CONTROL LINES = (SELF-TEST, DIR_CON, DUPLE) | CHTRL SDATA TXCB- RXDB RXCB- RS- CTSB- DM- 0000X MARK 2X TXDB 2X RTSB- CS- DM- 00010 MARK ST TXDB RT RTSB- CS- DM- WIDDE ST 2 | CNTRL SDATA TXCB- RXDB RXCB- RS- CTSB- DM- RXDA 0000X MARK 2X DCLK1 TXDB 2X RTSB- CS- DM- TXDA 00010 MARK ST TXDB RT RTSB- CS- DM- TXDA 00010 MARK ST TXDB RT RTSB- CS- DM- TXDA 00011 MARK DCLK1 TXDB DCLK1 RTSB- CS- DM- TXDA 00011 MARK DCLK1 TXDB DCLK1 RTSB- CS- DM- TXDA 0010X MARK 2X DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA 0010X MARK ST TXDA RT RTSA- CS- DM- TXDA 00110 MARK ST TXDA RT RTSA- CS- DM- TXDA 00110 MARK CUSE DNLY WITH DIAGNOSTIC TEST HOOD>>> 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA PRIMARY CHANNEL SECTOR CONTROL LINES = (SELF-TEST, DIR_CON, DUPLEX, SYNC, IN | CNTRL SDATA TXCB- RXDB RXCB- RS- CTSB- DM- RXDA RXTXCA- 0000X MARK 2X DCLK1 TXDB 2X RTSB- CS- DM- TXDA DCLK2 00010 MARK ST TXDB RT RTSB- CS- DM- TXDA DCLK2 COLK1 COLK1 COLK1 COLK1 MODE ST 2 CX CYUSE ONLY WITH DIAGNOSTIC TEST HOOD>>> 00011 MARK DCLK1 TXDB DCLK1 RTSB- CS- DM- TXDA DCLK2 00010X MARK DCLK1 TXDA DCLK1 RTSB- CS- DM- TXDA DCLK2 00110X MARK DCLK1 TXDA 2X DCLK1 MODE ST 3 CX- DCLK1 TXDA RT RTSA- CS- DM- TXDA ST CDCLK1 CX- CUSE ONLY WITH DIAGNOSTIC TEST HOOD>>> 00110 MARK ST TXDA RT RTSA- CS- DM- TXDA ST CDCLK1 CX- CUSE ONLY WITH DIAGNOSTIC TEST HOOD>>> 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA DCLK1 PRIMARY CHANNEL SECONDARY CH | CNTRL SDATA TXCB- RXDB RXCB- RS- CTSB- DM- RXDA RXTXCA- CTSA 0000X MARK 2X TXDB 2X DCLK1 RTSB- CS- DM- TXDA DCLK2 SCS- 00010 MARK ST TXDB RT RTSB- CS- DM- TXDA DCLK2 SCS- 00011 MARK DCLK1 TXDB DCLK1 RTSB- CS- DM- TXDA DCLK2 SCS- 00011 MARK DCLK1 TXDB DCLK1 RTSB- CS- DM- TXDA DCLK2 SCS- 00110 MARK 2X TXDA 2X DCLK1 RTSA- CS- DM- TXDA DCLK2 SCS- 00110 MARK ST TXDA RT RTSA- CS- DM- TXDA ST DCLK1 CS- 00110 MARK ST TXDA RT RTSA- CS- DM- TXDA ST CS- 00110 MARK ST TXDA RT RTSA- CS- DM- TXDA ST CS- 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA DCLK1 CS- 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA DCLK1 CS- 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA DCLK1 CS- 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA DCLK1 CS- 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA DCLK1 CS- 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA DCLK1 CS- 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA DCLK1 CS- 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA DCLK1 CS- 00111 MARK DCLK1 TXDA DCLK1 RTSA- CS- DM- TXDA DCLK1 CS- | Table 3-7. Modem Control MUX: Direct Connect Self-Test Mode | | 1 | | | ····· | | | | | | | | | |--------------------------------------------------------------------------------|----------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|--------|------|-----------------|---------|--------| | SELF- | | | | | MUX DI | UTPUTS | | | | | , i - k | - | | TEST<br>MODE | CNTRL | SDATA | тхсв- | RXDB | RXCB- | RS- | CTSB- | DM- | RXDA | RSTXCA- | CTSA | | | DIRECT<br>CONNECT<br>ASYNC | 0100X<br>MODE<br>ST8,9 | MARK | 2X<br>DCLK1 | TXDB | 2X<br>DCLK1 | RTSB- | RTSB- | DTRB- | TXDA | DCLK2 | SCS- | | | DIRECT<br>CONNECT<br>SYNC<br>EXT | 01010<br>MODE<br>ST 10 | 1 | CDCLK1 | <b>&gt;</b> | DCRT<br><dclk1:<br>Y WITH</dclk1:<br> | > | | DTRB- | | | SCS- | | | DIRECT<br>CONNECT<br>SYNC<br>INT | 01011<br>MODE<br>ST 11 | MARK | DCLK1 | TXDB | DCLK1 | RTSB- | RTSB- | DTRB- | TXDA | DCLK2 | scs- | ΜUX | | DIRECT<br>CONNECT<br>ASYNC | 0110X<br>MODE<br>ST 12,<br>ST 13 | MARK | 2X<br>DCLK1 | TXDA | 2X<br>DCLK1 | RTSA- | RTSA- | DTRB- | TXDA | 2X<br>DCLK1 | RTSA- | IXPUTS | | DIRECT<br>CONNECT<br>DUPLEX<br>SYNC<br>EXT | 01110<br>MODE<br>ST 14 | | <dclk1< td=""><td>JSE ON</td><td>DCRT<br/><dclk1:< td=""><td>&gt;<br/>H DIAG</td><td>NOSTIC</td><td>TEST I</td><td>-</td><td><dclk1></dclk1></td><td>RTSA-</td><td></td></dclk1:<></td></dclk1<> | JSE ON | DCRT<br><dclk1:< td=""><td>&gt;<br/>H DIAG</td><td>NOSTIC</td><td>TEST I</td><td>-</td><td><dclk1></dclk1></td><td>RTSA-</td><td></td></dclk1:<> | ><br>H DIAG | NOSTIC | TEST I | - | <dclk1></dclk1> | RTSA- | | | DIRECT<br>CONNECT<br>DUPLEX<br>SYNC<br>INT | 01111<br>MODE<br>ST 15 | MARK | DCLK1 | | | | | DTRB- | TXDA | DCLK1 | RTSA- | | | DRIMARY QUALITY | | | | | | | | | | | | | | PRIMARY CHANNEL SECONDARY CHANNEL | | | | | | | | | | | | | | CONTROL LINES = (SELF-TEST, DIR_CON, DUPLEX, SYNC, INT_TIME) NOTE: TT = DCLK1 | | | | | | | | | | | | | | | | | NOTE | :: TT | = DCL | <1 | | | | | | | Table 3-8. Modem Status, Port F1 (Input Only) | ВІТ | MNEMONIC | TRUE | RS-449 | RS-232-C | CCITT | RS-366 | | | | | |-----|----------|------|---------------------------|-------------------------------------------------|-------------|--------|--|--|--|--| | 0 | DM_DTRB | 1 | DATA MODE<br>TERMINAL RDY | CC DATA SET READY (DSR)<br>CD DATA TERMINAL RDY | * | | | | | | | 1 | IC | 1 | INCOMING CALL | CE RING INDICATOR | 125 | | | | | | | 2 | TM | 1 | TEST MODE | CI SIGNAL RATE IND | 142/<br>112 | PND | | | | | | 3 | SQ. | 1 | SIG QUALITY | CG SIGNAL QUALITY | 110 | cos | | | | | | 4 | SEC_RD | 0 | SEC REC DATA | SBB SEC REC DATA | 119 | DL0(1) | | | | | | 5 | RDY | 1 | READY LINE FR | DM BIC | | · | | | | | | 6 | PRI_RD | 0 | RD OR DCRD (U | SED FOR X.21) | | | | | | | | 7 | N/C | | NO CONNECTION | NO CONNECTION | | | | | | | <sup>\* --</sup> Modem mode <sup>\*\* --</sup> Direct connect mode Table 3-9. Control Latch, Port F2 (Output Only) | ВІТ | MHEMOHIC | TRUE | FUNCTION | RS-366 | |-----|----------|------|---------------------------------------------------------------|---------| | 0 | INT_TIME | 1 | USE INTERNAL CLOCK IN SYNC MODE/NOT EXT CLOCK | | | 1 | SYNC | 1 | SYNCHRONOUS MODE/NOT ASYNCHRONOUS MODE | | | 2 | DUPLEX | 1 | FAST DUPLEX MODE/NOT NORMAL MODE | | | 3 | DIR_CON | 1 | DIRECT CONNECT MODE (OPTO-ISOLATED RECEIVERS)/NOT NORMAL MODE | | | 4 | SELFTEST | 0 | CONNECTS TXDA TO RXDA AND TXDB TO RXDB | | | 5 | LED | 0 | TURNS ON LED INDICATOR | <b></b> | | 6 | XMITEN | 1 | ENABLE DIFFERENTIAL TRANSMITTERS (SD, TR, ST, TT) | | | 7 | N/C | | NO CONNECTION | | NOTE: All of the above lines are set to 0 at power-up. Table 3-10. Modem Latch, Port F3 (Output Only) | віт | MNEMONIC | TRUE | FUNCTION | RS-366 | | | | | | |-------------------------------------------------------|----------|------|------------------------------|--------|--|--|--|--|--| | 0 | LL | 1 | LOCAL LOOP BACK | NB1 | | | | | | | 1 | RL | 1 | REMOTE LOOP BACK | NB2 | | | | | | | | | | | | | | | | | | 3 | SF/SR | 0 | SELECT FREQUENCE/SELECT RATE | NB8 | | | | | | | NOTE: All of the above lines are set to 0 at power-up | | | | | | | | | | #### Counter Timer Circuit (CTC) The CTC (U43, A24, 6-1) provides four independent counter/timer channels. In the PSI card, these channels provide the following functions: Channel 0 -- RQHDF : DMARQ1 (DMA ReQuest channel 1, which is RDY-) hold-off time from ZC/TO0. Channel 1 -- 2XDCL K1: SIO channel B (primary channel) baud rate generator. Channel 2 -- DCLK2 : SIO channel A (secondary channel) baud rate timer. Channel 3: General purpose system timer. #### NOTE Because the output of the CTC consists of pulses, a divide-by-2 circuit is used to divide 2XDCLK1 into DCLK1, in order to provide a 50 percent duty cycle clock which is required for synchronous data transmission To the Z-80A CPU, the CTC is an I/O addressable port; its addresses are defined in table 3-1, I/O Address Space. Tables 3-11 and 3-12 show how the baud rates are generated. The CTC has two modes of operation: Counter mode and Timing mode. In Timing mode, an external clock of 1.8432 MHz is used as a clock source. In Counter mode, the system clock of 3.6864 MHz is used with a prescale of either 16 or 256. A programmable divider is used to divide the input clock and is given as the value N. Table 3-11. Synchronous Baud Rate Generation | <del></del> | | <del></del> | | |------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | TIMER SOURCE | N | 2XDCLK1 FREQ | BAUD RATE | | 1.8432 MHz PHI CTC<br>Input to CTC<br>(Counter mode) | 2 3 4 5 6 16 18 24 32 48 96 192 | 921.6 KHz<br>614.4 KHz<br>460.8 KHz<br>368.6 KHz<br>307.2 KHz<br>115.2 KHz<br>102.4 KHz<br>76.8 KHz<br>57.6 KHz<br>38.4 KHz<br>19.2 KHz<br>9.6 KHz | 460.8 KHz<br>307.2 KHz<br>230.4 KHz<br>184.3 KHz<br>153.6 KHz<br>57.6 KHz<br>51.2 KHz<br>38.4 KHz<br>28.8 KHz<br>19.2 KHz<br>9.6 KHz<br>4.8 KHz | | 3.6864 MHz and<br>DIV 16 Prescale<br>(Timer mode) | 32<br>36<br>48<br>64<br>72<br>96<br>128 | 7200 Hz<br>6400 Hz<br>4800 Hz<br>3600 Hz<br>3200 Hz<br>2400 Hz<br>1800 Hz | 3600 Hz<br>3200 Hz<br>2400 Hz<br>1800 Hz<br>1600 Hz<br>1200 Hz<br>900 Hz | | 3.6864 MHz and<br>DIV 256 prescale<br>(Timer mode) | 12<br>24<br>36<br>48<br>65<br>72<br>96<br>144 | 1200 Hz<br>600 Hz<br>400 Hz<br>300 Hz<br>220 Hz<br>200 Hz<br>150 Hz<br>100 Hz | 600 Hz<br>300 Hz<br>200 Hz<br>150 Hz<br>110 Hz<br>100 Hz<br>75 Hz<br>50 Hz | NOTE: In sync mode, 2XDCLK1 is divided by 2 before going to the SIO in order to create a 50% duty cycle (DCLK1). Table 3-12. Asynchronous Baud Rate Generation | TIMER SOURCE | N. | 2XDCLK1 FREQ | BAUD RATE | |-----------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | 1.8432 MHz input<br>to CTC (Counter<br>mode) | 1<br>2<br>3<br>6<br>12<br>24<br>32<br>48<br>64<br>96<br>128<br>192 | 1843.2 KHz<br>921.6 KHz<br>614.4 KHz<br>307.2 KHz<br>153.6 KHz<br>76.8 KHz<br>57.6 KHz<br>38.4 KHz<br>28.8 KHz<br>19.2 KHz<br>14.4 KHz<br>9.6 KHz | 115.2 KHz<br>57.6 KHz<br>38.4 KHz<br>19.2 KHz<br>9.6 KHz<br>4.8 KHz<br>3.6 KHz<br>2.4 KHz<br>1.8 KHz<br>1.2 KHz<br>900 Hz<br>600 Hz | | 3.6864 MHz System<br>clock divided by<br>16 prescale (Timer<br>mode) | 3<br>4<br>6<br>8<br>12<br>16<br>24<br>48<br>96<br>107 | 76.8 KHz<br>57.6 KHz<br>38.4 KHz<br>28.8 KHz<br>19.2 KHz<br>14.4 KHz<br>9.6 KHz<br>4.8 KHz<br>2.4 KHz<br>2153.3 Hz<br>1758.8 Hz | 4.8 KHz 3.6 KHz 2.4 KHz 1.8 KHz 1.2 KHz 900 Hz 600 Hz 300 Hz 150 Hz 134.5 Hz (0.06% error) 110 Hz (0.07% error) 75 Hz | | 3.6864 MHz System<br>clock divided by<br>256 prescale (Timer<br>mode) | 1<br>3<br>5<br>6<br>9<br>12<br>18 | 14.4 KHz<br>4.8 KHz<br>2.88 KHz<br>2.4 KHz<br>1.6 KHz<br>1.2 KHz<br>800 Hz | 900 Hz<br>300 Hz<br>180 Hz<br>150 Hz<br>100 Hz<br>75 Hz<br>50 Hz | NOTE: In async mode, th 2XDCLK1 (or DCLK2 for secondary channel) goes to the SIO at 16 times the baud rate. #### I/O Channel (Backplane) Interface The I/O channel, or backplane, interface consists of the Backplane Interface Circuit (BIC, U41, A14, 6-1) and buffers U11 through U14 (A13 and C17, 6-1). The BIC is an I/O addressable port to the Z-80B CPU and handles byte-to-word conversion and backplane handshaking. To the Z-80B CPU, the BIC appears as a set of ten registers which are read only, write only, and bi-directional. To the I/O bus, the BIC appears as a set of six registers which also are read only, write only, and bi-directional. The BIC registers available to the Z-80B are I/O mapped to hexadecimal addresses B0 to B6 as shown in table 3-1, I/O address space. The contents of the BIC registers are shown in figure 3-7. #### Memory Interface Circuit (MIC) The MIC (U65, A32, 6-1) is a custom CMOS gate array which provides the following functions: Controls up to 64K by 8 of dynamic RAM Controls up to 16K by 8 of EPROM and/or static RAM Two programmable DMA channels Vectors backplane interrupts for Z-80B CPU The MIC improves the effective bandwidth of the CPU by using DMA for data transfer to and from the SIO and to and from the BIC. This allows data transfers without the overhead of per-character interrupt handling. MIC registers and their contents are shown on the following pages. Figure 3-7. BIC Register Reference (Sheet 1 of 2) Figure 3-7. BIC Register Reference (Sheet 2 of 2) #### MIC REGISTER 0 - CONFIGURATION. | EO | . 1 | | 1 | | 1 | | 1 | | | |-------------------|-----|-----|-----|------|---|--|---|---|---| | MIC CONFIGURATION | | DM2 | XNT | DEND | | | | | ٠ | | | 7 | , | | ~ | | | | 0 | | Bit 7 = DM2 DMA B request select (1 = DMAR2, 0 = DMAR1) Bit 6 = XNT External Interrupt Enable (1 = ENABLE) Bit 5 = DEND Disable XEND (1 = DISABLE) Bits 4 - 0 Not used #### MIC REGISTER 1 - CHANNEL B HIGH MEMORY ADDRESS. Write only register #### MIC REGISTER 2 - CHANNEL B LOW MEMORY ADDRESS. Write only register #### MIC REGISTER 3 (HIGH BYTE COUNT) - CHANNEL B CONFIGURATION. Bit 7 = DMB Bit 6 = INB DMA Channel B Enable (1 = ENABLE) DMA Channel B Transfer Direction (1 = I/O to Memory, 0 = Memory to I/O) Bit 5 = BDM DMA B Address Count Direction (1 = Decrement, 0 = Increment) Bit 4 = BNT DMA B Interrupt Enable (1 = Enable) Upper four bits of transfer byte count for DMA B Bit 1 = Bit 0 = #### MIC REGISTER 4 - CHANNEL B LOW BYTE COUNT. #### MIC REGISTER 5 - CHANNEL B PORT ADDRESS. #### MIC REGISTER 6 - CHANNEL A HIGH MEMORY ADDRESS. Write only register #### MIC REGISTER 7 - CHANNEL A LOW MEMORY ADDRESS. Write only register #### MIC REGISTER 8 (HIGH BYTE COUNT) - CHANNEL A CONFIGURATION Bit 7 = DMA Bit 6 = INA DMA Channel A Enable (1 = ENABLE) DMA Channel A Transfer Direction (1 = I/O to Memory, 0 = Memory to I/O) Bit 5 = ADM Bit 4 = ANT Bit 3 = Bit 2 = Bit 1 = Bit 0 = DMA Channel A Enable (1 = ENABLE) DMA Channel A Transfer Direction (1 = I/O) DMA A Address Count Direction (1 = Decrement, 0 = Increment) DMA A Interrupt Enable (1 = ENABLE) Upper four bits of transfer byte count for DMA A #### MIC REGISTER 9 - CHANNEL A LOW BYTE COUNT. #### MIC REGISTER A - CHANNEL A PORT ADDRESS. #### MIC REGISTER B - INTERRUPT VECTOR. ### **Priority Interrupt Structure** The CHANNEL I/O maskable interrupt structure convention is used by the PSI card. This interrupt structure is as follows: # **MAINTENANCE** SECTION IV If the PSI card did not pass the self-test described in Section II, it is recommended that you return the card to Hewlett-Packard. If further testing is desired, however, a diagnostic test hood, which tests more or the card's circuitry during the built-in self-test, can be ordered. The diagnostic test hood part number is 1258-0207. To test the PSI card using the diagnostic test hood, perform the following: #### CAUTION BE SURE TO INSTALL THE DIAGNOSTIC TEST HOOD SO THAT ITS COMPONENT SIDE (THE SIDE WITH THE LED) HAS THE SAME ORIENTATION AS THE COMPONENT SIDE ON THE PSI RJE CARD. DAMAGE TO THE PSI RJE CARD CAN RESULT IF THE TEST HOOD IS INSTALLED INCORRECTLY. - 1. Turn computer system power off. - 2. Connect the test hood to connector J2 on the card. - 3. Refer to the appropriate computer system manual to determine if the self-test is run automatically at power-on, or only when specifically invoked by you. - 4. Turn on computer system power. - 5. When the self-test executes, the LED located on the card and the LED located on the test hood should simultaneously light briefly and go out if the card passed self-test. If either LED does not light at all, the card is defective. If either LED stays lit, the card did not pass self-test. If desired, isolation to a defective part may be performed. Please be advised, however, that such work is at your discretion and is your responsibility; moreover, NOTE THAT CUSTOMER REPAIR OR MODIFICATION OF THE MUX CARD WILL INVALIDATE WARRANTY AND RENDER THE CARD INELIGIBLE FOR EXCHANGE OR REPAIR BY HEWLETT-PACKARD COMPANY. If such service is performed, the replaceable parts information in Section V and the schematic logic diagrams in Section VI will be of assistance. ## REPLACEABLE PARTS This section contains information for ordering replaceable parts for the PSI card. Table 5-1 contains a list of replaceable parts, table 5-2 contains the names and addresses of the manufacturers indexed by the code numbers used in table 5-1, and figure 5-1 shows the locations of the parts on the PSI card. #### REPLACEABLE PARTS Table 5-1 contains a list of replaceable parts in reference designation order. The following information is listed for each part: - 1. Reference designation of the part. - 2. The Hewlett-Packard part number. - 3. Part number check digit (CD). - 4. Total quantity (QTY). - 5. Description of the part. - 6. A five-digit manufacturer's code number of a typical manufacturer of the part. Refer to table 5-2 for a cross-reference of the manufacturers. - 7. The manufacturer's part number. #### ORDERING INFORMATION To order replacement parts or to obtain information on parts, address the order or inquiry to the nearest Hewlett-Packard Sales and Service Office (Sales and Service Offices are listed at the back of this manual). To order a part listed in the replaceable parts table, quote the Hewlett-Packard part number (with the check digit), and indicate the quantity required. The check digit will insure accurate and timely processing of your order. To order a part that is not listed in the replaceable parts table, specify the following information: - 1. Identification of the kit containing the part (refer to the product identification information supplied in Section II). - 2. Description and function of the part. - 3. Quantity required. Table 5-1. PSI Replaceable Parts | Reference<br>Designation | HP Part<br>Number | CD | Qty | Description | Mfr<br>Code | Mfr Part Number | |---------------------------------|---------------------------------------------------------------|-----------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------| | | 5061-4920 | 6 | 1 | PCA-HPIO PSI | 28480 | 5061-4920 | | C1<br>C2<br>C3<br>C4<br>C5 | 0160-4832<br>0160-4832<br>0160-4832<br>0180-0228<br>0160-4832 | 4 4 6 4 | 12 | CAPACITOR-FXD .01UF +-10% 100VDC CER<br>CAPACITOR-FXD .01UF +-10% 100VDC CER<br>CAPACITOR-FXD .01UF +-10% 100VDC CER<br>CAPACITOR-FXD 22UF+-10% 15VDC TA<br>CAPACITOR-FXD .01UF +-10% 100VDC CER | 28480<br>28480<br>28480<br>56289<br>28480 | 0160-4832<br>0160-4832<br>0160-4832<br>150D226X9015B2<br>0160-4832 | | C6<br>C7<br>C8<br>C9<br>C10 | 0180-1746<br>0180-1746<br>0160-4832<br>0160-4807<br>0160-4807 | 5 5 4 3 3 | 2 | CAPACITOR-FXD 15UF+-10% 20VDC TA<br>CAPACITOR-FXD 15UF+-10% 20VDC TA<br>CAPACITOR-FXD .01UF +-10% 100VDC CER<br>CAPACITOR-FXD 33PF +-5% 100VDC CER 0+-30<br>CAPACITOR-FXD 33PF +-5% 100VDC CER 0+-30 | 56289<br>56289<br>28480<br>28480<br>28480 | 150D156X9020B2<br>150D156X9020B2<br>0160-4832<br>0160-4807<br>0160-4807 | | C11<br>C12<br>C13<br>C14<br>C15 | 0160-4835<br>0180-0100<br>0160-4832<br>0160-4835<br>0160-4832 | 7<br>3<br>4<br>7<br>4 | 7 | CAPACITOR-FXD .1UF +-10% 50VDC CER CAPACITOR-FXD 4.7UF+-10% 35VDC TA CAPACITOR-FXD .01UF +-10% 100VDC CER CAPACITOR-FXD .1UF +-10% 50VDC CER CAPACITOR-FXD .01UF +-10% 100VDC CER | 28480<br>56289<br>28480<br>28480<br>28480 | 0160-4835<br>1500475X9035B2<br>0160-4835<br>0160-4835<br>0160-4832 | | C16<br>C17<br>C18<br>C19<br>C20 | 0160-4835<br>0160-4832<br>0160-4832<br>0160-4832<br>0160-4832 | 7<br>4<br>4<br>4 | ` | CAPACITOR-FXD .1UF +-10% 50VDC CER<br>CAPACITOR-FXD .01UF +-10% 100VDC CER<br>CAPACITOR-FXD .01UF +-10% 100VDC CER<br>CAPACITOR-FXD .01UF +-10% 100VDC CER<br>CAPACITOR-FXD .01UF +-10% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-4835<br>0160-4832<br>0160-4832<br>0160-4832<br>0160-4832 | | C21<br>C22<br>C23<br>C24<br>C25 | 0160-4835<br>0160-4835<br>0160-4832<br>0160-4835<br>0160-4835 | 7<br>7<br>4<br>7<br>7 | | CAPACITOR-FXD .1UF +-10% 50VDC CER CAPACITOR-FXD .1UF +-10% 50VDC CER CAPACITOR-FXD .01UF +-10% 100VDC CER CAPACITOR-FXD .1UF +-10% 50VDC CER CAPACITOR-FXD .1UF +-10% 50VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-4835<br>0160-4835<br>0160-4832<br>0160-4835<br>0160-4835 | | C27<br>C28<br>C29<br>C30<br>C31 | 0160-3879<br>0160-3879<br>0160-3879<br>0160-3879<br>0160-3879 | 77777 | 6 | CAPACITOR-FXD .01UF +-20% 100VDC CER CAPACITOR-FXD .01UF +-20% 100VDC CER CAPACITOR-FXD .01UF +-20% 100VDC CER CAPACITOR-FXD .01UF +-20% 100VDC CER CAPACITOR-FXD .01UF +-20% 100VDC CER | 28480<br>28480<br>28480<br>28480<br>28480 | 0160-3879<br>0160-3879<br>0160-3879<br>0160-3879<br>0160-3879 | | Ċ32 | 0160-3879 | 7 | | CAPACITOR-FXD .01UF +-20% 100VDC CER | 28480 | 0160-3879 | | CR1<br>CR2<br>CR3<br>CR4<br>CR5 | 1901-0518<br>1901-0518<br>1902-3802<br>1901-1068<br>1901-1068 | 8<br>8<br>3<br>5<br>5 | 2<br>1<br>2 | DIODE-SH SIG SCHOTTKY DIODE-SH SIG SCHOTTKY DIODE-ZMR 2.37V 5% DD-7 PD=.4W TC=074% DIODE-SH SIG SCHOTTKY DIODE-SH SIG SCHOTTKY | 28480<br>28480<br>28480<br>28480<br>28480 | 1901-0518<br>1901-0518<br>1902-3002<br>1901-1068<br>1901-1068 | | CR6 | 1990-0486 | 6 | 1 | LED-LAMP LUM-INT=1MCD IF=28MA-MAX BVR=5V | 28489 | 5082-4684 | | F1<br>F2<br>F3 | 2110-0301<br>2110-0423<br>2110-0423 | 1<br>8<br>8 | 1<br>2 | FUSE .125A 125V .281X.093<br>FUSE 1.5A 125V NTD .281X.093<br>FUSE 1.5A 125V NTD .281X.093 | 28480<br>28480<br>28480 | 2110-0301<br>2110-0423<br>2110-0423 | | J2<br>J1 | 1251-7276<br>1251-7884 | 0 | 1<br>1 | CONN-POST TYPE .100-PIN-SPCG 80-CONT<br>CONN-POST TYPE .100-PIN-SPCG 50-CONT | 28480<br>28480 | 1251-7276<br>1251-7884 | | 91<br>92 | 1853-0015<br>1854-0019 | 7 3 | 1 1 | TRANSISTOR PNP SI PD=200MW FT=500MHZ<br>Transistor NPN SI TO-18 PD=360MW | 28480<br>28480 | 1853-0015<br>1854-0019 | | R1<br>R2<br>R3<br>R4<br>R5 | 0757-0279<br>0698-0082<br>0698-0082<br>0757-0405<br>0698-0082 | 0<br>7<br>7<br>4<br>7 | 5<br>3<br>1 | RESISTOR 3.16K 1% .125W F TC=0+-100<br>RESISTOR 464 1% .125W F TC=0+-100<br>RESISTOR 464 1% .125W F TC=0+-100<br>RESISTOR 162 1% .125W F TC=0+-100<br>RESISTOR 464 1% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>24546<br>24546 | C4-1/8-T0-3161-F<br>C4-1/8-T0-4640-F<br>C4-1/8-T0-4640-F<br>C4-1/8-T0-162R-F<br>C4-1/8-T0-4640-F | | R6<br>R7<br>R8<br>R9<br>R10 | 0757-0280<br>0757-0279<br>0757-0279<br>0757-0346<br>0757-0346 | 3<br>0<br>0<br>2<br>2 | 1 | RESISTOR 1K 1% .125W F TC=0+-100<br>RESISTOR 3.16K 1% .125W F TC=0+-100<br>RESISTOR 3.16K 1% .125W F TC=0+-100<br>RESISTOR 10 1% .125W F TC=0+-100<br>RESISTOR 10 1% .125W F TC=0+-100 | 24546<br>24546<br>24546<br>24546<br>24546 | C4-1/8-T0-1001-F<br>C4-1/8-T0-3161-F<br>C4-1/8-T0-3161-F<br>C4-1/8-T0-10R0-F<br>C4-1/8-T0-10R0-F | | R11<br>R12<br>R13<br>R14<br>R15 | 1810-0278<br>0757-0279<br>0757-0279<br>1810-0278<br>0698-3446 | 4<br>0<br>0<br>4<br>3 | 5 | NETWORK-RES 10-SIP3.3K OHM X 7<br>RESISTOR 3.16K 1% .125W F TC=0+-100<br>RESISTOR 3.16K 1% .125W F TC=0+-100<br>NETWORK-RES 10-SIP3.3K OHM X 7<br>RESISTOR 303 1% .125W F TC=0+-100 | 01121<br>24546<br>24546<br>01121<br>24546 | 210A332<br>C4-1/8-T0-3161-F<br>C4-1/8-T0-3161-F<br>210A332<br>C4-1/8-T0-383R-F | | R16<br>R17<br>R18<br>R19<br>R20 | 0757-0199<br>0757-0199<br>0757-0199<br>1810-0517<br>1810-0552 | 3<br>3<br>4<br>7 | 6<br>2<br>1 | RESISTOR 21.5K 1% .125W F TC=0+-100<br>RESISTOR 21.5K 1% .125W F TC=0+-100<br>RESISTOR 21.5K 1% .125W F TC=0+-100<br>NETWORK-RES 10-51P6.0K 0HM X 9<br>NETWORK-RES 6-SIP6.0K 0HM X 5 | 24546<br>24546<br>24546<br>28480<br>28480 | C4-1/8-T0-2152-F<br>C4-1/8-T0-2152-F<br>C4-1/8-T0-2152-F<br>1810-0517<br>1810-0552 | | R21<br>R22<br>R23<br>R24<br>R25 | 1810-0280<br>0757-0199<br>0757-0199<br>0757-0199<br>1810-0517 | 8<br>3<br>3<br>4 | 1 | NETWORK-RES 10-SIP10.0K OHM X 9 RESISTOR 21.5K 1% .125W F TC=0+-100 RESISTOR 21.5K 1% .125W F TC=0+-100 RESISTOR 21.5K 1% .125W F TC=0+-100 NETWORK-RES 10-SIP6.0K OHM X 9 | 01121<br>24546<br>24546<br>24546<br>24546<br>28480 | 210A103<br>C4-1/8-T0-2152-F<br>C4-1/8-T0-2152-F<br>C4-1/8-T0-2152-F<br>1810-0517 | | R26<br>R27<br>R28<br>R29<br>R30 | 0698-4590<br>1810-0350<br>1810-0350<br>0698-3446<br>0698-3447 | 0<br>3<br>3<br>3<br>4 | 1<br>2 | RESISTOR 422 1% ,25W F TC=0+-100 NETWORK-RES B-SIP100.0 OHM X 4 NETWORK-RES B-SIP100.0 OHM X 4 RESISTOR 383 1% ,125W F TC=0+-100 RESISTOR 422 1% ,125W F TC=0+-100 | 24546<br>01121<br>01121<br>24546<br>24546 | C5-1/4-TO-422R-F<br>208B101<br>208B101<br>C4-1/8-TO-383R-F<br>C4-1/8-TO-422R-F | See introduction to this section for ordering information \*Indicates factory selected value Table 5-1. PSI Replaceable Parts (Continued) | Reference HP Part Number | | C<br>D | Qty | Description | Mfr<br>Code | Mfr Part Number | | | |--------------------------------------|---------------------------------------------------------------|-----------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | R31<br>R32<br>R33 | 0698-0083<br>0698-3430<br>0698-3430 | 8<br>5<br>5 | 1<br>2 | RESISTOR 1.96K 1% .125W F TC=0+-100<br>RESISTOR 21.5 1% .125W F TC=0+-100<br>RESISTOR 21.5 1% .125W F TC=0+-100 | 24546<br>03888<br>03888 | C4-1/8-TO-1961-F<br>PME55-1/8-TO-21R5-F<br>PME55-1/8-TO-21R5-F | | | | TP1<br>TP2 | 0360-0474<br>0360-0474 | 6 | 2 | TERMINAL-STUD SGL-PIN PRESS-MTG TERMINAL-STUD SGL-PIN PRESS-MTG | 28480<br>28480 | 0360-0474<br>0360-0474 | | | | U11<br>U12<br>U13<br>U14<br>U15 | 1820-2862<br>1820-2862<br>1820-1633<br>1820-1633<br>1820-1430 | 7<br>7<br>8<br>8<br>3 | 2<br>3<br>1 | IC-DS 3667 IC-DS 3667 IC-DS 3667 IC BFR TTL S INV OCTL 1-INP IC BFR TTL S INV OCTL 1-INP IC CNTR TTL LS BIN SYNCHRO POS-EDGE-TRIG | 28480<br>28480<br>01295<br>01295<br>01295 | 1820-2862<br>1820-2862<br>SN748240N<br>SN748240N<br>SN74LS161AN | | | | U23<br>U24<br>U41<br>U43<br>U45 | 1820-1633<br>1820-0684<br>1820-2975<br>1820-2301<br>1820-1112 | 8<br>7<br>3<br>9<br>8 | 1<br>1<br>1<br>1 | IC BFR TTL S INV OCTL 1-INP<br>IC INV TTL S HEX 1-INP<br>IC-BIC C2000<br>IC-Z80A CTC<br>IC FF TTL LS D-TYPE POS-EDGE-TRIG | 01295<br>01295<br>28480<br>28480<br>01295 | SN74S240N<br>SN74S05N<br>1820-2975<br>1820-2301<br>SN74LS74AN | | | | U64<br>U65<br>U74<br>U75<br>U81 | 1820-2649<br>1820-2995<br>1820-2300<br>1820-1645<br>1810-0661 | 8<br>7<br>8<br>2<br>9 | 1<br>1<br>1<br>1 | IC- Z80B-CPU IC GATE-ARY CMOS IC-Z80A SIO/2 IC BFR TTL LS BUS QUAD NTWK-SHUNT | 28480<br>28480<br>28480<br>01295<br>28480 | 1828-2649<br>1820-2995<br>1820-2300<br>8N74LS126AN<br>1810-8661 | | | | U82<br>U83<br>U84<br>U85<br>U1 01 | 1820-1201<br>1820-1216<br>1820-1917<br>1820-1195<br>1820-1244 | 6<br>3<br>1<br>7<br>7 | 1<br>1<br>1<br>1 | . IC GATE TTL LS AND QUAD 2-INP IC DCDR TTL LS 3-TO-8-LINE 3-INP IC BFR TTL LS LINE BRVR OCTL IC FF ȚTL LS D-TYPE POS-EDGE-TRIG COM IC MUXR/DATA-SEL TTL LS 4-TO-1-LINE DUAL | 01295<br>01295<br>01295<br>01295<br>01295 | SN74LS08N<br>SN74LS138N<br>SN74LS240N<br>SN74LS175N<br>SN74LS153N | | | | U102<br>U103<br>U104<br>U105<br>U106 | 1820-1470<br>1820-1470<br>1820-1470<br>1820-1730<br>1820-2024 | 1<br>1<br>1<br>6<br>3 | 3<br>1<br>1 | IC MUXR/DATA-SEL TTL LS 2-TO-1-LINE QUAD IC MUXR/DATA-SEL TTL LS 2-TO-1-LINE QUAD IC MUXR/DATA-SEL TTL LS 2-TO-1-LINE QUAD IC FT TTL LS D-TYPE POS-EDGE-TRIG COM IC DRVR TTL LS LINE DRVR OCTL | 01295<br>01295<br>01295<br>01295<br>01295 | SN74LS157N<br>SN74LS157N<br>SN74LS157N<br>SN74LS273N<br>SN74LS273N<br>SN74LS244N | | | | U111<br>U112<br>U113<br>U114<br>U115 | 1820-2117<br>1820-2117<br>1820-2117<br>1820-2831<br>1820-2594 | 55502 | 6<br>1<br>3 | IC DRVR TIL LINE DRVR DUAL IC DRVR TIL LINE DRVR DUAL IC DRVR TIL LINE DRVR DUAL ICD 75174 DRIVER IC RCVR TIL LS LINE RCVR QUAD 2-INP | 07263<br>07263<br>07263<br>28480<br>28480 | 9636ATC<br>9636ATC<br>9636ATC<br>1820-2831<br>1820-2594 | | | | U116<br>U117<br>U118<br>U121<br>U122 | 1820-2594<br>1990-0655<br>3101-2243<br>1820-2117<br>1820-2117 | 2<br>1<br>6<br>5<br>5 | 2 | IC RCVR TTL LS LINE RCVR QUAD 2-INP<br>OPTO-ISOLATOR LED-IC GATE IF=60MA-MAX<br>SWITCH-RKR DIP-RKR-ASSY 9-14 .05A 30VDC<br>IC DRVR TTL LINE DRVR DUAL<br>IC DRVR TTL LINE DRVR DUAL | 28480<br>28480<br>28480<br>07263<br>07263 | 1820-2594<br>HCPL-2602<br>3101-2243<br>9636ATC<br>9636ATC | | | | U123<br>U126<br>U127 | 1820-2117<br>1820-2594<br>1990-0655 | 5<br>2<br>1 | | IC DRVR TTL LINE DRVR DUAL<br>IC RCVR TTL LS LINE RCVR QUAD 2-INP<br>OPTO-ISOLATOR LED-IC GATE IF=60MA-MAX | 07263<br>28480<br>28480 | 9636ATC<br>1820-2594<br>HCPL-2602 | | | | W1<br>W2<br>W2<br>W4<br>W5 | 8159-0005<br>1251-2118<br>1258-0142<br>8159-0005<br>8159-0005 | 0<br>9<br>9<br>0 | 4<br>1<br>1 | RESISTOR-ZERO OHMS 22 AWG LEAD DIA<br>CONNECTOR-SGL CONT SKT .04-IN-BSC-SZ RND<br>PLUG-SHORTING 0.200IN CENTERS:INSULATED<br>RESISTOR-ZERO OHMS 22 AWG LEAD DIA<br>RESISTOR-ZERO OHMS 22 AWG LEAD DIA | 28480<br>28480<br>71279<br>28480<br>28480 | 8159-0005<br>1251-2118<br>461-2872-01-03-10<br>8159-0005 | | | | W6 | 8159-0005 | 0 | | RESISTOR-ZERO OHMS 22 AWG LEAD DIA | 28480 | 8159~0005 | | | | X61<br>X64<br>X71 | 1200-0567<br>1200-0654<br>1200-0567 | 1<br>7<br>1 | 2<br>1 | SOCKET-IC 28-CONT DIP DIP-SLDR<br>SOCKET-IC 40-CONT DIP DIP-SLDR<br>SOCKET-IC 28-CONT DIP DIP-SLDR | 28480<br>28480<br>28480 | 1200-0567<br>1200-0654<br>1200-0567 | | | | XR27<br>XR28 | 1200-0940<br>1200-0940 | 4 | 2 | SOCKET-STRP 8-CONT DIP DIP-SLDR<br>SOCKET-STRP 8-CONT DIP DIP-SLDR | 28480<br>28480 | 1200-0940<br>1200-0940 | | | | XU81 | 1200-0607 | 0. | 1 | SOCKET-IC 16-CONT DIP DIP-SLDR | 28480 | 1200-0607 | | | | | 1480-0116<br>5041-3467<br>5180-0121<br>5180-0156<br>5180-1960 | 8<br>2<br>3<br>4<br>0 | 2<br>1<br>1<br>1 | PIN-GRV .062-IN-DIA .25-IN-LG STL<br>HPIO EXTR HNDL<br>BURNIN 1818-1425<br>IC-RAM, 64K 75NS<br>PCB-HPIO PSI | 28480<br>28480<br>28480<br>28480<br>28480 | 1480-0116<br>5041-3467<br>5180-0121<br>5180-0156<br>5180-1960 | | | | | | | | | | | | | | | | | | , | | | | | | | i | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | en de la companya de<br>La companya de la co | | The second secon | | | See introduction to this section for ordering information \*Indicates factory selected value Table 5-2. Manufacturer's Code List | MFR.<br>NO. | MANUFACTURER'S NAME | ADDRESS | ZIP<br>CODE | | |-------------------|----------------------------------------------------------|--------------------|-------------|--| | | | | . : | | | 01121 | Allen-Bradley Company | Milwaukee, Wi. | 53204 | | | 01295 | Texas Instruments, Inc.<br>Semiconductor Components Div. | Dallas, Tx. | 75222 | | | 03888 | K D I Pyrofilm Corp. | Whippany, N.J. | 07981 | | | 07263 | Fairchild Semiconductor Div. | Mountain View, Ca. | 94042 | | | 24546 | Corning Glass Works (Bradford) | Bradford, Pa. | 16701 | | | 28480 | Hewlett-Packard Co.,<br>Corporate HQ. | Palo Alto, Ca. | 94304 | | | 5628 <del>9</del> | Sprague Electric Co. | North Adams, Ma. | 01247 | | | 71279 | Cambridge Thermionic Corp. | Cambridge, Ma. | 02138 | | Figure 5-1. PSI Parts Location Diagram # SCHEMATIC DIAGRAMS SECTION VI This section contains schematic logic diagrams for the PSI card. Figure 6-1. PSI Schematic Logic Diagram (Sheet 1 of 4) Figure 6-1. PSI Schematic Logic Diagram (Sheet 2 of 4) Figure 6-1. PSI Schematic Logic Diagram (Sheet 3 of 4) Figure 6-1. PSI Schematic Logic Diagram (Sheet 4 of 4) # ASCII CHARACTERS AND BINARY CODES APPENDIX A | | | | | | ١. | _ | | _ | |-----|-----|-----|----|---|----|----|----|------------| | | 0 | 1 | 2 | 3 | Ъţ | ,5 | 6 | 7 | | 0 / | NUL | DLE | sp | 0 | @ | P | , | p | | 1 | SOH | DC1 | 1 | 1 | A | ď | a | q | | 2 | STX | DC2 | •• | 2 | В | R | ъ | r | | 3 | ETX | DC3 | | 3 | С | S | C. | s | | 4 | EOT | DC4 | \$ | 4 | D | Т | d | t | | 5 | ENQ | NAK | % | 5 | E | υ | е | u | | 6 | ACK | SYN | & | 6 | F | v | f | v | | 7 | BEL | ETB | , | 7 | G | W | g | w | | 8 | BS | CAN | ( | 8 | Н | х | h | x | | 9 | HT | EM | ) | 9 | I | Y | i | У | | A | LF | SUB | * | : | J | Z | j | Z | | В | VT | ESC | + | ; | K | [ | k | <b>{</b> , | | С | FF | FS | , | < | L | ١ | 1 | ı | | D | CR | GS | _ | = | М | ] | m | } | | E | so | RS | • | > | N | ^ | n | ~ | | F | SI | US | 1 | ? | 0 | _ | 0 | DEL | Α F Additional jumpers, 2-4 Firmware installation, 2-1 Functional description, 1-1, 3-1 В Backplane interface, 3-26 C Cables, direct connect, 2-5 RS-232-C, 2-5 RS-449, 2-5 Checkout, 2-14 Control lines, 3-7 Counter timer circuit, 3-23 CTC, 3-23 Current requirements, 2-1 D Description, 1-1 Diagrams, parts location, 5-6 Direct connect cable, 2-5 I/O address space, 3-4 I/O cards, 1-3 I/O channel adapter, 1-3 I/O channel interface, 2-4, 3-26 Identification, 1-3 Installation, PSI, 2-14 Installing the PSI, 2-14 Interface, I/O channel, 2-4 J Jumpers, 2-3 # **INDEX** M Maintenance, 4-1 Manufacturer's code list, 5-5 Memory address space, 3-4 Memory Interface Circuit (MIC), 3-26 Memory/processor bus, 1-3 MIC, 3-26 Modem control, 3-16 Modem control and status bits, 3-7 Modes of operation, 3-7 MPB, 1-3 0 Operational modes, 3-13 Operation, 3-7 Optical receivers jumpers, 2-4 Ordering parts, 5-1 P Parts location diagram, 5-6 Parts, ordering, 5-1 replaceable, 5-1 Peripheral device interface, 2-5 Physical description, 1-1 Power requirements, 2-1 Principles of operation, 3-1 Priority interrupt structure, 3-32 PSI modes of operation, 3-7 R RC jumper, 2-4 Registers, SIO, 3-7 Repair, 4-1 Replaceable parts, 5-1 Reshipment, 2-15 RS-232-C cable, 2-5 RS-449 cable, 2-5 S Safety ground jumper, 2-4 Self-Test mode definitions, 3-15 Serial I/O controller, 3-7 Service, 4-1 Signature analysis jumper, 2-4 SIO registers, 3-7 SIO/2, 3-7 Specifications, 1-6 Switches, 2-3 System clocks, 3-4 T Theory of operation, 3-1 W Wait jumper, 2-4 MANUAL PART NO. 27132-90005 Printed in U.S.A. June, 1983 HEWLETT-PACKARD COMPANY Roseville Networks Division 8000 Foothills Boulevard Roseville, California 95678