# **Table of Contents** # **ISD1000A Series** Single-Chip Voice Record/Playback Devices 16- and 20-Second Durations | DETAILED DESCRIPTION | 1 1 1 1 | 1 1 1 1 | 1 1 | 1 1 | | . 1 | |-------------------------------------------------------------------------|---------|---------|-----|-------|-------|-----| | PIN DESCRIPTIONS | 1 1 1 1 | | 0 0 | | | . 2 | | Voltage Inputs (V <sub>CCA</sub> , V <sub>CCD</sub> ) | 1 1 1 1 | 1 1 1 1 | 1 1 | | 1 1 1 | . 2 | | Ground Inputs (V <sub>SSA</sub> , V <sub>SSD</sub> ) | | | | | | | | Power Down Input (PD) | | | | | | | | Chip Enable Input (CE) | | | | | | | | Playback/Record Input (P/ $\overline{\mathbb{R}}$ ) | | | | | | | | End-Of-Message Output (EOM) | | | | | | | | Microphone Input (MIC) | | | | | | | | Microphone Reference Input (MIC REF) | | | | | | | | Automatic Gain Control Input (AGC) | | | | | | | | Analog Output (ANA OUT) | | | | | | | | Analog Input (ANA IN) | | | | | | | | Optional External Clock Input (XCLK) | | | | | | | | Speaker Outputs (SP+/SP-) | | | | | | | | Auxiliary Input (AUX IN) | | | | | | | | Address/Mode Inputs (Ax/Mx) | 1 1 1 1 | 1 1 1 1 | 1 1 | | | , 4 | | OPERATIONAL MODES | 1 1 1 1 | 1 1 1 1 | 1 1 | 1 1 1 | | . 4 | | OPERATIONAL MODES DESCRIPTION | | | | | | 5 | | M0 — Message Cueing | | | | | | | | M1 — Delete EOM Markers | | | | | | | | M2 — Used for Cascading | | | | | | | | M3 — Message Looping | | | | | | | | M4 — Consecutive Addressing | | | | | | | | M5 — CE Level Activated | | | | | | | | | | | | | | | | TIMING DIAGRAMS | 1 1 1 1 | 1 1 1 1 | 1 1 | | 1 1 1 | . 6 | | TYPICAL PARAMETER VARIATION WITH VOLTAGE AND TEMPERATURE (PACKAGED PART | ſS) | 1 1 1 1 | 1 1 | | | 10 | | TYPICAL PARAMETER VARIATION WITH VOLTAGE AND TEMPERATURE (DIE) | 1 1 1 1 | 1 1 1 1 | 1 1 | | 1 1 1 | 14 | | SD1000A SERIES PHYSICAL DIMENSIONS | 1 1 1 1 | 1 1 1 1 | 1 1 | 1 1 1 | | 17 | | ORDERING INFORMATION | | | | | | 21 | #### FIGURES, CHARTS, AND TABLES IN THE ISD1000A SERIES DATASHEET Figure 1: Figure 2: Figure 3: Figure 4: Figure 5: 28-Lead 0.350-Inch Plastic Small OutLine Integrated Circuit (SOIC) (G) . . . . . . . . . . . . 17 Figure 6: Figure 7: Chart 1: Chart 2: Chart 3: Chart 4: Chart 5: Chart 6: Chart 7: Chart 8: Table 1: Table 2: Device Playback/Record Durations 4 Table 3: Table 4: Table 5: Table 6: Table 7: AC Parameters (Packaged Parts) ...... 8 Table 8: Table 9: Table 10: Table 11: Table 12: Table 13: Table 14: Table 15: Table 16: # ISD1000A Series # Single-Chip Voice Record/Playback Devices 16- and 20-Second Durations #### **GENERAL DESCRIPTION** Information Storage Devices' ISD1000A Chip-Corder® series provides high-quality, single-chip record/playback solutions for 16- and 20-second messaging applications. The CMOS devices include an on-chip oscillator, microphone preamplifier, automatic gain control, antialiasing filter, smoothing filter, and speaker amplifier. In addition, the ISD1000A series is fully microprocessor-compatible, allowing complex messaging and addressing to be achieved. Recordings are stored in on-chip nonvolatile memory cells, providing zero-power message storage. This unique, single-chip solution is made possible through ISD's patented multilevel storage technology. Voice and audio signals are stored directly into memory in their natural form, providing high-quality, solid-state voice reproduction. Figure i: ISD1000A Series Block Diagram ISD—APRIL 1998 ### **FEATURES** - Easy-to-use single-chip voice record/playback solution - High-quality, natural voice/audio reproduction - Manual switch or microcontroller compatible - Playback can be edge- or levelactivated - Single-chip durations of 16 and 20 seconds - Directly cascadable for longer durations - Power-down mode - 1 $\mu$ A standby current (typical) - Zero-power message storage - Eliminates battery backup circuits - Fully addressable to handle multiple messages - 100-year message retention (typical) - 100,000 record cycles (typical) - On-chip clock source - On-chip Automatic Gain Control (AGC) - Single +5 volt supply - Available in die form, DIP, and SOIC packaging - Industrial temperature (-40°C to +85°C) version available #### **Table i: ISD1000A Series Summary** | Part<br>Number | Duration<br>(Seconds) | Input Sample<br>Rate (KHz) | Typical Filter<br>Pass Band (KHz) | | |----------------|-----------------------|----------------------------|-----------------------------------|--| | ISD1016A | 16 | 8 | 3.4 | | | ISD1020A | 20 | 6.4 | 2.7 | | ### **DETAILED DESCRIPTION** The ISD1000A ChipCorder series devices are designed to record and play back audio and voice information in a single chip with a minimum of circuit complexity. This compact, easy-to-use, nonvolatile, low-power solution has been made possible by ISD's multilevel storage technology—a breakthrough in storage technology in EEPROM. ISD's multilevel storage technology results in a density that is eight times greater than digital memory. The ISD1000A nonvolatile analog array consists of 128K cells—the equivalent of 1 Mbit of digital storage. The ISD1000A series eliminates the need for digital conversion, digital compression, and voice synthesis techniques which often compromise voice quality and are more complicated to use. The ISD1000A series includes signal conditioning circuits and control functions which enable a complete, high-quality recording and playback system in a single device. The ISD1000A is available in two versions which store voice in 16- or 20-second arrays. Additional devices may be cascaded to achieve longer recording durations. The nonvolatile storage array is based on production-proven, low-power CMOS EEPROM technology. Figure 1: ISD1000A Series Pinouts The highly integrated ISD1000A series contains all the basic functions required for high-quality voice recording and playback. The noise-cancelling Microphone Preamplifier and Automatic Gain Control (AGC) record both low-volume and high-volume sounds. The AGC attack and release times are adjusted by an external resistor and capacitor. Antialiasing is performed by a continuous fifth-order Chebyshev filter, requiring no external components or clocks to give toll-quality reproduction. The low corner of the passband is user-settable by two external capacitors. The devices contain their own temperature-stabilized time-base oscillator. The ISD1000A devices drive a speaker directly through differential outputs. This boosts power by four times and eliminates the need for a series capacitor or an output amplifier. The device will operate from a single power supply or from batteries. The device also includes a power down function for applications where minimum power consumption is critical. The CMOS-based design, combined with the nonvolatile storage array, assures the lowest possible overall power consumption. On-chip control functions make the ISD1000A series easy to use in a wide array of applications. Each device offers a variety of operating modes and interface options. The devices may be used in applications that require little more than a few switches and a battery. The devices may also be integrated into electronic systems where digital addresses can be provided for more sophisticated message addressing and control. The ISD1000A array is organized into 160 segments. Addresses A0 through A7 provide access to each segment in the array for message addressing. Addressing provides the capability of constructing messages by combining stored phrases and sounds. ### **PIN DESCRIPTIONS** ## **VOLTAGE INPUTS (V<sub>CCA</sub>, V<sub>CCD</sub>)** To minimize noise, the analog and digital circuits in the ISD1000A series devices use separate power busses. These voltage busses are brought out to separate pins and should be tied together as close to the supply as possible. In addition, these supplies should be decoupled as close to the package as possible. ## GROUND INPUTS (V<sub>SSA</sub>, V<sub>SSD</sub>) The ISD1000A series of devices utilizes separate analog and digital ground busses. These pins should be tied together as close to the package as possible and connected through a low-impedance path to power supply ground. The backside of the die is connected to $V_{SS}$ through the substrate resistance. In a chip-on-board design the die attach area must be connected to $V_{SS}$ or left floating. ## **POWER DOWN INPUT (PD)** When not recording or playing back, the PD pin should be pulled HIGH to place the part in an extremely low power mode (see $\mid_{SB}$ specification). When $\overline{EOM}$ pulses LOW for an overflow condition, PD should be brought HIGH to reset the address pointer back to the beginning of the record/playback space. # CHIP ENABLE INPUT (CE) The $\overline{\text{CE}}$ pin is taken LOW to enable all playback and record operations. The address inputs and playback/record input (P/ $\overline{\text{R}}$ ) are latched by the falling edge of $\overline{\text{CE}}$ . When $\overline{\text{CE}}$ is taken HIGH, the ISD1000A is unselected, the P/ $\overline{\text{R}}$ is HIGH, and the auxiliary input is directed into the speaker amplifier. # PLAYBACK/RECORD INPUT (P/R) The P/R input is latched by the falling edge of the $\overline{\text{CE}}$ pin. A HIGH level selects a playback cycle while a LOW level selects a record cycle. For a record cycle, the address inputs provide the starting address and recording continues until PD or $\overline{\text{CE}}$ is pulled HIGH or an overflow is detected (i.e., the chip is full). When a record cycle is terminated by pulling PD or $\overline{\text{CE}}$ HIGH, an End-Of-Message (EOM) marker is stored at the current address in memory. For a playback cycle, the address inputs provide the starting address and the device will play until an EOM marker is encountered. The device can continue past an EOM marker in an operational mode, or if $\overline{\text{CE}}$ is held LOW in address mode. (See "Operational Modes" on page 4.). # **END-OF-MESSAGE OUTPUT (EOM)** A nonvolatile marker is automatically inserted at the end of each recorded message. It remains there until the message is recorded over. During playback, the $\overline{\text{EOM}}$ output pulses LOW for a period of $T_{EOM}$ at the end of each message or in the event of a message overflow (device full). In addition, the ISD1000A series has an internal $V_{CC}$ detect circuit to maintain message integrity should $V_{CC}$ fall below 3.5 V. In this case, $\overline{EOM}$ goes LOW and the device is fixed in playback-only mode. The EOM marker provides a convenient handshake signal for a processor and also facilitates the cascading of devices. #### **MICROPHONE INPUT (MIC)** The microphone input transfers its signal to the onchip preamplifier. An on-chip Automatic Gain Control (AGC) circuit controls the gain of this preamplifier from –15 to 24 dB. An external microphone should be AC coupled to this pin via a series capacitor. The capacitor value, together with the internal 10 K $\Omega$ resistance on this pin, determines the low-frequency cutoff for the ISD1000A series passband. See ISD Application Information for additional information on low-frequency cutoff calculation. #### **MICROPHONE REFERENCE INPUT (MIC REF)** The MIC REF input is the inverting input to the microphone preamplifier. This provides a noise-canceling or common-mode rejection input to the device when connected to a differential microphone. If this input is unused, it must be left disconnected. #### **AUTOMATIC GAIN CONTROL INPUT (AGC)** The AGC dynamically adjusts the gain of the preamplifier to compensate for the wide range of microphone input levels. The AGC allows the full range, from whispers to loud sounds, to be recorded with minimal distortion. The "attack" time is determined by the time constant of a 5 $\rm K\Omega$ internal resistance and an external capacitor (C2) connected from the AGC pin to V<sub>SSA</sub> analog ground. The "release" time is determined by the time constant of an external resistor (R2) and an external capacitor (C2 on the schematic on page 15) connected in parallel between the AGC Pin and $V_{SSA}$ analog ground. Nominal values of 470 K $\Omega$ and 4.7 $\mu$ F give satisfactory results, in most cases. For AGC voltages of 1.5 V and below, the preamplifier is at its maximum gain of 24 dB. Reduction in preamplifier gain occurs for voltages of approximately 1.8 V ## **ANALOG OUTPUT (ANA OUT)** This pin provides the preamplifier output to the user. The voltage gain of the preamplifier is determined by the voltage level at the AGC pin. It has a maximum gain of about 24 dB for small input signal levels. #### ANALOG INPUT (ANA IN) The analog input pin transfers its signal to the chip for recording. For microphone inputs, the ANA OUT pin should be connected via an external capacitor to the ANA IN pin. This capacitor value, together with the 2.7 K $\Omega$ input impedance of ANA IN, is selected to give additional cutoff at the low-frequency end of the voice passband. If the desired input is derived from a source other than a microphone, the signal can be fed, capacitively coupled, into the ANA IN pin directly. ### **OPTIONAL EXTERNAL CLOCK INPUT (XCLK)** ISD1000A devices are configured at the factory with an internal sampling clock frequency centered to $\pm 1$ percent of specification. The frequency is maintained to a total variation of $\pm 2.25$ percent tolerance over the entire commercial temperature and 4.5 to 5.5 voltage ranges. The internal clock has a $\pm 5$ percent tolerance over the industrial temperature range and 4.5 to 5.5 voltage range. A regulated power supply is recommended for industrial-temperature-range parts. If greater precision is required, the device can be clocked through the XCLK pin as follows. Table 1: External Clock Sample Rates | Part<br>Number | Sample Rate | Required Clock | |----------------|-------------|----------------| | ISD1016A | 8.0 KHz | 1024 KHz | | ISD1020A | 6,4 KHz | 819.2 KHz | These recommended clock rates should not be varied because the antialiasing and smoothing filters are fixed, and aliasing problems can occur if the sample rate differs from the one recommended. The duty cycle on the input clock is not critical, as the clock is immediately divided by two. If the XCLK is not used, this input must be connected to ground. ### SPEAKER OUTPUTS (SP+/SP-) All devices in the ISD1000A series include an on-chip differential speaker driver, capable of driving 50 mW into 16 $\Omega$ from AUX IN (12.2 mW from memory). The speaker outputs are held at $V_{\rm SSA}$ levels during record and power down. It is therefore not possible to parallel speaker outputs of multiple ISD1000A devices or the outputs of other speaker drivers. **NOTE** Connection of speaker outputs in parallel may cause damage to the device. While a single output may be used alone (including a coupling capacitor between the SP pin and the speaker), these outputs may also be used individually with the output signal taken from either pin. Using the differential outputs results in a 4:1 improvement in output power. **NOTE** Never ground or drive an output. #### **AUXILIARY INPUT (AUX IN)** The Auxiliary Input is multiplexed through to the output amplifier and speaker output pins when $\overline{CE}$ is HIGH and playback has ended, or if the device is in overflow. When cascading multiple ISD1000A devices, the AUX IN pin is used to connect a playback signal from a following device to the previous output speaker drivers. For noise consideration, it is suggested that the Auxiliary Input not be driven when the storage array is active. #### ADDRESS/MODE INPUTS (AX/MX) The Address/Mode Inputs provide two functions in the ISD1000A series: 1. Message address (either A6 or A7 = LOW) and 2. ISD1000A series Operational Mode Options (A6 and A7 = HIGH). Operational mode options are shown in the Operational Modes table. There are a maximum of 160 message addresses (or segments). Each segment corresponds to one of 160 rows in the analog storage array. The message addresses (segments) are in locations 0 through 159 contiguous. The playback/record duration of each segment depends upon the device and is as follows: Table 2: Device Playback/Record Durations | Part<br>Number | Segment Playback/Record<br>Duration | |----------------|-------------------------------------| | ISD1016A | 100 milliseconds | | ISD1020A | 125 milliseconds | An operation may be started at any address, as defined by address pins A0–A7. Record or play-back continues with automatic incrementing of the internal on-chip address until either $\overline{\text{CE}}$ is brought HIGH (record), an EOM marker is encountered (playback with $\overline{\text{CE}}$ HIGH), or an overflow (device full) condition results. #### **OPERATIONAL MODES** The ISD1000A series is designed with several built-in operational modes provided to allow maximum functionality with a minimum of additional components, described in detail below. The operational modes use the address pins on the ISD1000A devices, but are mapped outside the valid address range. When the two Most Significant Bits (MSBs) are HIGH (A6 = A7 = 1), the remaining address signals are interpreted as mode bits and not as address bits. Therefore, operational modes and direct addressing are not compatible and cannot be used simultaneously. There are two important considerations for using operational modes. First, all operations begin initially at address 0, which is the beginning of the ISD1000A address space. Later operations can begin at other address locations, depending on the operational mode(s) chosen. In addition, the address pointer is reset to 0 when the device is changed from record to playback, or when a power-down cycle is executed. Second, an Operational Mode is executed when $\overline{\text{CE}}$ goes LOW and the two MSBs are HIGH. This Operational Mode remains in effect until the next LOW-going $\overline{\text{CE}}$ signal, at which point the current address/mode levels are sampled and executed. **NOTE** The two MSBs are on pins 9 and 10 for each ISD1000A series member. **Table 3: Operational Modes** | Control<br>Mode | Function | Typical Use | Jointly<br>Compatible <sup>(1)</sup> | |-----------------|------------------------|----------------------------------------------------|--------------------------------------| | MO | Message cueing | Fast-forward through messages | M4, M5 | | M1 | Delete EOM markers | Position EOM marker at the end of the last message | M3, M4, M5 | | M2 | Cascading | Adding devices to extend message | | | M3 | Looping | Continuous playback from Address 0 | M1, M5 | | M4 | Consecutive addressing | Record/play multiple consecutive messages | M0, M1, M5 | | M5 | CE level-activated | Allow message pausing | M0, M1, M3, M4 | <sup>1.</sup> Indicates additional operational modes which can be used simultaneously with the given mode. #### **OPERATIONAL MODES DESCRIPTION** The Operational Modes can be used in conjunction with a microcontroller, or they can be hardwired to provide the desired system operation. #### MO — MESSAGE CUEING Message Cueing allows the user to skip through messages, without knowing the actual physical addresses of each message. Each $\overline{\text{CE}}$ LOW pulse causes the internal address pointer to skip to the next message. This mode should be used for playback only, and is typically used with the M4 Operational Mode. #### M1 — DELETE EOM MARKERS The M1 Operational Mode allows sequentially recorded messages to be combined into a single message with only one EOM marker set at the end of the combined message. When this operational mode is configured, messages recorded sequentially are played back as one continuous message. #### M2 — USED FOR CASCADING During playback, <u>EOM</u> goes LOW at array overflow only. Normal EOM pulses are turned off. #### M3 — MESSAGE LOOPING The M3 Operational Mode allows for the automatic, continuously repeated playback of the message located at the beginning of the address space. A message cannot completely fill the ISD1000A device and loop. #### M4 — CONSECUTIVE ADDRESSING During normal operations, the address pointer will reset when a message is played through to an EOM marker. The M4 Operational Mode inhibits the address pointer reset on EOM, allowing messages to be played back consecutively. #### M5 — CE LEVEL ACTIVATED The default mode for ISD1000A devices is for $\overline{CE}$ to be edge-activated on playback and level-activated on record. The M5 Operational Mode causes the $\overline{CE}$ pin to be interpreted as level-activated as opposed to edge-activated during playback. This is specifically useful for terminating playback operations using the $\overline{CE}$ signal. In this mode, $\overline{CE}$ LOW begins a playback cycle at the beginning of device memory. ## **TIMING DIAGRAMS** Figure 2: Record Figure 3: Playback Table 4: Absolute Maximum Ratings (Packaged Parts)<sup>(1)</sup> | Condition | Value | |-------------------------------------------------------------------|---------------------------------------------------------------------| | Junction temperature | 150°C | | Storage temperature range | -65°C to +150°C | | Voltage applied to any pin | $(V_{SS} - 0.3 \text{ V}) \text{ to}$<br>$(V_{CC} + 0.3 \text{ V})$ | | Voltage applied to any pin (Input current limited to $\pm 20$ mA) | $(V_{SS} - 1.0 \text{ V}) \text{ to}$<br>$(V_{CC} + 1.0 \text{ V})$ | | Lead temperature (soldering –<br>10 seconds) | 300°C | | V <sub>CC</sub> - V <sub>SS</sub> | -0.3 V to +7.0 V | Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability. Functional operation is not implied at these conditions. Table 5: Operating Conditions (Packaged Parts) | Condition | Value | |-------------------------------------------------------|------------------| | Commercial operating temperature range <sup>(1)</sup> | 0°C to +70°C | | Industrial operating temperature <sup>(1)</sup> | -40°C to +85°C | | Supply voltage (V <sub>CC</sub> ) <sup>(2)</sup> | +4.5 V to +5.5 V | | Ground voltage (V <sub>SS</sub> ) <sup>(3)</sup> | 0 V | - 1. Case temperature. - $2. \quad V_{CC} = V_{CCA} = V_{CCD}.$ - $3. \quad V_{SS} = V_{SSA} = V_{SSD}.$ **Table 6: DC Parameters** (Packaged Parts) | Symbol | Parameters | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |---------------------|-------------------------------------|-----------------------|--------------------|--------------------|-------|------------------------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage | | | 0,8 | V | $V_{CC} = 4.5 \text{ V} \text{ to } 5.5 \text{ V}$ | | V <sub>IH</sub> | Input High Voltage | 2.0 | | | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | $I_{OL} = 4.0 \text{mA}$ | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | V | $I_{OH} = -1.6 \text{ mA},$<br>$V_{CC} = 4.5 \text{ V to 5.5 V}$ | | V <sub>OH1</sub> | Output High Voltage | V <sub>CC</sub> - 0.4 | | | V | $I_{OH} = -10 \mu\text{A}$ | | I <sub>CC</sub> | V <sub>CC</sub> Current (Operating) | | 25 | 30 | mA | $R_{EXT} = \infty^{(3)}$ | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby) | | 1 | 10 | μΑ | (3) | | I <sub>IL</sub> | Input Leakage Current | | | ±1 | μΑ | | | R <sub>EXT</sub> | Output Load Impedance | 16 | | | Ω | Speaker Load | | R <sub>MIC</sub> | Preamp In Input Resistance | | 10 | | KΩ | Pins 17, 18 | | R <sub>AUX</sub> | AUX Input Resistance | | 10 | | KΩ | V <sub>CC</sub> = 4.5 V to 5.5 V | | R <sub>ANA IN</sub> | ANA IN Input Resistance | | 3.0 | | KΩ | | | A <sub>PRE 1</sub> | Preamp Gain 1 | | 24 | | dB | AGC = 0.0 V,<br>V <sub>CC</sub> = 4.5 V to 5.5 V | | A <sub>PRE2</sub> | Preamp Gain 2 | | -45 | 15 | dB | AGC = 2.5 V | Table 6: DC Parameters (Packaged Parts) | Symbol | Parameters | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |-------------------|-----------------------|--------------------|--------------------|--------------------|-------|----------------------------------------------------------------------------| | A <sub>AUX</sub> | AUX IN/ SP+ Gain | 0,9 | | | V/V | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | A <sub>ARP</sub> | ANA IN to SP+/- Gain | | 22 | | dB | | | R <sub>AGC</sub> | AGC Output Resistance | | 5 | | КΩ | | | I <sub>PREH</sub> | Preamp Out Source | | -1 | | mA | @ $V_{OUT} = 1.0 \text{ V},$<br>$V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | I <sub>PREL</sub> | Preamp In Sink | | 0.8 | | mA | @ $V_{OUT} = 2.0 \text{ V}$ , $V_{CC} = 4.5 \text{ V}$ to 5.5 V | - **1.** Typical values @ $I_A = 25^{\circ}C$ and 5.0 V. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100 percent tested. - **3.** $V_{CCA}$ and $V_{CCD}$ connected together. Table 7: AC Parameters (Packaged Parts) | Symbol | Characteristi | С | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |-------------------|--------------------------------------|----------------------|--------------------|--------------------|--------------------|--------------|------------------------------------------------------------------------------------| | $F_S$ | Internal Clock<br>Sampling Frequency | ISD1016A<br>ISD1020A | | 8<br>6.4 | | KHz<br>KHz | (9)<br>(9) | | F <sub>CF</sub> | Filter Pass Band | ISD1016A<br>ISD1020A | | 3.4<br>2.7 | | KHz<br>KHz | 3 dB Roll-Off Point <sup>(3) (10)</sup><br>3 dB Roll-Off Point <sup>(3) (10)</sup> | | T <sub>REC</sub> | Record Duration | ISD1016A<br>ISD1020A | | 16<br>20 | | sec<br>sec | | | T <sub>PLAY</sub> | Playback Duration | ISD1016A<br>ISD1020A | | 16<br>20 | | sec<br>sec | (9)<br>(9) | | T <sub>CE</sub> | CE Pulse Width | ISD1016A<br>ISD1020A | 100<br>100 | | | nsec<br>nsec | | | T <sub>SET</sub> | Control/Address Setup<br>Time | ISD1016A<br>ISD1020A | 300<br>300 | | | nsec<br>nsec | | | T <sub>HOLD</sub> | Control/Address Hold<br>Time | ISD1016A<br>ISD1020A | 0 | | | nsec<br>nsec | | | T <sub>PUD</sub> | Power-Up Delay | ISD1016A<br>ISD1020A | 18.75<br>31.25 | | | msec<br>msec | | | T <sub>PDR</sub> | PD Pulse Width—<br>Record | ISD1016A<br>ISD1020A | | 25<br>31,25 | | msec<br>msec | (6)<br>(6) | | T <sub>PDP</sub> | PD Pulse Width—Play | ISD1016A<br>ISD1020A | | 12.5<br>15.62<br>5 | | msec<br>msec | (7) | | T <sub>PDS</sub> | PD Pulse Width—Static | ISD1016A<br>ISD1020A | | 100<br>100 | | nsec<br>nsec | (8) | Table 7: AC Parameters (Packaged Parts) | Symbol | Characteristi | С | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |-------------------|--------------------------------|----------------------|--------------------|--------------------|--------------------|--------------|-----------------------------------------------------------------| | T <sub>PDH</sub> | Power Down Hold | ISD1016A<br>ISD1020A | 0<br>0 | | | nsec<br>nsec | | | T <sub>EOM</sub> | EOM Pulse Width | ISD1016A<br>ISD1020A | | 12.5<br>15.6 | | msec<br>msec | | | THD | Total Harmonic<br>Distortion | ISD1016A<br>ISD1020A | | 1 | | %<br>% | @ 1 KHz<br>@ 1 KHz | | P <sub>OUT</sub> | Speaker Output Power | ISD1016A<br>ISD1020A | | 12.5<br>12.5 | 50<br>50 | mW<br>mW | $R_{EXT} = 16 \Omega^{(4)}$ $R_{EXT} = 16 \Omega^{(4)}$ | | V <sub>OUT</sub> | Voltage Across Speaker<br>Pins | ISD1016A<br>ISD1020A | | | 2,5<br>2,5 | V p-p | $R_{\text{EXT}} = 600 \ \Omega$ $R_{\text{EXT}} = 600 \ \Omega$ | | V <sub>IN 1</sub> | MIC Input Voltage | ISD1016A<br>ISD1020A | | | 20<br>20 | mV<br>mV | Peak-to-Peak <sup>(5)</sup><br>Peak-to-Peak <sup>(5)</sup> | | V <sub>IN2</sub> | ANA IN Input Voltage | ISD1016A<br>ISD1020A | | | 50<br>50 | mV<br>mV | Peak-to-Peak<br>Peak-to-Peak | | V <sub>IN3</sub> | AUX IN Input Voltage | ISD1016A<br>ISD1020A | | | 1,25<br>1,25 | V p-p | $R_{EXT} = 16 \Omega$ $R_{EXT} = 16 \Omega$ | - **1.** Typical values @ $I_A = 25^{\circ}C$ and 5.0 V. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100 percent tested. - 3. Low-frequency cutoff depends upon value of external capacitors (see Pin Descriptions). - 4. From AUX IN; if ANA IN is driven at 50 mVp-p, the POUT = 12.2 mW, typical. - **5.** With 5.1 $K\Omega$ series resistor at ANA IN. - **6.** This is the minimum pulse width required to guarantee that a record cycle will be interrupted. A LOW-going PD pulse of less than this interval during record may be ignored. - 7. This is the minimum pulse width required to guarantee that a playback cycle will be interrupted. A LOW-going PD pulse of less than this interval during playback may be ignored. - 8. This is the minimum pulse width required to reset the device when in a static condition; i.e., not actively recording or playing back. - **9.** Sampling frequency and playback duration will vary as much as $\pm 2.25$ percent over the commercial temperature and voltage range and $\pm 5$ percent over the industrial temperature and voltage range. For greater stability, an external clock can be utilized (see Pin Descriptions). - 10. Filter specification applies to the antialiasing filter and to the smoothing filter. # TYPICAL PARAMETER VARIATION WITH VOLTAGE AND TEMPERATURE (PACKAGED PARTS) Chart 1: Record Mode Operating Current (I<sub>CC</sub>) ◆ 4.5 Volts **Chart 2:** Total Harmonic Distortion ■ 5.5 Volts **Table 8:** Absolute Maximum Ratings (Die)<sup>(1)</sup> | Condition | Value | |--------------------------------------------------------------|---------------------------------------------------------------------| | Junction temperature | 150°C | | Storage temperature range | -65°C to +150°C | | Voltage applied to any pad | $(V_{SS} - 0.3 \text{ V}) \text{ to}$<br>$(V_{CC} + 0.3 \text{ V})$ | | Voltage applied to any pad (Input current limited to ±20 mA) | (V <sub>SS</sub> - 1.0 V) to<br>(V <sub>CC</sub> + 1.0 V) | | V <sub>CC</sub> - V <sub>SS</sub> | - 0.3 V to +7.0 V | Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability. Functional operation is not implied at these conditions. **Table 9: Operating Conditions** (Die) | Condition | Value | |--------------------------------------------------|------------------| | Commercial operating temperature range (1) | 0°C to +50°C | | Supply voltage (V <sub>CC</sub> ) <sup>(2)</sup> | +4.5 V to +6.5 V | | Ground voltage (V <sub>SS</sub> ) <sup>(3)</sup> | 0 V | - 1. Case temperature. - $2. \quad V_{CC} = V_{CCA} = V_{CCD}.$ - $3. \quad V_{SS} = V_{SSA} = V_{SSD}.$ **Table 10: DC Parameters** (Die) | Symbol | Parameters | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |---------------------|-------------------------------------|-----------------------|--------------------|--------------------|-------|---------------------------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage | | | 0,8 | V | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | V <sub>IH</sub> | Input High Voltage | 2.0 | | | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | $I_{OL} = 4.0 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | V | $I_{OH} = -1.6 \text{ mA},$<br>$V_{CC} = 4.5 \text{ V to 5.5 V}$ | | V <sub>OH1</sub> | Output High Voltage | V <sub>CC</sub> - 0.4 | | | V | $I_{OH} = -10 \mu\text{A}$ | | l <sub>CC</sub> | V <sub>CC</sub> Current (Operating) | | 25 | 30 | mA | $R_{EXT} = \infty^{(3)}$ | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby) | | 1 | 10 | μΑ | (3) | | I <sub>IL</sub> | Input Leakage Current | | | ±Ί | μΑ | | | R <sub>EXT</sub> | Output Load Impedance | 16 | | | Ω | Speaker Load | | R <sub>MIC</sub> | Preamp In Input Resistance | | 10 | | ΚΩ | Pins 17, 18 | | R <sub>AUX</sub> | AUX Input Resistance | | 10 | | ΚΩ | $V_{CC} = 4.5 \text{ V} \text{ to } 5.5 \text{ V}$ | | R <sub>ANA IN</sub> | ANA IN Input Resistance | | 3.0 | | КΩ | | | A <sub>PRE 1</sub> | Preamp Gain 1 | | 24 | | dB | AGC = 0.0 V,<br>$V_{CC} = 4.5 \text{ V} \text{ to } 5.5 \text{ V}$ | | A <sub>PRE2</sub> | Preamp Gain 2 | | -45 | 15 | dB | AGC = 2.5 V | | A <sub>AUX</sub> | AUX IN/ SP + Gain | 0,9 | | | V/V | V <sub>CC</sub> = 4.5 V to 5.5 V | | A <sub>ARP</sub> | ANA IN to SP+/- Gain | | 22 | | dB | | Table 10: DC Parameters (Die) | Symbol | Parameters | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |-------------------|-----------------------|--------------------|--------------------|--------------------|-------|----------------------------------------------------------------------------| | R <sub>AGC</sub> | AGC Output Resistance | | 5 | | КΩ | | | PREH | Preamp Out Source | | -1 | | mA | @ $V_{OUT} = 1.0 \text{ V},$<br>$V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | I <sub>PREL</sub> | Preamp In Sink | | 0.8 | | mA | @ $V_{OUT} = 2.0 \text{ V}$ , $V_{CC} = 4.5 \text{ V}$ to 5.5 V | - **1.** Typical values @ $I_A = 25^{\circ}C$ and 5.0 V. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100 percent tested. - **3.** $V_{CCA}$ and $V_{CCD}$ connected together. Table 11: AC Parameters (Die) | Symbol | Characteris | tic | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |-------------------|--------------------------------------|----------------------|--------------------|--------------------|--------------------|--------------|------------------------------------------------------------------------------------| | $F_S$ | Internal Clock<br>Sampling Frequency | ISD1016A<br>ISD1020A | | 8<br>6.4 | | KHz<br>KHz | (9)<br>(9) | | F <sub>CF</sub> | Filter Pass Band | ISD1016A<br>ISD1020A | | 3.4<br>2.7 | | KHz<br>KHz | 3 dB Roll-Off Point <sup>(3) (10)</sup><br>3 dB Roll-Off Point <sup>(3) (10)</sup> | | T <sub>REC</sub> | Record Duration | ISD1016A<br>ISD1020A | | 16<br>20 | | sec<br>sec | | | T <sub>PLAY</sub> | Playback Duration | ISD1016A<br>ISD1020A | | 16<br>20 | | sec<br>sec | (9)<br>(9) | | T <sub>CE</sub> | CE Pulse Width | ISD1016A<br>ISD1020A | 100<br>100 | | | nsec<br>nsec | | | T <sub>SET</sub> | Control/Address<br>Setup Time | ISD1016A<br>ISD1020A | 300<br>300 | | | nsec<br>nsec | | | T <sub>HOLD</sub> | Control/Address Hold<br>Time | ISD1016A<br>ISD1020A | 0 | | | nsec<br>nsec | | | T <sub>PUD</sub> | Power-Up Delay | ISD1016A<br>ISD1020A | 18,75<br>31,25 | | | msec<br>msec | | | T <sub>PDR</sub> | PD Pulse Width—<br>Record | ISD1016A<br>ISD1020A | | 25<br>31.25 | | msec<br>msec | (6)<br>(6) | | T <sub>PDP</sub> | PD Pulse Wiath—Play | ISD1016A<br>ISD1020A | | 12.5<br>15.625 | | msec<br>msec | (7)<br>(7) | | T <sub>PDS</sub> | PD Pulse Wiath—<br>Static | ISD1016A<br>ISD1020A | | 100<br>100 | | nsec<br>nsec | (8)<br>(8) | | T <sub>PDH</sub> | Power Down Hold | ISD1016A<br>ISD1020A | 0 | | | nsec<br>nsec | | | T <sub>EOM</sub> | EOM Pulse Width | ISD1016A<br>ISD1020A | | 12.5<br>15.6 | | msec<br>msec | | Table 11: AC Parameters (Die) | Symbol | Characteris | tic | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |------------------|--------------------------------|----------------------|--------------------|--------------------|--------------------|----------|-------------------------------------------------------------| | THD | Total Harmonic<br>Distortion | ISD1016A<br>ISD1020A | | ]<br>] | | %<br>% | @ 1 KHz<br>@ 1 KHz | | P <sub>OUT</sub> | Speaker Output<br>Power | ISD1016A<br>ISD1020A | | 12.5<br>12.5 | 50<br>50 | mW<br>mW | $R_{EXT} = 16 \Omega^{(4)}$ $R_{EXT} = 16 \Omega^{(4)}$ | | V <sub>OUT</sub> | Voltage Across<br>Speaker Pins | ISD1016A<br>ISD1020A | | | 2,5<br>2,5 | V p-p | $R_{\text{EXT}} = 600 \Omega$ $R_{\text{EXT}} = 600 \Omega$ | | V <sub>IN1</sub> | MIC Input Voltage | ISD1016A<br>ISD1020A | | | 20<br>20 | mV<br>mV | Peak-to-Peak <sup>(5)</sup><br>Peak-to-Peak <sup>(5)</sup> | | V <sub>IN2</sub> | ANA IN Input Voltage | ISD1016A<br>ISD1020A | | | 50<br>50 | mV<br>mV | Peak-to-Peak<br>Peak-to-Peak | | V <sub>IN3</sub> | AUX IN Input Voltage | ISD1016A<br>ISD1020A | | | 1,25<br>1,25 | V p-p | $R_{EXT} = 16 \Omega$ $R_{EXT} = 16 \Omega$ | - **1.** Typical values @ $I_A = 25^{\circ}C$ and 5.0 V. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100 percent tested. - 3. Low-frequency cutoff depends upon value of external capacitors (see Pin Descriptions). - 4. From AUX IN; if ANA IN is driven at 50 mVp-p, the POUT= 12.2 mW, typical. - **5.** With 5.1 $K\Omega$ series resistor at ANA IN. - **6.** This is the minimum pulse width required to guarantee that a record cycle will be interrupted. A LOW-going PD pulse of less than this interval during record may be ignored. - 7. This is the minimum pulse width required to guarantee that a playback cycle will be interrupted. A LOW-going PD pulse of less than this interval during playback may be ignored. - 8. This is the minimum pulse width required to reset the device when in a static condition; i.e., not actively recording or playing back. - 9. Sampling frequency and playback duration will vary as much as $\pm 2.25$ percent over the commercial temperature and voltage range. For greater stability, an external clock can be utilized (see Pin Descriptions). - 10. Filter specification applies to the antialiasing filter and to the smoothing filter. # TYPICAL PARAMETER VARIATION WITH VOLTAGE AND TEMPERATURE (DIE) Chart 5: Record Mode Operating Current (I<sub>CC</sub>) **Chart 6:** Total Harmonic Distortion Figure 4: Application Example—Design Schematic **NOTE:** If desired, pin 18 may be left unconnected (microphone preamplifier noise will be higher). In this case, pin 18 must not be tied to any other signal or voltage. Additional design example schematics are provided in Application Information. **Table 12: Application Example—Basic Device Control** | Control Step | Function | Action | |--------------|-----------------------------------------------|---------------------------------------------------| | 1 | Power up chip and select record/playback mode | 1. PD = LOW 2. $P/\overline{R}$ = As desired | | 2 | Set message address for record/playback | Set addresses A0-A7 | | 3 | Begin playback/record | CE = Pulsed LOW (playback) CE = Held LOW (record) | | 4 | End cycle | CE = HIGH and EOM reached | **Table 13: Application Example—Passive Component Functions** | Part | Function | Comments | |------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | R1 | Microphone power supply decoupling | Reduces power supply noise | | R2 | Release time constant | Sets release time for AGC | | R3, R4 | Microphone biasing resistors | Provides biasing for microphone operation | | R5 | Series limiting resistor | Reduces level at high supply voltages | | C1, C5 | Microphone DC-blocking capacitor<br>Low-frequency cutoff | Decouples microphone bias from chip. Provides single-<br>pole low-frequency cutoff and common-mode noise<br>rejection | | C2 | Attack/Release time constant | Sets attack/release time for AGC | | C3 | Low-frequency cutoff capacitor | Provides additional pole for low-frequency cutoff | | C4 | Microphone power supply decoupling | Reduces power supply noise | | C6, C7, C8 | Power supply capacitors | Filter and bypass of power supply | ## **ISD1000A SERIES PHYSICAL DIMENSIONS** Figure 5: 28-Lead 0.350-Inch Plastic Small OutLine Integrated Circuit (SOIC) (G) Table 14: Plastic Small OutLine Integrated Circuit (SOIC) (G) Dimensions | | INCHES | | | | MILLIMETERS | | |---|--------|-------|-------|-------|-------------|-------| | | Min | Nom | Max | Min | Nom | Max | | А | 0,706 | 0,714 | 0,718 | 17,93 | 18.14 | 18.24 | | В | 0,086 | 0,088 | 0,090 | 2,18 | 2.24 | 2.29 | | С | 0,340 | 0,346 | 0,350 | 8,64 | 8.79 | 8.89 | | D | 0,004 | 0.007 | 0,010 | 0.102 | 0.178 | 0.254 | | E | 0.014 | 0,016 | 0.020 | 0,36 | 0.41 | 0.48 | | F | | 0,050 | | | 1.27 | | | G | 0,463 | 0,470 | 0,477 | 11.76 | 12,00 | 12.12 | | Н | 0.020 | 0.031 | 0.04 | 0.51 | 0.79 | 1.07 | **NOTE:** Lead coplanarity to be within 0.004 inches. Figure 6: 28-Lead 0.600-Inch Plastic Dual Inline Package (PDIP) (P) Table 15: Plastic Dual Inline Package (PDIP) (P) Dimensions | | INCHES | | | | MILLIMETERSÞ | | |----|--------|-------|-------|-------|--------------|-------| | | Min | Nom | Max | Min | Nom | Max | | А | 1,445 | 1,450 | 1,455 | 36.70 | 36,83 | 36,96 | | B1 | | 0.150 | | | 3,81 | | | B2 | 0,065 | 0.070 | 0,075 | 1,65 | 1.78 | 1,91 | | C1 | 0,600 | | 0.625 | 15.24 | | 15.88 | | C2 | 0,530 | 0,540 | 0,550 | 13,46 | 13.72 | 13.97 | | D | | | 0.19 | | | 4,83 | | D1 | 0,015 | | | 0,38 | | | | E | 0.125 | | 0,135 | 3,18 | | 3,43 | | F | 0.015 | 0.018 | 0.022 | 0,38 | 0,46 | 0,56 | | G | 0.055 | 0,060 | 0,065 | 1,40 | 1,52 | 1,65 | | Н | | 0,100 | | | 2,54 | | | J | 0,008 | 0.010 | 0.012 | 0.20 | 0.25 | 0.30 | | S | 0.070 | 0.075 | 0,080 | 1,78 | 1,91 | 2,03 | | q | 0° | | 15° | 0° | | 15° | **NOTE:** Lead coplanarity to be within 0.005 inches. Figure 7: ISD1000A Series Bonding Physical Layout #### ISD1000AX - Die Dimensions X: 211 ±1 mils Y: 207 ±1 mils - II. Die Thickness $17.5 \pm 1$ mils - Pad Opening 109 microns (4.3 mils) **NOTE:** The backside of die is internally connected to $V_{SS}$ . It **MUST NOT** be connected to any other potential or damage may occur. Table 16: ISD1000A Series PIN/PAD Designations, with Respect to Die Center (µm) | Pin | Pin Name | X Axis | Y Axis | |------------------|--------------------------------------|---------|---------| | A0 | Address 0 | -1712.5 | 2445.5 | | A1 | Address 1 | -2068.0 | 2445.5 | | A2 | Address 2 | -2278.0 | 2445.5 | | A3 | Address 3 | -2509.5 | 2368.0 | | A4 | Address 4 | -2509.5 | 2145.5 | | A5 | Address 5 | -2509.5 | 1885,5 | | A6 | Address 6 | -2509.5 | -1525.5 | | A7 | Address 7 | -2509.5 | -1764.0 | | AUX IN | Auxiliary Input | -2509.5 | -2178.5 | | V <sub>SSD</sub> | V <sub>SS</sub> Digital Power Supply | -2359.5 | -2456.5 | | V <sub>SSA</sub> | V <sub>SS</sub> Analog Power Supply | -469.5 | -2456.5 | | SP+ | Speaker Output + | -29.0 | -2362,5 | | SP- | Speaker Output – | 508.0 | -2362,5 | | V <sub>CCA</sub> | V <sub>CC</sub> Analog Power Supply | 952.5 | -2412.0 | | MIC | Microphone Input | 1217.5 | -2459.0 | | MIC REF | Microphone Reference | 1439.0 | -2459.0 | | AGC | Automatic Gain Control | 2450.5 | -2410.0 | | ANA IN | Analog Input | 2484.5 | -1980.5 | | ANA OUT | Analog Output | 2466.5 | -1715.5 | | CE | Chip Enable | 2495.5 | 1989.0 | | PD | Power Down | 2495.5 | 2201.0 | | EOM | End of Message | 2493.0 | 2443.0 | | XCLK | External Clock | 1970.0 | 2445.5 | | P/R | Playback/record | 900.0 | 2445.5 | | V <sub>CCD</sub> | V <sub>CC</sub> Digital Power Supply | -52.5 | 2390.0 | ## **ORDERING INFORMATION** ## **Product Number Descriptor Key** When ordering ISD1000A series devices, please refer to the following valid part numbers. | Part Number | Part Number | |-------------|-------------| | ISD1016AP | ISD1020AP | | ISD1016API | ISD1020API | | ISD1016AG | ISD1020AG | | ISD1016AGI | ISD1020AGI | | ISD1016AX | ISD1020AX | For the latest product information, access ISD's worldwide website at http://www.isd.com.